# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

#### **Department of CSE**

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity V: Designing an ALU to perform arithmetic and logical functions using Logisim simulator.

| Name: Padi Suhas | Marks: /10                | Date: |
|------------------|---------------------------|-------|
| USN: 1MS18CS087  | Signature of the Faculty: |       |

**Objective:** To simulate the working of Arithmetic and Logical Unit using simulator.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

### **Activity to be performed by students:**

```
Steps in designing ALU

Steps in designing ALU

Steps: Add 2 input pins

Drop two east foring riput pins ont the 4 bits
each. Jabel A & B and onuse each input is 4 bits

Step 2: Add the addes / & substraction

Now we add the substraction

Now we add the substraction

Solut the circular cunder the main project folder.

Solut the circular cunder the main project folder.

Step 3: Add the multipliers

These takes one or more ripular & grounds a single output. In logistism, multipleness icon & doop then in the consens.

Step 4: add controls

Drop two pins on the so were no onth-pains with I date of the label them 0 & 1 her perturely
```

Now, to me add spletter in our incide that taken on line from the sword multiplier & spletter to to inputs to DR gate for a 4 bit ALV.

Step 6 : Add another OR gate after the giter, which has a right of the OR gate, add a NOT gate. This arrangement arounts for gap. The NOT gate following ORgati arranges this

Step7: Add a result por for the mrix

We hardled the zero es coming the to the min, but

we also need to a court for valid combination uput

from A,B.

## Snapshots:





Ramaiah Institute of Technology
(Autonomous Institute, Affiliated to VTU)

**Department of CSE** 

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity VI: Designing memory system using Logisim simulator.

| Name: Padi Suhas | Marks: /10                | Date: |
|------------------|---------------------------|-------|
| USN: 1MS18CS087  | Signature of the Faculty: |       |

**Objective:** To simulate the writing operation on memory.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

#### **Activity to be performed by students:**





