# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

#### **Department of CSE**

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity V: Designing an ALU to perform arithmetic and logical functions using Logisim simulator.

| Name:PRAJWAL A | Marks: /10                | Date:20-05-<br>2020 |
|----------------|---------------------------|---------------------|
| USN:1MS18CS092 | Signature of the Faculty: |                     |

**Objective:** To simulate the working of Arithmetic and Logical Unit using simulator.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

**Activity to be performed by students:** 

list out the Steps in designing ALU

Step 1: - Add the two input pins

Step 1: Drop two East facing input pins on the Convas

A bits each Label A and B ensure that each input is

4 bits.

Step 2: Add the Adder Subtractor and gates Now we add
the Sub circuits created earlier. Select circuits
under main project flooder

Step 8: Add the Multiplexers

Take pn or more inputs and generate a

Single Output In logisim multiplexers are under

plexer folder Click Multiplexer icon and drop two

Of them into canvas

Step 4: Add controls

Drop two pins on the convas north facing with
I data bit. Label them o and I respectively

Step 5: Add a splitter

Hert we add a splitter into our circuit that

takes one line from the Second multiplexer

and split to 4 inputs to an or gate for

and split ALU

Step 6: Add another OR gate and Not gate Now be orded an OP gate after the Splitter which has 4 inputs. To right of the OR gate and a NOT Gate

This Arrangement accounds for Zero output when all the bits result in Zero

The Not gete following the OR gete achieves this Finally add a single-bit pin after the Not gete to store the result, label it Zero

Step 7: Add a result pin for the mux we handled the Zeros carring from the mux but we also need to account for valid combinations inputs from A B and the Control inputs:

### **SNAPSHOTS**





# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

### **Department of CSE**

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

**Activity VI:** Designing memory system using Logisim simulator.

| Name: PRAJWAL A | Marks: /10                | Date:20-05-2020 |
|-----------------|---------------------------|-----------------|
| USN: 1MS18CS092 | Signature of the Faculty: |                 |

**Objective:** To simulate the writing operation on memory.

**Simulator Description:** Logisim is an educational tool for designing and simulating digital logic circuits. With its simple toolbar interface and simulation of circuits as you build them, it is simple enough to facilitate learning the most basic concepts related to logic circuits. With the capacity to build larger circuits from smaller sub circuits, and to draw bundles of wires with a single mouse drag, Logisim can be used (and is used) to design and simulate entire CPUs for educational purposes.

**Activity to be performed by students:** 



list out the steps in designing memory system

Step 1: Add RAM
Select a Seperate load and Store operation
for RAM

Step 2: Add Counter

Step 3: Connect Counter Clock, and Controlled
Buffer to the RAM

Step 3: Add TTY
To display Dorta Read on Memory

Step 4: Add Random Generator

To Generate different address location

Add input and another Controlled Buffer

to the Random Generator

Step 6: Add Button

Connect Button to Counter

## Observations and Snapshots:





# Ramaiah Institute of Technology (Autonomous Institute, Affiliated to VTU)

### **Department of CSE**

Programme: B.E Term: Jan to May 2019
Course: Computer Organization Course Code: CS45

Activity VII: To simulate advantages of using pipeline technique in executing a program.

| Name:PRAJWAL A | Marks: /10                | Date:22-05-2020 |
|----------------|---------------------------|-----------------|
| USN:1MS18CS092 | Signature of the Faculty: |                 |

**Objective:** To learn and analyze the performance of the CPU by overlapping of instructions using CPUOS-SIM simulator.

**Simulator Used:** CPUOS-SIM is a software development environment for the simulation of simple computers. It was developed by Dale Skrien to help users to understand computer architectures.

Modern CPU's contain several semi-independent circuits involved in decoding and executing each machine instruction. Separate circuit elements perform each of these typical steps:

- Fetch the next instruction from memory into an internal CPU register.
- Decode the instruction to determine which function sub-circuits it requires.
- Read any input operands required from high-speed registers or directly from memory.
- Execute the operation using the selected sub-circuits.
- Write any output results to high-speed registers or directly to memory.

Separate sections of the CPU circuitry are used for each of these steps. This allows these circuit sections to be arranged into a sequential pipeline, with the output of one step feeding into the next step.

With diagram demonstrate the execution of the following instructions using pipelining technique.

lw \$10,20(\$1)

sub \$11, 42, \$3

add \$12, \$3, \$4

lw \$13, 24(\$1)

add \$14, \$5, \$6





### **SNAPSHOTS**





