# 1. Description

## 1.1. Project

| Project Name    | Discovery          |
|-----------------|--------------------|
| Board Name      | Discovery          |
| Generated with: | STM32CubeMX 4.12.0 |
| Date            | 01/03/2016         |

### 1.2. MCU

| MCU Series     | STM32F1              |
|----------------|----------------------|
| MCU Line       | STM32F100 Value Line |
| MCU name       | STM32F100RBTx        |
| MCU Package    | LQFP64               |
| MCU Pin number | 64                   |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP64 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|----------------------|---------------------------------------|----------|--------------------------|-------|
| 1                    | VBAT                                  | Power    |                          |       |
| 5                    | PD0-OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 6                    | PD1-OSC_OUT                           | 1/0      | RCC_OSC_OUT              |       |
| 7                    | NRST                                  | Reset    | 1.00_000_001             |       |
| 12                   | VSSA                                  | Power    |                          |       |
| 13                   | VDDA                                  | Power    |                          |       |
| 14                   | PA0-WKUP                              | I/O      | TIM2_CH1                 |       |
| 15                   | PA1                                   | I/O      | TIM2_CH2                 |       |
| 16                   | PA2                                   | I/O      | TIM2_CH3                 |       |
| 17                   | PA3                                   | I/O      | TIM2_CH4                 |       |
| 18                   | VSS                                   | Power    |                          |       |
| 19                   | VDD                                   | Power    |                          |       |
| 21                   | PA5                                   | I/O      | SPI1_SCK                 |       |
| 22                   | PA6                                   | I/O      | SPI1_MISO                |       |
| 23                   | PA7                                   | I/O      | SPI1_MOSI                |       |
| 26                   | PB0                                   | I/O      | TIM3_CH3                 |       |
| 27                   | PB1                                   | I/O      | TIM3_CH4                 |       |
| 31                   | VSS                                   | Power    |                          |       |
| 32                   | VDD                                   | Power    |                          |       |
| 41                   | PA8                                   | I/O      | TIM1_CH1                 |       |
| 43                   | PA10                                  | I/O      | TIM1_CH3                 |       |
| 46                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           |       |
| 47                   | VSS                                   | Power    |                          |       |
| 48                   | VDD                                   | Power    |                          |       |
| 49                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 51                   | PC10                                  | I/O      | USART3_TX                |       |
| 52                   | PC11                                  | I/O      | USART3_RX                |       |
| 56                   | PB4                                   | I/O      | TIM3_CH1                 |       |
| 57                   | PB5                                   | I/O      | TIM3_CH2                 |       |
| 58                   | PB6                                   | I/O      | TIM4_CH1                 |       |
| 59                   | PB7                                   | I/O      | TIM4_CH2                 |       |
| 60                   | воото                                 | Boot     |                          |       |
| 61                   | PB8                                   | I/O      | TIM4_CH3                 |       |
| 62                   | PB9                                   | I/O      | TIM4_CH4                 |       |
| 63                   | VSS                                   | Power    |                          |       |
| 64                   | VDD                                   | Power    |                          |       |

# 4. Clock Tree Configuration



## 5. IPs and Middleware Configuration

5.1. CRC

mode: Activated

5.2. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

5.2.1. Parameter Settings:

**System Parameters:** 

VDD voltage (V) 3.3

Flash Latency(WS) 0 WS (1 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

5.3. SPI1

**Mode: Full-Duplex Master** 

5.3.1. Parameter Settings:

**Basic Parameters:** 

Frame Format Motorola

Data Size 8 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 2

Baud Rate 12.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled
NSS Signal Type Software

#### 5.4. SYS

**Debug: Serial-Wire** 

#### 5.5. TIM1

Slave Mode: Reset Mode Trigger Source: TI1FP1

**Clock Source: Internal Clock** 

Channel1: Input Capture direct mode Channel2: Input Capture indirect mode

**Channel3: Output Compare CH3** 

#### 5.5.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

Repetition Counter (RCR - 8 bits value) 0

Slave Mode Controller Reset Mode

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **Break And Dead Time management - BRK Configuration:**

BRK State Disable
BRK Polarity High

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable
Off State Selection for Run Mode (OSSR) Disable
Off State Selection for Idle Mode (OSSI) Disable
Lock Configuration Off

#### **Input Capture Channel 1:**

Polarity Selection Rising Edge
IC Selection Direct
Prescaler Division Ratio No division
Input Filter (4 bits value) 0

Input Capture Channel 2:

Polarity Selection Rising Edge

IC Selection Indirect
Prescaler Division Ratio No division

**Output Compare Channel 3:** 

Mode Frozen (used for Timing base)

Pulse (16 bits value) 0
CH Polarity High
CH Idle State Reset

#### 5.6. TIM2

Clock Source: Internal Clock
Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 5.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable
CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

#### 5.7. TIM3

Clock Source: Internal Clock
Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 5.7.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable
CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

#### 5.8. TIM4

mode: Clock Source

Channel1: PWM Generation CH1 Channel2: PWM Generation CH2 Channel3: PWM Generation CH3 Channel4: PWM Generation CH4

#### 5.8.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 0

Internal Clock Division (CKD)

No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 2:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

#### 5.9. USART3

**Mode: Asynchronous** 

### 5.9.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|-----------------|--------------------|------------------------------|-----------------------------|--------------|------------|
| RCC    | PD0-<br>OSC_IN  | RCC_OSC_IN         | n/a                          | n/a                         | n/a          |            |
|        | PD1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a          |            |
| SPI1   | PA5             | SPI1_SCK           | Alternate Function Push Pull | n/a                         | High *       |            |
|        | PA6             | SPI1_MISO          | Input mode                   | No pull-up and no pull-down | n/a          |            |
|        | PA7             | SPI1_MOSI          | Alternate Function Push Pull | n/a                         | High *       |            |
| SYS    | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a          |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a          |            |
| TIM1   | PA8             | TIM1_CH1           | Input mode                   | No pull-up and no pull-down | n/a          |            |
|        | PA10            | TIM1_CH3           | Alternate Function Push Pull | n/a                         | Low          |            |
| TIM2   | PA0-WKUP        | TIM2_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PA1             | TIM2_CH2           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PA2             | TIM2_CH3           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PA3             | TIM2_CH4           | Alternate Function Push Pull | n/a                         | Low          |            |
| TIM3   | PB0             | TIM3_CH3           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB1             | TIM3_CH4           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB4             | TIM3_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB5             | TIM3_CH2           | Alternate Function Push Pull | n/a                         | Low          |            |
| TIM4   | PB6             | TIM4_CH1           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB7             | TIM4_CH2           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB8             | TIM4_CH3           | Alternate Function Push Pull | n/a                         | Low          |            |
|        | PB9             | TIM4_CH4           | Alternate Function Push Pull | n/a                         | Low          |            |
| USART3 | PC10            | USART3_TX          | Alternate Function Push Pull | n/a                         | High *       |            |
|        | PC11            | USART3_RX          | Input mode                   | No pull-up and no pull-down | n/a          |            |

## 6.2. DMA configuration

nothing configured in DMA service

| Discovery Project    |
|----------------------|
| Configuration Report |

## 6.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------------------------|--------|----------------------|-------------|
| System tick timer                                                  | true   | 0                    | 0           |
| Non maskable interrupt                                             |        | unused               |             |
| Hard fault interrupt                                               |        | unused               |             |
| Memory management fault                                            |        | unused               |             |
| Prefetch fault, memory access fault                                |        | unused               |             |
| Undefined instruction or illegal state                             |        | unused               |             |
| Debug monitor                                                      |        | unused               |             |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |
| Flash global interrupt                                             | unused |                      |             |
| RCC global interrupt                                               | unused |                      |             |
| TIM1 break interrupt and TIM15 global interrupt                    | unused |                      |             |
| TIM1 update interrupt and TIM16 global interrupt                   |        | unused               |             |
| TIM1 trigger and commutation interrupts and TIM17 global interrupt |        | unused               |             |
| TIM1 capture compare interrupt                                     |        | unused               |             |
| TIM2 global interrupt                                              |        | unused               |             |
| TIM3 global interrupt                                              | unused |                      |             |
| TIM4 global interrupt                                              | unused |                      |             |
| SPI1 global interrupt                                              | unused |                      |             |
| USART3 global interrupt                                            | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Plugin report

### 7.1. Microcontroller Selection

| Series    | STM32F1              |
|-----------|----------------------|
| Line      | STM32F100 Value Line |
| MCU       | STM32F100RBTx        |
| Datasheet | 16455_Rev8           |

### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 8. Software Project

### 8.1. Project Settings

| Name                              | Value                          |
|-----------------------------------|--------------------------------|
| Project Name                      | Discovery                      |
| Project Folder                    | C:\home\dev\embedded\Discovery |
| Toolchain / IDE                   | SW4STM32                       |
| Firmware Package Name and Version | STM32Cube FW_F1 V1.2.0         |

### 8.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |