# BER timing scans in SciFi

February 27<sup>th</sup> 2023 <u>Lex Greeven</u>, Emmy Gabriel, Kazu Akiba, Wilco Vink, Chishuai Wang, Antonio Pellegrino



Aim: Tune the relative phases of various clocks in SciFi electronics to achieve low transmission error rates

- Scan range of time settings for a clock
- Send pseudo-random bit pattern
- Return bit error counters
- Calculate common error-free intervals

Analysis code on gitlab (with README)

Documentation: <u>twiki</u>, <u>note</u>





Two types of timing scans:

#### BER timing scans

internal data transmission in front-end electronics

This presentation

#### Beam timing scans

time align data taking and processing to LHC collision



Tune the relative phases of various clocks in SciFi electronics to achieve low transmission error rates



FPGA\_PRBS\_BER\_TI scan PACIFIC\_BER\_TI scan



#### Procedure

Per TELL40, a csv file with bit error rates is created by the scan.

Want to find clock delay settings per GBT link.

- Find error-free step intervals and calculate the width and center
- Map TELL40 links to MasterBoard ID to enable importing results to the database



- Create XML file with scan results per TELL40.
  - If no common interval is found, create empty XML entry
  - Format according to twiki.





FPGA\_PRBS\_BER\_TI scan



#### BER and FPGA PRBS

- FPGA scan done by sending pseudorandom binary sequence (PRBS)
- 7-bits x 16
- Pseudorandom -> response predicted by TELL40 backend
  - Compare output with expectation
  - Count number of wrong bits
- Bit Error Rate (BER)
  - # bit errors / # total bits transmitted
  - In ideal situation, BER = 0



- Goal: find clock setting region with BER 0
  - Find center and width of the error-free region
- Timing scan divided in 2 parts:
  - fpgaloClockDelay & fpgaMainClockDelay
     Phase between clocks kept constant
  - fpgaMainClockDelay fpgaIoClockDelay fixed
- Compare fixed clock value from 2 with best value found in 1
  - Do they agree?









#### Plots for one TELL40

Part 1: Find IO clock

Part 2: Find Main clock using fixed IO



Part 3: Check if they match



## Overview plots

- To check how stable timing settings are across the detector, create overview plots (6 plots, one per station and side)
- Also can be used to compare stability between runs.







- Find median and std. dev for whole detector

- FPGA IO clock: 135 +- 4 [DAC]

- FPGA main : 61 +- 2 [DAC]

- Check detector stability with long FPGA BER scan
  - Run overnight on "default" settings and best settings
  - First run last week with default settings
  - Analysis code in progress
  - Also look at SOL40 RX-ready







PACIFIC\_BER\_TI scan



- PACIFIC scan performed after FPGA scan
- FPGA delays fixed to best found values
- Two ASIC chips scanned simultaneously
- Also scan SyncPulse: align 320MHz clock with 40 MHz LHC clock
- Uses PACIFIC SyncPattern
  - 2 bits per channel -> 4 bits per PACIFIC output line
  - Combined with itself -> detect 12.5 ns phase shifts
  - Get a error count per SiPM channel





128 channels per data link.

Per counter we have

- Number of errors
- Is BER locked?
- Has BER lost lock?











- Not as stable as FPGA clock scan
- Median: 87+-5 DAC











# PACIFIC SyncPulse

Fix PACIFIC clock to best setting from last scan: 87+-5 DAC

Scan SyncPulse from 325 to 425 DAC

Indicated error-free region from 4
 DAC resolution scan on A side

- SyncPulse: 367 +- 6 [DAC]
- Zig-zag pattern in center of error-free region?







## Conclusions

- All scans taken successfully.
  - Best settings for all clock delays found.
  - FPGA IO clock: 135 +- 4 [DAC]
  - FPGA main : 61 +- 2 [DAC]
  - PACIFIC clock: 87 +- 5 [DAC]
  - SyncPulse : 367 +- 6 [DAC]
- First stability check with long BER test taken last week.
   Analysis code for long tests in progress.
- To do:
  - Run PACIFIC SyncPulse scan for the entire detector
    - Check result compatibility
  - Further long BER runs



## **BACKUP**



## Dataflow and DAQ - Front End

Half-ROB instrumented with 8 SiPMs located on the top and bottom of SciFi modules:

- 4 PACIFIC Boards: analog-to-digital conversion of SiPM signals
- 4 Cluster Boards:
   FPGA's run the clusterisation algorithm
- 1 Master Board:
   sends data to back-end DAQ
   system & sets clock values



W.E.W. Vink et al 2017 JINST 12 C03053



## Dataflow and DAQ - Back End

- TELL40 boards read out data from the Front End
- Installed in data center, not downstairs
- 3 TELL40 boards per quarter:
  - 1 high occ.
  - 2 low occ.



One quarter of one plane of the detector



The clocks are set per GBT link (8 per Master Board) corresponding to:

- 8 SiPMs, each with a datalink to the back-end TELL40s
- Each TELL40 has *up to* 48 datalinks



Front-end electronics



One quarter of one plane of the detector

Each Q read-out by

- one 16-link TELL40
- two 40-link TELL40s

**Back-end electronics** 



Part 2: fix IO clock, scan Main clock

- Fix IO to median,  $+3\sigma$ ,  $-3\sigma$
- Median: FPGA main = 61 +- 2 [DAC]







200

Word number + 16 \* Link number

600

400

# Timing

Scans

Front-end firmware update September for whole detector.

#### Latest timing scans can be found in

```
/calib/sf/FPGA_PRBS_BER_TI_SCAN/
/calib/sf/PACIFIC_SIMPLE_TI_SCAN/
```

We are running a simplified version of PACIFIC scans which only scans the *PacificClockDelay* and *PacificSyncPluseClockDelay*.

#### Results saved in:

/calib/sf/CavernCommissioning/{scantype}/{runnumber}

## Output

The output of each scan is an xml file with only the clock delay settings resulting from the scan, per GBT link:

```
<?xml version="1.0" encoding="UTF-8"?>
<TimeCalibrationTables>
                                               FPGA scan
   <RunType>FPGA_PRBS_BER_TI_SCAN
   <RunNo>
       <NRuns>1</NRuns>
       <array desc="list_of_run_no">
          <item>251775</item>
       <Table>TIME_CALIB_MB_DATAGBT</Table>
      <ProdDBId>EMB00520</ProdDBId>
       <ScanResults>
          <GBTData>
              <GBT_N>0</GBT_N>
              <CLKDEL0 desc="FPGA Main" ScanName="fpgaMainClockDelay">0x48</CLKDEL0>
              <CLKDEL2 desc="FPGA I/0" ScanName="fpgaIoClockDelay">0x90</CLKDEL2>
              <GBT N>1</GBT N>
              <CLKDEL0 desc="FPGA Main" ScanName="fpgaMainClockDelay">0x48</CLKDEL0>
              <CLKDEL2 desc="FPGA I/0" ScanName="fpgaIoClockDelay">0x90</CLKDEL2>
           <GBTData>
              <GBT_N>2</GBT_N>
              <CLKDEL0 desc="FPGA Main" ScanName="fpgaMainClockDelay">0x48</CLKDEL0>
              <CLKDEL2 desc="FPGA I/0" ScanName="fpgaIoClockDelay">0x90</CLKDEL2>
```

```
?xml version="1.0" encoding="UTF-8"?>
                                                   PACIFIC
<TimeCalibrationTables>
   <RunType>PACIFIC_BER_TI_SCAN</RunType>
   <RunNo>
                                                  scan
       <NRuns>1</NRuns>
       <array desc="list_of_run_no">
           <item>245249</item>
       </array>
   <Entry>
       <Table>TIME_CALIB_MB_DATAGBT</Table>
       <ProdDBId>EMB00445</ProdDBId>
       <ScanResults>
           <GBTData>
               <GBT_N>0</GBT_N>
               <CLKDEL3 desc="PACIFIC Clk 0/2" ScanName="pacificClockDelay">0x2c</CLKDEL3>
               <CLKDEL4 desc="PACIFIC Clk 1/3" ScanName="pacificClockDelay">0x2c</CLKDEL4>
               <CLKDEL7 desc="PACIFIC Sync" ScanName="pacificSyncPulseDelay">0x154</CLKDEL7>
           </GBTData>
           <GBTData>
               <GBT N>1</GBT N>
               <CLKDEL3 desc="PACIFIC Clk 0/2" ScanName="pacificClockDelay">0x2c</CLKDEL3>
               <CLKDEL4 desc="PACIFIC Clk 1/3" ScanName="pacificClockDelay">0x2c</CLKDEL4>
               <CLKDEL7 desc="PACIFIC Sync" ScanName="pacificSyncPulseDelay">0x154</CLKDEL7>
```

One file created per TELL40 Files are combined after the full detector analysis is performed.

These parameters are currently defined in 'TimeCalibrationTables' in SciFi online DB. Separate software written by Karol to load results into this table.



# PACIFIC: CDC phase



