Université d'Ottawa Faculté de génie

École de science informatique et de génie électrique



University of Ottawa Faculty of Engineering

School of Electrical Engineering and Computer Science

# <u>Lab 2</u> <u>3-Input Priority Encoder</u>

**Prepared for:** 

ELG 4137 - Principles & Application of VLSI Design February 25, 2022

By:

Josh Burelle - 300019344 Nima Mehrjoo - 300027431

# Prelab: K-map logical expression and verilog 1-bit comparator

1 - map and logical expression

-> 3-bit Priority encoder truth table.

| E2 | E1 | EO | P1 | P0  |
|----|----|----|----|-----|
| 1  | Х  | Х  | 0  | 1 / |
| 0  | 1  | Х  | 1  | 0 \ |
| 0  | 0  | 1  | 1  | 1   |
| 0  | 0  | 0  | 0  | 0   |

-> k-map of truth table





-> Logical expressions from k-map

Part I

-> 1- bit comparator truth toble

| Α | B | AKB | A78 | A > 6 |
|---|---|-----|-----|-------|
| U | ٥ | G   | ı   | 0     |
| υ | ١ | J   | O   | 0     |
| ( | 0 | 0   | 0   | 1     |
| ı | ţ | ٥   | 1   | ٥     |

-> U- map from truth toble







ALB = A'B

# 1-Bit Comparator Verilog Code

# Part 1: Design of Priority Encoder

A priority encoder converts the 3-bit input into a binary (2-bit) representation. The output of the encoder takes the most significant active input and all other lower inputs are ignored.

# 3-Bit Priority Encoder Model



#### 3-Bit Priority Encoder Verilog Program

```
Encoder_Verilog_1.v
                                                                                ×
                                                  Compilation Report - Encoder_verilog_1
                                    ① 🔽 🤡 267 ab/ 📄 🖫
...
   AA 54 7 車車 0 0 10 10 0k 0k
      module Encoder(P0,P1,E0,E1,E2);
 1
 2
 3
         input E2,E1,E0;
 4
         output P1, P0;
 5
         wire E2n, E2nn, nand2out, nand2outn, nand3out, nand3outn;
 6
         not (E2n, E2);
 7
         not (E2nn, E2n);
 8
         nand(nand2out,E2n,E1);
 9
         not (nand2outn, nand2out);
10
         nand(nand3out,nand2out,E2n,E0);
         not (nand3outn, nand3out);
11
12
         or (P1, nand2oun, nand3outn);
13
         or (P0, E2nn, nand3outn);
14
15
16
      endmodule
```

#### 3-Bit Priority Encoder Waveform



After simulation of the 3-bit priority encoder all results were accurate with what was expected. Looking at the waveform above, depending on whether E2, E1 and E0 are high or low, P0 and P1 change accordingly. When E0 is high, P1P0 is equal to 11, when E1 is high P1P0 is equal to 10 and when E2 is high, P1P0 is 01.

# Part 2: Design of an N-bit Comparator

A N-bit comparator compares two N-bit numbers and evaluates whether the numbers are equal to one another or if one is larger than the other.

To develop a 4-bit comparator, a 1-bit comparator is designed first and then converted into a block representation. Combining four of these logic circuits to produce the 4-bit comparator.



## **4-bit Comparator Model**



### 4-bit Comparator Verilog Program



## **4-bit Comparator Waveform**



After simulation of the 4-bit comparator all results were accurate with what was expected. Looking at the waveform diagram above it is clear when A is greater than B, AGB is active. When A is less than B, ALB is active and when A is equal to B, AEB is active.