## CHAROTAR UNIVERSITY OF SCIENCE & TECHNOLOGY

Third Semester of B. Tech (CE) Examination Fourth Semester of B. Tech (CE/IT) Examination May 2016

## CE216/CE216.02 Computer Organization and Peripherals

Date: 06.05.2016, Friday Time: 10.00 am To 01.00 pm Maximum Marks: 70

#### Instructions:

- 1) The question paper comprises two sections.
- 2) Section I and II must be attempted in separate answer sheets.
- 3) Make suitable assumptions and draw neat figures wherever required.
- 4) Use of scientific calculator is allowed.

### SECTION - I

| Q - 1                                                       | Answer the question below. (A to E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |  |  |  |  |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|--|--|
| $\mathbf{A}$                                                | What is instruction Cycle?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |  |  |  |  |
| В                                                           | What is mnemonics in assembly language?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |  |  |  |  |
| $\mathbf{C}$                                                | What is Selective Clear? Take 1010 Value for your explanation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |  |  |  |  |
| D                                                           | What is use of control function in Register Transfer language?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |  |  |  |  |
| ${f E}$                                                     | In which addressing mode, the operand is implicitly part of instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |  |  |  |  |
|                                                             | State True OR False. (F to K)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |  |  |  |  |
| ${f F}$                                                     | Tristate buffer is used to implement Common bus system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |  |  |  |  |
| G                                                           | Hardware interlock is a straightforward method to solve processor dependency in Instruction pipeline.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |  |  |  |  |
| H                                                           | Operand Fetch is one of the phases of Instruction Execution.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |  |  |  |  |
| I                                                           | In micrpprogram control, the control logic is implemented with gates, flip-flops, decoders and other digital Circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |  |  |  |  |
| J                                                           | Microprocessor understands Higher Level language only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | [1]          |  |  |  |  |
| K                                                           | N X 1 Encoder has 1 input lines and N output lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |  |  |  |  |
|                                                             | What are the different types of Instruction Format?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |  |  |  |  |
| Q – 2.A                                                     | ••                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [04]         |  |  |  |  |
| _                                                           | OR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |  |  |  |  |
| _                                                           | ••                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | [04]<br>[04] |  |  |  |  |
| _                                                           | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.                                                                                                                                                                                                                                                                                                                                                                                                                          |              |  |  |  |  |
| Q - 2.A Q - 2.B (i)                                         | OR Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions. What are the addressing modes used in Basic Computer?                                                                                                                                                                                                                                                                                                                                                                     | [04]         |  |  |  |  |
| Q - 2.A Q - 2.B (i) (ii)                                    | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?                                                                                                                                                                                                                                                                                        | [04]         |  |  |  |  |
| Q - 2.A  Q - 2.B (i) (ii) (iii)                             | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.                                                                                                                                                                                                                                            | [04]         |  |  |  |  |
| Q - 2.A Q - 2.B (i) (ii)                                    | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.                                                                                                                                                                                   | [04]         |  |  |  |  |
| Q - 2.A<br>Q - 2.B<br>(i)<br>(ii)<br>(iii)<br>(iv)          | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.  PC, AR, DR, IR, INPR, OUTR, AC, TR                                                                                                                                               | [04]         |  |  |  |  |
| Q - 2.A<br>Q - 2.B<br>(i)<br>(ii)<br>(iii)<br>(iv)<br>Q - 3 | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.  PC, AR, DR, IR, INPR, OUTR, AC, TR  Answer any TWO.                                                                                                                              | [04]         |  |  |  |  |
| Q-2.A Q-2.B (i) (ii) (iii) (iv) Q-3 A                       | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.  PC, AR, DR, IR, INPR, OUTR, AC, TR  Answer any TWO.  By taking suitable example, explain Direct Address and Indirect Address.                                                    | [04]         |  |  |  |  |
| Q - 2.A  Q - 2.B (i) (ii) (iii) (iv)  Q - 3 A B             | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.  PC, AR, DR, IR, INPR, OUTR, AC, TR  Answer any TWO.  By taking suitable example, explain Direct Address and Indirect Address.  Write and Explain: memory reference instructions. | [04]         |  |  |  |  |
| Q-2.A Q-2.B (i) (ii) (iii) (iv) Q-3 A                       | OR  Draw Common Bus System diagram of 4-bit, 4 Registers. Explain the function of Selection lines to transfer data from Registers to Common Bus.  Answer any TWO questions.  What are the addressing modes used in Basic Computer?  What is RISC? What are the characteristics of CPU which is based on RISC?  Design Circuit for logic Micro Operations.  Provide the significance of following registers in CPU.  PC, AR, DR, IR, INPR, OUTR, AC, TR  Answer any TWO.  By taking suitable example, explain Direct Address and Indirect Address.                                                    | [04]         |  |  |  |  |

# SECTION - II

| Q - 4        | Answer the question below. (A to E)                                                                                                                                                 |                          |                                   |                    |     |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------|--------------------|-----|--|
| $\mathbf{A}$ | Explain use of Decoder in Processor functionality.                                                                                                                                  |                          |                                   |                    |     |  |
| В            | What is Hexadecimal Representation of $(10)_{10}$ .                                                                                                                                 |                          |                                   |                    |     |  |
| $\mathbf{C}$ | How does Branch and Save Return Address facilitate subroutine or function call?                                                                                                     |                          |                                   |                    |     |  |
| D            | How does Branch and Save Return Address facilitate subroutine or function call? Which of the following binary pattern is 2's complement of 1101.                                    |                          |                                   |                    |     |  |
|              | a) 1001                                                                                                                                                                             | b) 1000                  | c) 1101                           | d) 1100            |     |  |
| ${f E}$      | What will be t                                                                                                                                                                      | he value if (101100111   | 00011110010) <sub>2</sub> is conv | verted to base 16? | [1] |  |
|              | State True OR False. (F to K)                                                                                                                                                       |                          |                                   |                    |     |  |
| $\mathbf{F}$ | Computer uses 2's complement for Multiplication.                                                                                                                                    |                          |                                   |                    |     |  |
| $\mathbf{G}$ | A "word" is the natural unit of organization of memory. Different computer types may                                                                                                |                          |                                   |                    |     |  |
|              | have different word lengths (in bits).                                                                                                                                              |                          |                                   |                    |     |  |
| H            | Current Computers are also known as SISD.                                                                                                                                           |                          |                                   |                    |     |  |
| I            | Physical address is generated by user.                                                                                                                                              |                          |                                   |                    |     |  |
| J            | ROM consists of DRAM.                                                                                                                                                               |                          |                                   |                    |     |  |
| K            | Multicore means more than one ALU on single processor die.                                                                                                                          |                          |                                   |                    |     |  |
| Q – 5.A      | Instruction pipelining is a technique that implements a form of parallelism called instruction-level parallelism within a single processor. How does it increase throughput of CPU? |                          |                                   |                    |     |  |
|              |                                                                                                                                                                                     |                          | OR                                |                    |     |  |
| Q – 5.A      | Draw diagram of register based microprocessor. Explain how the addition operation is performed?                                                                                     |                          |                                   |                    |     |  |
| Q – 5.B      | 3 Answer any TWO.                                                                                                                                                                   |                          |                                   |                    |     |  |
| (i)          | Convert the for (1) A+B/C (2) A*B*(C+(3) A+B*C/(C) (4) A*(C+D)                                                                                                                      | G*H)/K                   | ression to postfix notat          | tion               |     |  |
| (ii)         |                                                                                                                                                                                     | description of Vector Pr | ocessors.                         |                    |     |  |
| (iii)        |                                                                                                                                                                                     | between CISC and RISC    |                                   |                    |     |  |
| Q – 6.       | Answer any TWO.                                                                                                                                                                     |                          |                                   |                    |     |  |
| $\mathbf{A}$ | Write a short note on: Array Processors                                                                                                                                             |                          |                                   |                    |     |  |
| В            | Draw and explain: Flow chart of Addition & Subtraction algorithm.                                                                                                                   |                          |                                   |                    |     |  |
| C            | Explain in sho<br>Direct Mapp<br>Associative I<br>Set-associati                                                                                                                     | Mapping,                 | memory mapping tec                | hniques.           |     |  |
|              | Det associati                                                                                                                                                                       | vo mupping.              | ***                               |                    |     |  |
|              |                                                                                                                                                                                     |                          |                                   |                    |     |  |

Page 2 of 2