#### ==HOW TO USE==

You should refer to the guide for the original version of this IP: <a href="https://github.com/NinetyTwo-TwentyNine/Vivado-AXI-Data-Passthrough-And-Edit-IP/tree/main/doc">https://github.com/NinetyTwo-TwentyNine/Vivado-AXI-Data-Passthrough-And-Edit-IP/tree/main/doc</a>

This file contains all of the changes related to usage of this version of the IP.

#### 1. Main application circuit:



The main purpose of this component is to allow data editing while it passes the AXI bus (which could be useful in testing/debugging, for example).

The main way to use this IP is to put it in between any single AXI-Lite master-slave connection (mainly, a microprocessor and its peripheral). You also now always have to connect to the «SC AXI» bus, as it is the IP programming bus. You could theoretically also use this version of the IP for the same purpose which the original IP was used for (being placed in between an MP and its interconnect, that is), however, the 1-bus input version is much more accustomed to that role.

## 2. Proper IP setup in the UI and address editor:



Note: this is the point at which you should already (if you will eventually need to) export your XSA-file from the project (before the IP was added). This will be explained later in the tutorial.

# That same circuit after proper addition of this IP



The addresses for the IP's «S00 AXI» bus must be set the same as the address of the peripheral you want to replace data for.

### An example of UI setup



Since this version of the IP now has a separate bus for its programming, the «C S00 AXI Baseaddr» parameter no longer exists and is no longer required, as all you have to do now is to just write to this separate bus («SC AXI») and its address.

3. Working with Vitis. Programming the IP:

Paragraph 3 remains exactly the same as it is in the guide for the original IP.