# Electric Transport

### Deliverable report 1



EPO-4

EE2831

Wessel Bruinsma 4241045

Robin Hes 4236815

March 2, 2014

This page is intentionally left blank.

### **Contents**

### Introduction

introduction

The first step in designing our DC/DC converter meant we had to incorporate the used UC3525 Regulating Pulse Width Modulator and IRS2001PBF Gate Drivers into a full bridge converter (the DC/AC step), while at the same time integrating the given overcurrent protection circuit in the correct way. Since connection schemes for both the UC3525 and the IRS2001PBF were given in their respective datasheets [1], [2], this did not pose much of a problem. Because the focus was not on calculating resistor and capacitor values, we will not discuss our choice in this report. We will, however discuss our choice of the used MOSFET transistors and Diodes. The most important factors in picking the correct transistor for our application were static and dynamic power dissipation.

#### MOSFET choice

All three of the MOSFETs (IPP50CN10N, IPP028N08N3G, PSMN017) were viable options, because our circuit parameters were well within their given margins. To pick one of the three, we calculated the power loss of each one, to see which one of them would do best. Static power dissipation can be calculated using:

$$P_s = I_{DS} R_{DS(on)} D \tag{1}$$

Where  $I_{DS}$  is the drain-source current through the transistor,  $R_{DS(on)}$  is the transistors drain-source resistance, when switched on and D is the duty-cycle of the PWM control signal. We estimated  $I_{DS}$  to be approximately 2 A and chose D to be 0.5.  $R_{DS(on)}$  is a transistor parameter which can be found in each datasheet. Dynamical power dissipation is the power that is lost charging the in- and output capacitances of the transistors (both found in transistor datasheets [3]–[5]) and thus is given by:

$$P_d = (C_{in}V_{GS}^2 + C_{out}V_{DS}^2)f_s (2)$$

Where  $C_{in}$  and  $C_{out}$  are the transistor's in- and output capacitances  $V_{GS}$  is the gate-source voltage on the transitor (estimated to be  $15\,\mathrm{V}$  in our calculations),  $V_{DS}$  is the drain-source voltage on the transistor (also  $15\,\mathrm{V}$ ) and  $f_s$  is the switching frequency, which is  $100\,\mathrm{kHz}$ . The total power dissipation thus becomes:

$$P = P_s + P_d = I_{DS}R_{DS(on)}D + (C_{in}V_{GS}^2 + C_{out}V_{DS}^2)f_s$$
(3)

Using this equation yields the following results for each of the three transistors to pick from:

Table 1: MOSFET power loss calculations

| MOSFET       | $R_{DS(on)}$         | $C_{in}$           | $C_{out}$ | Static loss | Dynamic loss | Total loss |
|--------------|----------------------|--------------------|-----------|-------------|--------------|------------|
| IPP50CN10N   | $49\mathrm{m}\Omega$ | 822 pF             | 120 pF    | 0.098 W     | 0.021 W      | 0.119 W    |
| IPP028N08N3G | $2.8\text{m}\Omega$  | $10700\mathrm{pF}$ | 2890 pF   | 0.006 W     | 0.306 W      | 0.311 W    |
| PSMN017      | $13.7\text{m}\Omega$ | 1573 pF            | 154 pF    | 0.027 W     | 0.039 W      | 0.066 W    |

From Table 1 we concluded the PSMN017 would be the best transistor to use.

#### Diode choice

In choosing one of the two given diodes (SB540 and SF61), we decided that the forward voltage would be the most important factor, as all other parameters were well within their margins. Because the SB540 has a forward voltage of  $0.55\,V$ , which is lower than the forward voltage of the SF61  $(0.975\,V)$  we picked the SB540. [6], [7]

#### Final design and testing

Implementing the PWM-generator, gate drivers (2x), overcurrent protection circuit and rectifier with overvoltage buzzer circuit resulted in the schematics found in Appendix .

After soldering the PCB we got from our consultant we hooked it up to an oscilloscope, on which we then measured tidy square waves for the gate drivers and power outputs, whose frequency and duty-cycle could be varied by changing the values of the two potmeters in the design. While inspecting the rectifier output waveform, we obtained a nice DC-signal, with very little ripple, due to the high switching frequency (i.e. compared to for example the rectifier used during EPO1 at 50 Hz).

Actual waveforms of the entire converter, including air transformer and compensation, can be found in Appendix .

#### **Calculation**

By using this calculator: http://deepfriedneon.com/tesla\_f\_calcspiral.html; we obtained acceptable inductances for our coils at the coil parameters as given in Table 2. Target parameters were an inner diameter of 50 mm for both coils and inductances of  $22\,\mu\text{H}$  for the secondary coil and  $100\,\mu\text{H}$  for the primary coil. The diameter of the given Litz-wire is  $1.8\,\text{mm}$  and we estimated an average wire spacing of  $0.5\,\text{mm}$  between each winding.

Table 2: Calculated coil parameters

| Coil      | Windings | Inductance | Outer diameter | Total wire length |
|-----------|----------|------------|----------------|-------------------|
| Primary   | 30       | 101.6 μΗ   | 188 mm         | 11.2 m            |
| Secondary | 15       | 22 µH      | 119 mm         | 4 m               |

#### Measurements

After winding these coils we obtained the following inductances for the individual coils using an LCR-meter:

Table 3: Measured coil parameters

| Coil      | Inductance | DC-resistance         |  |
|-----------|------------|-----------------------|--|
| Primary   | 94.5 µH    | $250\mathrm{m}\Omega$ |  |
| Secondary | 25.2 μΗ    | $65\text{m}\Omega$    |  |

Then, we calculated the coils' mutual inductance and coupling factor via the ostrich approach as given in the Student Manual. [8] This meant measuring the inductance of both of the coils while connected in *series-aiding* and *series-opposing* at a varying distance between the coils. The results are shown in Table 4.

Table 4: Mutual inductance and coupling factor at varying distance

| Distance | Aiding inductance | Opposing inductance | Mutual inductance | Coupling factor |
|----------|-------------------|---------------------|-------------------|-----------------|
| 0 cm     | 184.3 μH          | 58.6 μH             | 314.2 μH          | 0.6443          |
| 2 cm     | 151.5 μΗ          | 86.8 µH             | 161.8 µH          | 0.3318          |
| 4 cm     | 135.6 µH          | 100.0 μΗ            | 88.9 µH           | 0.1823          |
| 6 cm     | 127.5 μΗ          | 107.0 μΗ            | 51.2 μH           | 0.1051          |

Lastly, we performed some measurements on the entire converter, including coils, to see how much power could be delivered to a  $10.08\,\Omega$  load, with a distance of 2 cm between the coils:

Table 5: Power transfer measurements

| Source voltage | Source current | Source power | Load voltage | Load power | Efficiency |
|----------------|----------------|--------------|--------------|------------|------------|
| 19.998 V       | 0.0835 A       | 1.67 W       | 2.02 V       | 0.405 W    | 24.2 %     |

#### Questions

- 1. The open and short circuit test is not well suited for the air core transformer, because that method depends on the coupling factor being very high and thus leakage flux being really low. For a ferrite-core transformer this assumption may hold, but for an air core transformer it does not, since the coupling factor decreases very fast, as the distance between the coils increases (see table 4).
- 2. ?
- 3. As the distance between the two coils increases, less flux lines go through the secondary coil. Because of this, the magnetising inductance decreases while the leaking inductance increases.
- 4. As shown in Table 5, the power transfer of the transformer is very low. This is due to the low coupling factor, especially at higher distances between the two coils.

#### Design

As stated in the Student Manual, the imaginary part of the impedance in each current loop (primary and secondary) is desired to be zero, for optimum power transfer. From this equation the following can be derived for both the primary and secondary side:

$$C = \frac{1}{\omega^2 L} \tag{4}$$

Using 4 we obtain values of  $26.8\,\mathrm{nF}$  for the primary side and  $100.1\,\mathrm{nF}$  for the secondary side. Using a series combination of three times a parellel combination of two  $22\,\mathrm{nF}$  and one  $33\,\mathrm{nF}$  capacitor, all with a small deviation for the primary side and a parallel combination of a  $33\,\mathrm{nF}$  and a  $67\,\mathrm{nF}$  capacitor for the secondary side, we obtained real-world values of  $26.4\,\mathrm{nF}$  for de primary side and  $100.0\,\mathrm{nF}$  for the secondary side.

#### Results

To test our design, we studied its waveforms using the oscilloscope. Screenshots of this are included in appendix From this waveforms may be concluded that the inverter will generate a correct DC-signal when rectified. We also performed the same power transfer measurements as with the uncompensated converter, the results are in Table 6

Table 6: Power transfer measurements - compensated

| Source voltage | Source current | Source power | Load voltage | Load power | Efficiency |
|----------------|----------------|--------------|--------------|------------|------------|
| 19.998 V       | 1.2472 A       | 24.942 W     | 14.8 V       | 21.3 W     | 85.6 %     |

If we compare these results with Table 5 from the uncompensated converter, we the delivered power is more than fifty times higher, while the efficiency more than tripled. With the compensated converter, charging the supercapacitor bank took us little under 3 minutes.

#### Questions

- 1. ?
- 2. The imaginary part of both of the converter's sides should equal zero. This way power transfer is maximized, because leakage inductances are compensated for, thus the power factor is increased. This can be accomplished by compensating both coils with a capacitance.
- 3. When the secondary coil is not present, the equivalent circuit reduces to a single loop with a tiny resistance, capacitance and inductance. Since the capacitance and inductance are designed to be in resonance, the impedance of the loop is very low. This allows for a very high current to flow, which could overload the converter and its power source.
- 4. To overcome this problem an overcurrent protection circuit is built in. This circuit measures the voltage over a shunt resistance and compares this to a reference voltage. When the shunt voltage (and thus the source current) exceeds the reference voltage, the circuit will trigger via positive feedback (being a Schmitt-trigger), so the output of the circuit becomes a logical '1'. This output signal is connected to the UC3525's *shutdown*-input, so it will stop generating the PWM-signal. This way the converter is turned of, until the reset button is pressed.

bla

### **Bibliography**

- [1] Texas Instruments. (Jan. 2008). Regulating pulse width modulators, [Online]. Available: http://www.ti.com/lit/ds/symlink/uc3525a.pdf.
- [2] International Rectifier. (Aug. 2008). High and low side driver, [Online]. Available: http://www.irf.com/product-info/datasheets/data/irs2001pbf.pdf.
- [3] infineon. (Jan. 2010). Optimos<sup>™</sup>2 power-transistor, [Online]. Available: https://www.infineon.com/dgdl/IPP50CN10N\_Rev1.07.pdf?folderId=db3a304313b8b5a60113cee8763b02d7&fileId=db3a304317a748360117cf1b1b381db6.
- [4] —, (Jan. 2008). Optimos<sup>TM</sup>3 power-transistor, [Online]. Available: http://www.infineon.com/dgdl/IPP028N08N3\_Rev1%5B1%5D.0.pdf?folderId=db3a304313b8b5a60113cee8763b02d7&fileId=db3a30432313ff5e0123a3c08e7326b5.
- [5] NXP Semiconductors. (Sep. 2011). N-channel 80 v 17 mΩstandard level mosfet in to220, [Online]. Available: http://www.nxp.com/documents/data\_sheet/PSMN017-80PS.pdf.
- [6] Fairchild Semiconductor. (2001). Sb520 sb5100, [Online]. Available: http://www.fairchildsemi.com/ds/SB/SB540.pdf.
- [7] Multicomp. (Jul. 2008). Sf6x series, [Online]. Available: http://www.farnell.com/datasheets/64517.pdf.
- [8] P. Bauer, G. Delgado Lopes, G. Jansen, D. Jeltsema, B. Kooij, I. Lager, N. van der Meijs, J. van der Merwe, J. Popovic, E. Roeling, D. Tax, A. van der Veen, T. Velzeboer, and M. Weskin, *Electric Transport 2020 - Student Manual*. Delft University of Technology, 2014.

## **Appendices**

**Inverter Schematics** 













#### **Inverter Waveforms**