## CSE530 Project 2

Name- Niramay Vaidya

**PSU ID-** 939687597

**Date-** 12/09/21

**Time-** 01:00 AM

### **Table of Contents**

- 1. VGG19 Topology Configuration
- 2. Systolic Array Configuration
- 3. Results
  - 1. AlphaGoZero
    - 1. Compute Cycles
    - 2. Overall Utilization %
  - 2. FasterRCNN
    - 1. Compute Cycles
    - 2. Overall Utilization %
  - 3. Resnet50
    - 1. Compute Cycles
    - 2. Overall Utilization %
  - 4. VGG19
    - 1. Compute Cycles
    - 2. Overall Utilization %
- 4. Explanation

#### 1. VGG19 Topology Configuration-

Layer information like input dimensions, filter dimensions, number of channels, filters, and strides was obtained from the VGG19 paper (mentions that the whole net uses very small 3x3 receptive fields which are convolved with the input at every pixel i.e. with stride 1) and the following references-

https://arxiv.org/pdf/1512.03385.pdf (Resnet paper which gives information about the input dimensions for every layer for VGG19 in one of the diagrams)

https://www.researchgate.net/figure/Details-on-the-VGG19-architecture-For-each-layer-number-of-filters-parameters-and tbl1 314237915 (Gives information on the number of filters per layer)

### 2. Systolic Array Configuration-

```
scale_256_2048.cfg
1 [general]
 2 run_name = scale_example_run_256_2048 os
4 [architecture_presets]
                   256
5 ArrayHeight:
                   256
6 ArrayWidth:
 7 IfmapSramSzkB:
                    2048
8 FilterSramSzkB:
                    2048
9 OfmapSramSzkB:
                    2048
10 IfmapOffset:
                   0
11 FilterOffset:
                   10000000
                   20000000
12 OfmapOffset:
13 Bandwidth : 10
  Dataflow : os
15 MemoryBanks:
17 [run_presets]
18 InterfaceBandwidth: CALC
NORMAL ∤ main⊭ <le_256_2048.cfg cfg utf-8[unix]
                                                        5% ■
                                                                1/18 ln : 1 ≡ [18]tra.
```

#### 3. Results-

# 1. AlphaGoZero

## 1. Compute Cycles-





### 2. FasterRCNN

### 1. Compute Cycles-





### 3. Resnet50

### 1. Compute Cycles-





### 4. VGG19

## 1. Compute Cycles-





### 4. Explanation-

On the basis of the obtained results, the systolic array configuration having PE array dimensions 256\*256 with the 3 SRAM (Ifmap, Filter and Ofmap) sizes all equal to 2048 KB seems to be the optimal configuration for all the 4 models/topologies. This is because with a further increase to 512\*512, the improvement in the compute cycles is minimal but with this PE dimension, for most of the models (3 out of 4 i.e. AlphaGoZero, FasterRCNN and Resnet50), the overall utilization % is observed to be less than 10%, which indicates over-design of the system (under utilization of the available hardware). Also, increasing and decreasing the SRAM sizes to 4096 KB and 1024 KB has no effect on the obtained results (i.e. they come out to be the exact same for all the models), which is why the baseline config of 2048 KB has been considered.