# High-Performance Low Noise Amplifier for Medical Applications: A Gain-Adjustable Solution

Nishat Anjumane Salsabila, Susmita Barua, Student, Mohammad Mahmudul Hasan Tareq, Assistant Professor, Dr. Quazi Delwar Hossain, Professor, Chittagong University of Engineering and Technology.

Abstract— The paper presents the design of a high-gain wideband low-noise amplifier (LNA) operating above 6 GHz, targeting applications in medical systems that require significant amplification of low-intensity signals. The LNA is designed using 90 nm CMOS, and consists of a combined common-source and common-gate topology. The LNA exhibits a power gain of 29 dB over a bandwidth range of 1.7 GHz (6.6–8.3 GHz), with an average noise figure below 3 dB. Excellent impedance matching is achieved, with  $S_{11} < -18.14 \, dB$  and  $S_{22} < -20.23 \, dB$ respectively. Furthermore, the value of the third-order input intercept point (IIP3) is 21.1537 dBm, and the design consumes 83 mW of power at a 1.2 V supplied voltage. A gain control mechanism is introduced by integrating an input-side attenuator, enabling tunable gain without compromising other performance metrics.

Index Terms— Attenuator, CMOS technology, IIP3, Power consumption, Wideband LNA.

# I. INTRODUCTION

NAs have attracted significant attention as a vital component in circuit design in the field of communication and medical systems owing to their ability to amplify weak input signals while minimizing external noise. LNA enhances the performance and efficacy of medical systems by improving signal quality and sensitivity. Recent progress has aimed at better performance of gain, bandwidth and noise to meet the demands of modern

This paragraph of the first footnote will contain the date on which you submitted your paper for review, which is populated by IEEE. It is IEEE style to display support information, including sponsor and financial support acknowledgment, here and not in an acknowledgment section at the end of the article. For example, "This work was supported in part by the U.S. Department of Commerce under Grant 123456." The name of the corresponding author appears after the financial information, e.g. (Corresponding author: Second B. Author). Here you may also indicate if authors contributed equally or if there are co-first authors.

The next few paragraphs should contain the authors' current affiliations, including current address and e-mail. For example, First A. Author is with the National Institute of Standards and Technology, Boulder, CO 80305 USA (e-mail: author@ boulder.nist.gov).

Second B. Author Jr. was with Rice University, Houston, TX 77005 USA. He is now with the Department of Physics, Colorado State University, Fort Collins, CO 80523 USA (e-mail: author@lamar.colostate.edu).

Third C. Author is with the Electrical Engineering Department, University of Colorado, Boulder, CO 80309 USA, on leave from the National Research Institute for Metals, Tsukuba 305-0047, Japan (e-mail: author@nrim.go.jp).

Mentions of supplemental materials and animal/human rights statements can be included here.

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org

diagnostic applications. This paper presents a wideband LNA circuit, designed in 90 nm Cadence Technology using common gate common source cascaded circuit, operating at a low supply voltage (about 1.2 V).

Designing LNAs with various topologies faces challenges in limiting their use in low-power or high-performance applications like narrowband impedance matching, selective gain, high supply voltage needs, and poor noise performance[1][2]. Achieving all features simultaneously is a major challenge as conventional techniques often limit the ability to meet all specifications at a once [3][4]. Although existing designs such as resistive shunt-feedback LNAs, and UWB LNAs address noise and bandwidth issues, many multistage designs consume high power and occupy more area [5][6]. Traditional LNA architectures, particularly limits the bandwidth. In contrast, CMOS-based approaches offer improved linearity, better frequency response, low power consumption, and high integration potential, effectively addressing challenges in noise suppression and bandwidth optimization. So, UWB LNA could be highly linear, comparing its performance with advanced CMOS designs. [7][8][9][10]. The scalability of CMOS technology further makes it suitable for wideband applications, and RF circuit design. CMOS-based LNA strategies are explored in RF circuit principles for LNA development. Together, these insights highlight significant advancements in LNA performance, efficiency, and integration [11][12]. For example, the need for low-power, high-performance CMOS RF circuits in wireless communication is emphasized in [13][14], highlighting the importance of the LNA in amplifying weak signals with minimal noise. The challenges in designing reconfigurable multiband LNAs, such as impedance matching and maintaining low noise, are discussed. The development of an effective LNA is crucial for multistandard receivers. The design of a two-stage UWB LNA in [15] tackles challenges like noise and impedance matching, and bandwidth improvement, showing the strong performance with low noise, high power gain, and good power efficiency and provides a clear explanation of its design, operation, and performance. The resonance frequency can limit bandwidth, emphasizing the trade-off between usable bandwidth and noise figures in MPI systems [16]. A multi-stage (4stage) optimized LNA provides efficient amplification with good isolation and low noise levels [17]. Additionally the optimized biasing technique reduces input noise and power consumption, showing strong potential for biomedical applications [18].

In LNA design the common gate topology is preferred in the input stage due to its ease of impedance matching, excellent noise characteristics, and widened capabilities which makes it suitable for  $50\Omega$  source matching. Again a common source topology can be used as amplification stage in LNA,



Fig. 1: Block Diagram of the proposed design

due to its high voltage gain for amplifying weak signals. Its high input impedance makes it appropriate for high-impedance sources and allows for easy gain control, providing flexibility in design. Additionally, the simple design and good isolation between the input and output enhance the stability of the CS stage, making it a reliable choice for amplification. Compared to prior works this design offers broader applicability, low noise, and tunable gain—ideal for dynamic medical applications [19][20].

In this work, we proposed a two-stage LNA using a common gate followed by a common-source topology with an input-side attenuator for improved input matching and noise performance, as shown in Fig. 1. Designed in 90 nm tech., the CG-CS cascade achieves high gain and bandwidth, targeting 7.616 GHz with a 1.7 GHz bandwidth, making it ideal for wideband biomedical application. A buffer circuit enhances output noise immunity. The main challenge was balancing power while maintaining stable high gain, as lower supply voltages reduce gain margin and increase noise sensitivity. To address this, the input-side attenuator offers a gain-adjustable solution for medical application. Circuit-level simulations show improved performance over previous work in Cadence Virtuoso. Section II details the design methodology, Section III covers performance analysis, Section IV presents results, and Section V concludes. The design is compact and efficient promising significant improvements in medical applications.

## II. METHODOLOGY

# A. Proposed LNA:

The design of wideband LNA becomes extremely challenging when analog and RF circuits operating in the subthreshold zone display increased thermal noise, poorer bandwidth, and poor linearity, even while sub-threshold biasing gives better  $\frac{g_m}{I_d}$  compared to strong inversion. Our suggested LNA provides high linearity, a broad bandwidth, a modest gain, and a reasonable noise figure. To guarantee optimum performance, a number of crucial elements (such as frequency range, gain, noise figure, input/output impedance, and power consumption) must be taken into account when constructing a Low Noise Amplifier (LNA). We have first established the operational frequency range of 6.6 GHz to 8.3

GHz. A common gate (CG) stage and a common source (CS) stage with a gain-boosted, source follower buffer circuit are both included in the proposed LNA. In Fig. 2 the schematic of the proposed wideband LNA is shown. The component values of LN are summarized in Table I. The common gate amplifier circuit is utilized as a first stage because it offers superior input matching due to its low input impedance, low noise performance, and enhanced linearity. The load on the CG stage is inductive  $(L_1)$  which offers better noise performance.  $C_1$ , the coupling capacitor blocks the dc and passes the ac signal. A LC tank is formed by  $L_2$  and  $C_{qs_1}$ . The CG-CS cascaded stage is included to maintain low noise levels, supply the required gain, and permit design modifications to satisfy particular operational needs. By resonating with  $M_2$ 's total capacitance at the drain, the CS stage load  $L_3$  offers shunt peaking, improves the low-frequency gain which controls the peak at resonance, and expands the bandwidth.  $L_4$  in the CS stage is used for obtaining better gain flatness. Two mirror circuits are used here as a biasing circuit. They are consist of a transistor  $(M_6, M_7)$ , resistor  $(R_6, R_7)$  and  $V_{DD}$ .  $C_3$  is connected between gate and the ground terminal to ensure a good AC grounding and to bypass the noise contributed by the biasing circuit. R<sub>4</sub> is used here to reverse isolation. To match and measure the output, a source follower buffer is introduced which isolate the output of the CS stage from the load impedance variation. After measurement, the buffer's influence must be eliminated to extract the LNA's performance alone from the entire circuit.

# B. Designing method:

This study will be a simulation-based study using the Cadence Virtuoso 90 nm technology Software, with component values are (resistors, inductors, and capacitors) determined by a suitable matching network. An appropriate matching network will be used to estimate the values of the component. To get optimum power transmission, matching networks are utilized to match the impedance from gate to source and source to load. We may compute the input and output impedance values first using simulation tools. Subsequently, the suitable network topology will be chosen; RC networks, and L-networks are instances of common topology. The performance of the matching network is analyzed by simulation, with a special focus on bandwidth, gain, efficiency, and return loss. If the performance is not up to par, the design can be repeated numerous times by varying



Fig. 2: Schematic of the proposed wideband low noise amplifier (with biasing circuit).

# TABLE I COMPONENTS VALUE

| Aspects        | (W/L) <sub>1</sub>    | (W/L) <sub>2</sub> | (W/L) <sub>3</sub>    | (W/L) <sub>4</sub> |
|----------------|-----------------------|--------------------|-----------------------|--------------------|
| Ratio          | , ,                   | , ,                | , ,,                  | ` /                |
|                | 57u/100n              | 120u/100n          | 60u/100n              | 30u/100n           |
|                | (W/L)5                | (W/L)6             | (W/L) <sub>7</sub>    |                    |
|                | 60u/100n              | 60u/100n           | 60u/100n              |                    |
| Inductor (nH)  | $\mathbf{L}_1$        | $L_2$              | L <sub>3</sub>        | L <sub>4</sub>     |
|                | 3.1                   | 1                  | 5.3                   | 3.5                |
| Capacitor (pF) | <b>C</b> <sub>1</sub> | C <sub>2</sub>     | C <sub>3</sub>        |                    |
|                | 5                     | 7                  | 60                    |                    |
| Resistors (Ω)  | R <sub>1</sub>        | R <sub>2</sub>     | R <sub>3</sub>        | R4                 |
|                | 400                   | 15e3               | 1e3                   | 50                 |
|                | <b>R</b> 5            | R <sub>6</sub>     | <b>R</b> <sub>7</sub> |                    |
|                | 500                   | 50                 | 40                    |                    |

the component value or topology until the intended outcome is achieved.

#### III. PERFORMANCE ANALYSIS

A. Input and output matching:

Characterizing the impedance and admittance of a two-port network operating at low frequencies often involves using the impedance matrix (Z parameters) and admittance matrix (Y parameters). However, these two approaches are insufficient for a network that operates at high frequencies. S-parameter analysis or scattering can be used instead. In this instance, the S-parameter matrix provides the link between the incident power waves that are reflected.

Let,  $a_1$  and  $a_2$  are incident waves;  $b_1$  and  $b_2$  are transmitted waves. Using a two-port network in s-parameter analysis,

$$\begin{bmatrix} b_1 \\ b_2 \end{bmatrix} = \begin{bmatrix} S_{11} & S_{12} \\ S_{21} & S_{22} \end{bmatrix} \times \begin{bmatrix} a_1 \\ a_2 \end{bmatrix}$$



The Equation Representation of the Matrix is as follows:

$$\begin{array}{ll} b_1 = S_{11}a_1 + S_{12}a_2, & b_2 = S_{21}a_1 + S_{22}a_2, \\ S_{11} = \frac{b_1}{a_1} \text{ (when } a_2 = 0), & S_{12} = \frac{b_1}{a_2} \text{ (when } a_1 = 0), \\ S_{21} = \frac{b_2}{a_1} \text{ (when } a_2 = 0), & S_{22} = \frac{b_2}{a_2} \text{ (when } a_1 = 0), \\ \end{array}$$

Where,

- $S_{11}$  is the input port voltage reflection coefficient,  $(S_{11}=|Z_{in}-Z_s|/|Z_{in}+Z_s|)$
- $S_{12}$  is the reverse voltage gain
- $\bullet$  S<sub>21</sub> is the forward voltage gain
- S<sub>22</sub> is the output port voltage reflection coefficient

Impedance matching can be done in various ways. A wideband CG-LNA's input matching is achieved by setting its trans-conductance to  $g_m=1/R_s$ , where  $R_s=50\Omega$  represents the source impedance. To ensure that mismatching issues are kept to a minimum, the LNA's input must be matched to  $50\Omega$ . Finding the right methods is necessary to obtain  $50\Omega$  input impedance in Fig. 3. Additionally, since impedance is purely real, a  $50\Omega$  impedance match also permits a simultaneous conjugate power match, resulting in the best possible power transmission and meeting the system requirement.

Here,  $Z_d$  is the impedance of the load,  $Z_{in2}$  is the input impedance of the next stage, and  $g_{m1}$  is the trans-conductance of the MOS transistor in common-gate configuration.



Fig. 3: (a) 1st stage of LNA (Common gate stage), (b) Biasing network for CG stage,

The small-signal equivalent circuit for the impedance calculation is shown in Fig. 4.



Fig. 4: (a) Configuration of a Common gate input stage, (b) Small signal in common gate

Now,

$$Z_{in} = \frac{1}{g_{m_1} + \frac{1}{Z_S} + (1 - g_{m_1}.Z_0)(R_0 + Z_0)}$$
 (1)

Where,

$$Z_s = j \omega L_2 \parallel \frac{1}{j\omega C_{gs}} \& \qquad (2)$$

$$Z_{o} = \frac{1}{j\omega c_{gd}} \| Z_{d} \| Z_{in2}$$
 (3)

Based on the aforementioned deductions, the following observations can be made: Due to the frequency-dependent  $Z_s$  dominating the imaginary component in the denominator the common-gate stage's unsatisfactory matching occurs throughout the band. The tank circuit should be designed to resonate near the center of the 6.6–8.3 GHz band to ensure good broadband matching and maintain real input impedance close to  $50\,\Omega$ . The best input matching over the given bandwidth is found in MOS transistor with an aspect ratio of  $\frac{57u}{100n}$  and  $L_2=1$ nH, according to simulations.

The value of  $S_{11}$  is -20.528 dB, suggesting better input matching in Fig. 5. Only small amount of power is reflected back at input side. Almost 1% of power is reflected back. Most of the power is entering into the amplifier rather than bouncing. Similarly the value of  $S_{22}$  in Fig. 6, indicates good



Fig. 5: Input return loss Vs Frequency



Fig. 6: Output return loss Vs Frequency

output matching. It means the most of the power is transmitted not reflecting.

B. Noise Analysis:

An LNA's noise performance is directly correlated with the matching of its input. Wide-band input matching, which cannot be tuned for a specific frequency, typically results in higher inherent noise compared to narrow-band matching. Therefore, it is important to carefully consider and make a decision regarding the strict trade-off between the wide-band input matching and the noise figure of the wideband LNA. It should be clear that the first stage amplifier's noise factor intuitively appealing that the source noise has already been gained up to that point. The noise factor is further degraded by a product of the total gain products up to that point when compared to the noise generated by the preceding system along with the already gained source noise.

The critical important data regarding a system's noise performance is contained in the Noise Figure (Noise Factor). Noise Factor (F) is another name for Noise Figure (NF). The partnership is as follows:

NF is equal to 10 \* log 10 (F).



Fig. 7: (a) 1st stage of LNA (CG stage) with biasing network, (b) 2nd stage of LNA (CS stage) for noise analysis, (c) Small signal of a CS stage.

The noise factor due to termination is given by the following expression,

$$F = \frac{\text{Total power of output noise}}{\text{Total power of output noise due to source alone}}$$

$$F = 2 + \frac{4\gamma}{\alpha} \cdot \frac{1}{g_{mR}}; \tag{4}$$

Where,  $\gamma$  is the MOS transistor's coefficient of channel thermal noise and is defined as the ratio of the transconductance and the zero-bias drain conductance.  $\gamma$  is process-dependent and difficult to control, the noise performance can be optimized by increasing the trans-conductance of the MOS transistor, i.e., trading off the 50-input matching. For first stage,

$$F = 2 + \frac{\gamma}{\alpha} + \frac{R_5 + R_{L2}}{R_{L1}}; \tag{5}$$

Where,  $R_{L1}$  is the parasitic resistance of the drain inductor  $L_1$  and  $(R_5+R_{L2})$  is the input source signal &  $R_{L2}$  is the parasitic resistance of the source inductor  $L_2$ .

As shown in Fig-7(b) inductively source-degraded common source topology is commonly used in wide-band LNA designs because it is a better option for concurrently achieving optimal noise and good input matching.

$$Z_{in} = \frac{g_{m_3}}{c_1 + c_{gs_3} + 2c_{gd}} L_4 + j \left[ (\omega_H L_4) - \frac{1}{\omega_H (c_1 + c_{gd} + c_{gs_3})} \right]$$
 (6)

Where,  $C_{gs3}$  represents the gate to source capacitance of  $M_3$ . By adjusting  $C_1$ ,  $L_4$ ,  $C_{gd}$  and  $C_{gs3}$  so that, at the input frequency, the imaginary term equals zero. It is possible to obtain a real term of 50  $\Omega$  without the need for a resistor. Moreover, it offers simultaneous power matching. It is most common to use this type of arrangement when developing narrow-band LNAs.

$$\begin{split} & \left[ (\omega_H L_4) - \frac{1}{\omega_H (c_1 + c_{gd} + c_{gs_3})} \right] = 0, \\ & So, \, \omega_H = \frac{1}{\sqrt{L_4 (c_{gs_3} + c_{gd} + c_1)}} \\ & \& \, Z_{in} = \frac{gm_3}{c_1 + c_{gs_3} + 2c_{gd}L_4} = 50 \end{split}$$

Where.

$$C_{gs3} = \left(\frac{2}{3}\right) C_{ox} W_{opt} L_4, \quad g_{m_3} = \frac{21_d}{V_{ov}} \& W_{opt} = \frac{1}{3 \omega_H L_4 C_{ox} R_s}$$

This configuration's noise factor is determined by the following formula,

$$F = 1 + \gamma g_m R_s \left(\frac{\omega_0}{\omega_T}\right)^2 \tag{7}$$

The minimum noise figure of this topology can be low.

- Transit or Cut off frequency,  $\omega_T = \frac{g_{m_3}}{c_1 + c_{gs_3} + 2c_{gd}}$
- Trans-conductance g<sub>m</sub>
- Total effective input capacitance,

$$C_T = (C_1 + C_{gs3} + 2C_{gd})$$

• Drain current Id

## C. Gain Analysis:

The suggested wideband LNA includes a CS-CG cascaded gain-boosting stage. Decoupling the two steps, evaluating the

gain of each step separately, and then calculating the overall gain allows for the completion of the gain analysis.

The first stage gain can be calculated by using the formula,  $A_{V1} = g_{m_1}(1-\alpha) Z_{L1}$ 

Fig. 8: Gain analysis (a) CG stage-1, (b) CS stage-2, and (c) CG-CS cascaded stage.

(b)

(c)

Where,

(a)

$$\alpha = \frac{sC_{gs_1}p + sC_{gd_1}g_{m_1}}{pq + sC_{gd_1}(g_{m_1} - sC_{gd_1})}$$

$$Z_{L_1} = \frac{1}{s(C_{db_1} + C_{g_3})}$$

$$p = (\frac{1}{Z_{L_1}} + sC_{gd_1})$$

$$Z_{G_1} = (sL_1 + R_{L_1}) || (\frac{1}{sC_{gb_1}})$$

$$q = (\frac{1}{Z_{G_1}} + sC_{gs_1} + sC_{gd_1})$$

We must apply the superposition concept in order to examine the second stage's gain. The CS-CG stage is depicted in Fig. 8(b) and 8(c), where the gain block  $A_{V_1}$  stands for the input CG-stage's gain. Let  $A_{V_2}$  and  $A_{V_3}$  represent the gain and the gain from the gate of  $M_2$  and  $M_3$  to the output, (9) and (10) provide  $A_{V_2}$  and  $A_{V_3}$ , respectively.  $A_{V_2} = \frac{g_{m_2} Z_{L_3}}{1 + g_{m_2} Z_{dg_3}}$ 

$$A_{V_2} = \frac{g_{m_2} z_{L_3}}{1 + g_{m_2} z_{dg_3}} \tag{9}$$

Where.

$$\begin{split} Z_{dg_3} &= \left(\frac{1}{sC_{sb_2}}\right) ||(sL_4 + \frac{1}{sC_{db_3} + sC_{gd_3} + \frac{1}{r_{03}}})\\ A_{V_3} &= \left(\frac{g_{m_2}Z_{L_3}}{g_{m_2} + sC_{sb_2} + sC_{gs_2}}\right) \left(\frac{g_{m_3}}{1 + sZ_3C_{db_3}}\right) (10) \end{split}$$

Where,

$$Z_3 = sL_4 + \frac{1}{(sC_{sb_2} + sC_{gs_2} + g_{m_2})}$$
$$Z_{L_3} = (R_{L_3} + sL_3) || (\frac{1}{sC_{db_2}}) || Z_L$$

Z<sub>L</sub> is the impedance of the load (mixer or variable gain amplifier (VGA)) connected to the LNA. LNA's total gain,

$$A_V = A_{V_1} \cdot A_{V_2} + A_{V_2} \tag{11}$$

Total forward power gain is shown in Fig. 9 indicated the larger gain, which means output power is more hundreds time larger than input power. And reverse power gain in Fig. 10. shows a value indicating good reverse isolation. A little signal is leaking backward. So this LNA is doing a great job of blocking reverse signal flow.

# D. IIP3:

One crucial characteristic that shows the linearity of the amplifier is the input-referred third-order intercept point (IIP3) of an LNA. It stands for the fictitious input power level at which the basic signals' power and the power of the thirdorder inter-modulation products are identical. A higher IIP3 value denotes better linearity and less distortion, both of which are essential for preserving signal integrity when there are powerful interfering signals present. For many contemporary applications, particularly in cellular and wireless communications, an IIP3 of approximately +5 dBm or greater is generally preferred.



Fig. 9: Forward Gain Vs Frequency



Fig. 10: Reverse gain Vs Frequency

The input referred third-order intercept point (IIP3), is shown in Fig-11. The value (One tone) is selected to test the IIP3 of the LNA. The IIP3 is found to be 21.1537 dBm in Fig. 11.

# E. Stability Analysis:

Based on the input and output reflection coefficients, the stability factor—often denoted as K, or Rollet's stability factor—is used to determine whether an amplifier is unconditionally stable, conditionally stable, or perhaps unstable. To operate reliably, a larger stability factor denotes improved resilience to oscillations. The stability factor Kf can be calculated using the following

formula: 
$$Kf = \frac{(1-|S11|^2-|S22|^2)}{|S12.S21|}$$
 (12)

As the value of Kf = 10 > 1 and the B1f value > 0, shown in Fig.12 and Fig. 13 indicates the unconditionally stability which declares that the amplifier is stable within a specific range of impedances, necessitating careful design considerations.

# F. Designed LNA with Attenuator:

A few traditional attenuators with series and shunt resistance adjustments use T, and bridged T topologies. By controlling the FET switches, the attenuator experiences the



Fig. 11: Simulated IIP3



Fig. 12: Rollet's K factor Vs Frequency



Fig. 13: Bodway factor Vs Frequency

least amount of attenuation when the series resistance is minimal and the shunt resistances are big. In that scenario, the series switch's nonzero on-resistance is the only source of the loss at the lowest frequencies. The insertion loss resulting from the attenuator's minimum insertion decreases as this resistance decreases [31][39].

The parasitic capacitors cause greater loss to ground at higher frequencies, hence reducing these capacitors lowers the insertion loss. Likewise, when the T-attenuator is set to minimal gain, the shunt component is off and the series components are fully on. In our analysis,  $\pi$ -topology displayed a wider frequency response when compared to Ttopology. Furthermore, there is a trade-off between greater impedance matching and T-topology attenuator attenuation. Fig.14 displays the schematic of the suggested variable attenuator design. Five successive phases make up its single stage  $\pi$  -topology. Transistors (M<sub>15,18</sub>/M<sub>16,17</sub>) and resistors (3R/10R) are employed in two shunt branch pairs to enhance the attenuator's input/output impedance matching. We used Sparameter simulation to optimize the parameter; the gate width of each FET switch was set to 2 µm, and the resistance value R was set to  $10 \Omega$  [39].

TABLE II
COMPONENTS VALUE

| Aspect ratio  | (W/L)8~ (W/L)19 |
|---------------|-----------------|
|               | 2μ/100n         |
| Inductor (nH) | L <sub>5</sub>  |
|               | 1               |

| Capacitor (pF) | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub>  | <b>C</b> <sub>7</sub> |                 |                 |
|----------------|----------------|----------------|-----------------|-----------------------|-----------------|-----------------|
|                | 400            | 95             | 0.04            | 3                     |                 |                 |
| Resistor (Ω)   | R <sub>8</sub> | R <sub>9</sub> | R <sub>10</sub> | R <sub>11</sub>       | R <sub>12</sub> | R <sub>13</sub> |
|                | 12             | 8              | 4               | 2                     | 1               | 5               |

| R <sub>14</sub> | R <sub>15</sub> | R <sub>16</sub> | R <sub>17</sub> | R <sub>18</sub> | R <sub>19</sub> |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 5               | 3               | 10              | 10              | 3               | 1.04e3          |



Fig. 14: Proposed LNA with 5 stages attenuator.

#### G. Gain Analysis of designed LNA with the attenuator:

With a straightforward shift register control bit  $V_c$  and  $V_c$ ', where  $V_c$ ' is the complementary of  $V_c$ , the designed attenuator offers attenuation ranging from 15.97 dB to 22.70 dB. The attenuation stages will reach a lesser attenuation state from 15.97 dB to 22.70 dB when the transistors  $M_{16}$  &  $M_{17}$  are turned on, that is when  $V_c$  is low and  $V_c$ ' is high. Likewise, transistors of the five stages exhibit a higher attenuation condition from 16 dB to 22.52 dB when  $M_{15}$  to  $M_{18}$  are turned on ( $V_c$  is high and  $V_c$ ' is low). Six digital control voltages are used in the suggested attenuator [39]. The digital control voltage combinations to choose the attenuation stat are displayed in Table III and the performance summaries of the proposed LNA and comparison to previously reported wideband LNAs are displayed in Table IV.

# IV.SIMULATION RESULT AND DISCUSSION

The design simulations were performed using Spectre RF from the Cadence design suite. We examine the sp analysis, which mostly displays the circuit's performance in a selected

position, to determine the performance analysis.  $S_{11}$ ,  $S_{22}$ ,  $S_{21}$ , and  $S_{12}$  represent the parameters of the SP analysis, from which we may determine the gain condition of the circuit.

Over a bandwidth of 6.6 - 8.3 GHz, there is high agreement between the simulated and measured values. The bottom band attains a noise figure of 3.4 dB, whereas the top band obtains a noise figure of 2.9 dB, according to the simulated plot in Fig. 20. A power increase of  $S_{21}$  29.25dB is obtained at the operating frequency of 7.616 GHz with a 1.2 V power supply

TABLE III
THE GAIN OF LNA WITH THE ATTENUATOR

| Control bias<br>(H for high, L for Low) |                |                |                |            | S <sub>21</sub> (dB) | S <sub>11</sub> (dB) | S <sub>22</sub> (dB) | S <sub>12</sub> (dB) |       |     |
|-----------------------------------------|----------------|----------------|----------------|------------|----------------------|----------------------|----------------------|----------------------|-------|-----|
| V <sub>1</sub>                          | $\mathbf{V}_2$ | V <sub>3</sub> | V <sub>4</sub> | <b>V</b> 5 | Vc                   | V <sub>c</sub> '     |                      |                      |       |     |
| Н                                       | L              | L              | L              | L          | Н                    | L                    | 16                   | -7.2                 | -18.4 | -72 |

| Н | Н | L | L | L | Н | L | 19.3  | -9.6  | -18.1      | -<br>68.4 |
|---|---|---|---|---|---|---|-------|-------|------------|-----------|
| Н | Н | Н | L | L | Н | L | 20.97 | -11.4 | -18        | 66.8      |
| Н | Н | Н | Н | L | Н | L | 21.9  | -12.8 | -<br>17.95 | 65.9      |
| Н | Н | Н | Н | Н | Н | L | 22.5  | 14.03 | -17.9      | 65.3      |
| Н | Н | Н | Н | Н | L | Н | 22.7  | -13.5 | -<br>17.86 | 65.2      |
| Н | Н | Н | Н | L | L | Н | 22.2  | -12.3 | -<br>17.91 | 65.9      |
| Н | Н | Н | L | L | L | Н | 21.2  | -11   | -18        | -<br>66.8 |



Fig. 15: Power gain  $(S_{21})$ , Input return loss  $(S_{11})$ , Output return loss  $(S_{22})$  & Reverse gain  $(S_{12})$  before adding attenuator.

in Fig. 16. At 7.616 GHz, the LNA's input return and output return losses ( $S_{11}$ ,  $S_{22}$ ) are -20.31dB and -18.01dB, respectively. The reverse isolation ( $S_{12}$ ) is -58.78dB in Fig. 19, which can be attributed to the use of a cascaded structure.

The design displays that the gain may be varied from 28.85 dB at higher feet to 25.24 dB at lower feet, respectively, before using an attenuator on the input side. The nearly 2 dB bandwidth spans, respectively, and includes the lower (6.6 GHz) and higher (8.3 GHz) transit frequencies. Plots of the input return loss (S<sub>11</sub>) and output return loss (S<sub>22</sub>) for the upper and lower feet are shown in Fig.15, Fig.17 and Fig.18. S11 for both standards stayed well below -14 dB over the entire bandwidth. The simulated plots in Fig. 15 demonstrate that the higher ft design achieves a noise figure of 3 dB while the lower ft design reaches 2.59 dB.

Our developed circuit's gain can be easily verified from 15.97 dB to 22.7 dB over an acceptable range of bandwidth by

adding an attenuator to the input side. Throughout the whole bandwidth,  $S_{11}$ 's value is also less than -17dB. Both  $S_{11}$  and S<sub>22</sub> have values of -13.52 dB and -17.86 dB, respectively, at the cutoff frequency of 7.616 GHz. For the constructed circuit, the value of  $S_{12}$ , which primarily measures the reverse gain, was determined to be - 65.24 dB. Fig. 20 illustrates the suggested design's noise performance. A comparison is made between the noise values in the LNA arrangement with and without an attenuator simulation. With the gain shown in Fig. 20, the noise figure in the LNA configuration without attenuator simulation is maintained below 3 dB across the whole band. In the simulation of an LNA with an attenuator and a gain of 22.18 dB, the noise figure is less than 9.4 dB. The noise figure varies by around 0.3 dB at the low-frequency end and by 1.2 dB at the high-frequency end of the band when the gain falls to 15.98 dB. As a result, variable gain is obtained without a significant deterioration in the noise performance.



Fig. 16: Forward transmission coefficient Vs Frequency



Fig. 17: Input return loss Vs Frequency



Fig. 18: Output return loss Vs Frequency



Fig. 19: Reverse Forward transmission coefficient Vs Frequency



Fig. 20: Noise figure Vs Frequency

# TABLE IV

# PERFORMANCE SUMMARIES OF PROPOSED LNA AND COMPARISON TO PREVIOUSLY REPORTED WIDEBAND

LNA

| Ref.                                 | CMOS<br>Tech.<br>(nm) | V<br>supply | S21 (dB)       | Freq. (GHz)   | S11 (dB)               | IIP3<br>(dBm)      |  |  |  |  |
|--------------------------------------|-----------------------|-------------|----------------|---------------|------------------------|--------------------|--|--|--|--|
| This Work<br>(without<br>attenuator) | 90                    | 1.2         | 29.25          | 7.62          | -20.3                  | 21.154             |  |  |  |  |
| This Work<br>(with<br>attenuator)    | 90nm                  | 1.2         | 15.97-<br>22.7 | 7.616         | -13.52<br>to -<br>7.08 |                    |  |  |  |  |
| [13]                                 | 180                   | 1.8V        | 13             | 2 - 5         | <-10                   | -9.5               |  |  |  |  |
| [14]                                 | 90                    | 1.2V        | 11.2-<br>12.4  | 1.575-<br>2.4 | -25.26<br>to -<br>21.4 | -3.12 to<br>-2.137 |  |  |  |  |
| [5]                                  | 130                   | 1.8V        | 17             | 0.05-<br>0.83 | <-8.9                  | -6.3               |  |  |  |  |
| [7]                                  | 180                   | 1.8         | 16.1           | 0.1 -<br>1.4  | <-9                    | 13-18.9            |  |  |  |  |

| [39] | 180 | 1.8V | 6-24 | DC-4 | <-10 | _ |
|------|-----|------|------|------|------|---|
|------|-----|------|------|------|------|---|

# V. CONCLUSION

This paper presented a wideband LNA with integrated attenuator, designed in GPDK 90 nm CMOS technology based on CG-CS architecture which delivers maximum 22.7 dB gain and noise figure below 9.4 dB with dynamic gain control and body biasing. When the gain drops to 15.98 dB, the noise figure increases little bit. The design improves linearity, reduce noise, and enhance overall performance. Simulation in Cadence software makes the design more potential and significant for compact and tunable wideband application like the advancement of medical applications.

#### REFERENCES

- [1] Ali Sahafi, JafarSobhi, ZiaddinDaeiKoozehkanani, "Linearity improvement of gm-boosted common gate LNAanalysis to design," Microelectronics Journal, vol.56, pp.156-162, October 1, 2016.
- [2] Ismail Mohammadi, Ali Sahafi, JafarSobhi, ZiaddinDaeiKoozehkanan, "A linear, low power, 2.5-dB NF LNA forUWB application in a 0.18 μm CMOS." Microelectronics Journal, vol.46, pp. 1398-1408, no.12, December 1, 2015
- [3] Sunil Pandey, Jawar Singh, "A low power and high gain CMOS LNA for UWB applications in a 90 nm CMOS process." *Microelectronics Journal*, vol. 46, no. 5, pp.390-397, May 1, 2015.
- [4] Sahoolizadeh Hossein, AbumoslemJannesari, MassoudDousti, "Noise suppression in a common-gate UWB LNA with an inductor resonating at the source node." AEU-International Journal of Electronics and Communications, vol. 96, pp.144-153, November 1, 2018.
- [5] Sana Arshada, Rashad Ramzanb, Qamar-ul Wahabc, "50–830 MHz noise and distortion canceling CMOS low noise amplifier," Integration, vol. 60, pp.63-73, January 1, 2018.
- [6] Mohsen Hayati, SajadCheraghaliei and Sepehr Zarghami, "Design of UWB low noise amplifier using noise-canceling and current-reused techniques," Integration, vol. 60, pp.232-239, January 1, 2018.
- [7] BenqingGuo, Jun Chen, Hongpeng Chen and Xuebing Wang, "A 0.1–1.4 GHz inductorless low-noise amplifier with 13 dBm IIP3 and 24 dBm IIP2 in 180 nm CMOS," Modern Physics Letters B, vol. 32, no 2, pp.1850009, January 20, 2018.
- [8] BenqingGuo, Jun Chen, Lei Li, Haiyan Jin, and Guoning Yang, "A wideband noise-canceling CMOS LNA with enhanced linearity by using complementary nMOS and pMOS configurations," IEEE Journal of Solid-State Circuits, vol. 52, no. 5, pp. 1331-1344, February 17, 2017.
- [9] Huang, Dong, ShengxiDiao, Weiqiang Qian, and Fujiang Lin,"A resistive-feedback LNA in 65 nm CMOS with a gate inductor for bandwidth extension," Microelectronics Journal, vol. 46, no. 1, pp.103-110, January 1, 2015.
- [10] Roya Jafarnejad, AbumoslemJannesari, and JafarSobhi, "A linear ultra wide band low noise amplifier using predistortion technique," AEU-International Journal of Electronics and Communications,vol. 79, pp. 172-183, September 1, 2017.
- [11] Trung-Kien Nguyen, Chung-Hwan Kim, Gook-JuIhm, Moon-Su Yang and Sang-Gug Lee, "CMOS low-noise amplifier design optimization techniques," IEEE Transactions on Microwave Theory and Techniques, pp.1433-1442, vol. 52, no. 5, May 2004.
- [12] Gore, S. S., and G. M. Phade, "Design challenges and performance parameters of low noise amplifiers," International Journal of Innovations in Engineering and Technology (IJIET), pp. 204-209, vol. 3, no. 1, October 2013.
- [13] A. R. Aravinth Kumar, Bibhu DattaSahoo, and Ashudeb Dutta, "A wideband 2–5 GHz noise canceling subthreshold low noise amplifier," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 65, no. 7, pp. 834-838, June 26, 2017.

- [14] Arja, Pushpak Vasanth Rayudu, "A Reconfigurable SPICE-Based CMOS LNA Design in 90 nm Technology Using ADS RFIC Dynamic Link," 2015.
- [15] Yang Lu, Kiat Seng Yeo, AlperCabuk, Jianguo Ma, Manh Anh Do, and Zhenghao Lu, "A novel CMOS low-noise amplifier design for 3.1-to 10.6-GHz ultra-wide-band wireless receivers," IEEE Transactions on Circuits and Systems I: Regular Papers, vol.53, issue.8, pp.1683 – 1692, August 21, 2006.
- [16] Wencong Zhang, Bo Zheng, Patrick Goodwill, Steven Conolly, "A custom low-noise preamplifier for Magnetic Particle Imaging," in 2015 5th International Workshop on Magnetic Particle Imaging (IWMPI), pp. 1-1. IEEE, March 26, 2015.
- [17] Maissa Daoud, Mohamed Ghorbel, and HasseneMnif, "A low noise cascaded amplifier for the ultra-wideband receiver in the biosensor," *Scientific Reports*, vol. 11, no. 1, pp. 22592, November 19, 2021.
- [18] Deepansh Dubey, Anu Gupta, "A Low Power Low Noise Amplifier for Biomedical Applications," In 2015 IEEE International Conference on Electrical, Computer and Communication Technologies (ICECCT), pp. 1-6. IEEE, March 5, 2015.
- [19] Bal, Ayşe Rana, PhD diss., "Design and optimization of a sub 1dB noise figure low noise amplifier for magnetic resonance applications using CMOS technology." December 2024.
- [20] Masroor H. S. Bukhari I, Zahoor H. Shah, "Low-Noise Amplification, Detection and Spectroscopy of Ultra-Cold Systems in RF Cavities," Scientific Research, vol. 5, no. 2, (Part-1), April 2016.
- [21] Mathieu Sarracanie, "Fast quantitative low-field magnetic resonance imaging with OPTIMUM—optimized magnetic resonance fingerprinting using a stationary steady-state cartesian approach and accelerated acquisition schedules," *Investigative radiology*, vol. 57, no. 4,pp. 263-271, April 1, 2022.
- [22] Anders Simonsen, J. D. Sánchez-Heredia, Sampo Antero Saarinen, Jan Henrik Ardenkjær-Larsen, Albert Schliesser, and Eugene Simon Polzik, "Magnetic resonance imaging with optical preamplification and detection," *Scientific reports*, vol 9, no. 1, December 3, 2019.
- [23] Bo Zheng, Patrick W. Goodwill, Neerav Dixit, Di Xiao, Wencong Zhang, BelizGunel, Kuan Lu, Greig C. Scott and Steven M. Conolly, "Optimal road noise matching to inductive sensors: Application to magnetic particle imaging,"vol. 11, no.5, pp.1041-1052, July 20, 2017.
- [24] Quincy Huynh, "Ultra low noise preamplifier design for magnetic particle imaging", PhD diss., PhD Thesis, 2018.
- [25] Mustafa A. Kabel, "Ultra-Low noise Amplifier Design for Magnetic Resonance Imaging systems", arXiv preprint arXiv:1706.03507, June 12, 2017.
- [26] J. Rascher, A. Zohny, S. Glock, G. Fischer, R. Weigel, and T. Ussmueller, "A comparative overview of high power handling CMOS switches and their recent applications in RF front ends", in Proc. IEEE Wireless Microw. Technol. Conf. (WAMICON), pp. 1–5, April 2013.
- [27] J. Nehring et al., IEEE Trans. Microw. Theory Techn., "Highly integrated 4–32-GHz two-port vector network analyzers for instrumentation and biomedical applications," vol. 65, no. 1, pp. 229– 244, January 2017.
- [28] H. Liu et al., "A wideband analog-controlled variable-gain amplifier with dB-linear characteristic for high-frequency applications," IEEE Trans. Microw. TheoryTechn, vol. 64, no. 2, pp. 533–540, February 2016.
- [29] J. G. Yang and K. Yang, Electron. Lett., "Broadband compact InGaAs pin 5-bit digital attenuator using π-type resistive network," vol. 48, no. 12, pp. 702–704, June 2012.
- [30] M. Ahn, H. W. Kim, C. H. Lee, and J. Laskar, "A 1.8-GHz 33-dBm P0.1 dB CMOS T/R switch using stacked FETs with feed-forward capacitors in a floated wall structure," IEEETrans.Microw.TheoryTech.,vol. 57, no. 11, pp. 2661–2670, Nov. 2009.
- [31] Ickhyun Song, Moon-Kyu Cho, and John D. Cressler,"Design and analysis of a low loss, wideband digital step attenuator with minimized amplitude and phase variations," IEEE Journal of Solid-State Circuits, vol. 53, no. 8,pp. 2202-2213, May 4, 2018.
- [32] H. Liu et al., "A wideband analog-controlled variable-gain amplifier with dB-linear characteristic for high-frequency applications," IEEE Trans. Microw. Theory Techn., vol. 64, no. 2, pp. 533–540, Feb. 2016.
- [33] E.C. Becerra-Álvarez<sup>a</sup>, F. Sandoval-Ibarra<sup>-</sup>, and J.M. de la Rosa, Revista Mexicana de física, "Design of a 1-V 90-nm CMOS adaptive LNA for multi-standard wireless receivers,", vol. 54, no. 4, pp. 322-328, 2008.

- [34] Fathima Janisha, Lekha Pankaj, "Design and Simulation of Low Noise Amplifiers at 180nm and 90nm Technologies," Int. Journal of Engineering Research and Application, ISSN, vol. 6, no. 11, (Part-1), pp. 43-47,2248-9622, November 2016.
- [35] Nayak, Dhananjay, "Design & Simulation of LNA in 90nm CMOS Technology for Radio Receiver using the Cadence Simulation Tool,", International Journals Digital Communication and Analog Signals, vol. 8, no. 1, pp.1-9, June 29, 2022.
- [36] SiamakVeisi, Mostafa Yargholi, "Design of a high linear and ultrawideband LNA using post distortion star feedback method," Microelectronics Journal, November 23, 2020.
- [37] Md. Asif Mahmood Chowdhury, Prasenjit Chowdhury, "Design of an Ultra-Wideband Low Noise Amplifier(LNA) Circuit with High Center Frequency and Low Power Consumption," Conference Publishing Service, 2013.
- [38] Qiuzhen Wan, Chunhua Wang, "Design of 3.1 10.6 GHz ultrawideband CMOS low noise amplifier with current reuse technique," International Journal of Electronics and Communications (AEÜ), 20 March 2011.
- [39] Nusrat Jahan, I. L. Abdalla, Ramesh K. Pokharel, and TakanaKaho., "Wideband RF CMOS Variable Attenuator Using Single Stage Π-Topology," pp.5, vol. 4,
- [40] U. Mayer, F. Ellinger, and R. Eickhoff, "Analysis and reduction of phase variations of variable gain amplifiers verified by CMOS implementation at C-band," IET Circuits, Devices Syst., vol. 4, no. 5, pp. 433–439, September 2010.