

# **PES UNIVERSITY**

(Established under Karnataka Act No. 16 of 2013) 100-ft Ring Road, Bengaluru – 560 085, Karnataka, India

# Report on

# 'Pulse Generator'

Submitted by

Nishchal A V (PES1UG21EC169)

L Sathya Suryanarayana Sharma (PES1UG21EC135)

**Sudharshan M** (PES1UG21EC140)

January - May 2023

For the partial fulfillment of the course Digital VLSI Design
- UE21EC251B

DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING
PES UNIVERSITY
BENGALURU - 560 085

FACULTY OF ENGINEERING PROGRAM - B.Tech



# **Table of contents**

| Sl.no. | Title                                         | Page no. |
|--------|-----------------------------------------------|----------|
|        | Introduction                                  | 2        |
|        | - Types of signals                            | 3        |
| 1      | - Advantages                                  | 4        |
|        | <ul> <li>Drawbacks / Disadvantages</li> </ul> | 4        |
|        | - Applications                                | 5        |
|        | Block Diagram                                 |          |
| 2      | - Aim                                         | 6        |
| _      | - Observation                                 | 0        |
|        | - Steps                                       |          |
|        | Schematic and Simulation results              | 7        |
|        | - Case 1                                      | 8        |
| 3      | - Case 2                                      | 9        |
|        | - Case 3                                      | 10       |
|        | - Case 4                                      | 11       |
|        | Observation                                   | 12       |
| 4      | - Case observations                           | 12       |
|        | - Tabulating Data                             | 13       |
| 5      | Conclusion                                    | 14       |
| 6      | References                                    | 15       |



## 1. Introduction

A <u>pulse generator</u> is an electronic circuit that generates a **series of electrical pulses**, with a specific **frequency and width**. The circuit can be designed with a variety of circuit topologies and technologies, depending on the application's need. Some can be done using astable multivibrators, monostable multivibrators, and pulse width modulators. And they can be fabricated using a variety of process technologies, such as CMOS, BiCMOS, etc.

Think of it like a machine that creates a regular "beep" sound, but instead of sound waves, it produces electrical pulses (**Short bursts of electrical energy**). This allows engineers to create and control precise electrical signals for various purposes.

Pulses can be customized to have a **specific property**, such as their **frequency** (how often they occur), **amplitude** (maximum voltage level of each pulse), **rise time and fall time** (how quickly the pulse voltage rises and falls), and **width** (how long they last). They can be found in many different types of electronics in daily life, from communication systems to scientific equipment to household components (TV for example).

The type of signals a pulse generator can produce depends on the specific design of the circuit, but typical used/generated signals are:

- Square waves (Alternates between two voltage levels)
  - o Digital circuits as clock signals, testing purpose
- Pulse Train (Series of electrical pulses with a fixed duration and repetition rate)
  - o Used in communication systems, triggering, and synchronization purposes.
- <u>Sawtooth waves</u> (Ramps up and down in voltage)
  - Display and imaging systems, as well as for testing and measurement purposes.
- <u>Triangular waves</u> (Ramps up and down in voltage)
  - Used in audio and video equipment, also for testing and measurement purposes.



- <u>Sine waves</u> (Smooth, oscillating waveform)
  - o Audio and communications systems, testing, and measurement.

The pulse shape is determined by the **timing circuit** and the **output stage of the pulse generator.** 

#### Advantages of using a pulse generator:

- Precise timing
- <u>High-frequency operation</u>
- Adjustable pulse width and frequency
- Compact size and portability
- Ease of use and versatile applications

#### Drawbacks / Disadvantages of using a pulse generator:

- Limited frequency range and limited pulse duration
  - o These limit the usefulness of the pulse generator.
- Output signal distortion
  - Can be of concern when generating very short or very long pulses, or when working with high-frequency signals.
- Noise and interference with other circuits
  - Pulse generators can generate electromagnetic interference (EMI) that
    can affect other nearby circuits or devices. Hence, it is important to shield
    the pulse generator and use appropriate grounding and shielding
    techniques to minimize EMI.
- Power consumption
  - Can sometimes consume a significant amount of power and this can affect the devices which are battery-powered or portable devices.
- <u>Timing errors</u>
  - can be affected by several factors such as temperature, power supply noise,
     etc.



#### **Applications of pulse generator:**

- <u>IR receiver:</u> It is used to receive signals from the remote control. The receiver uses a pulse generator to generate a clock signal that is used to decode the modulated IR signal from the remote control
- <u>Crystal Oscillator:</u> A crystal oscillator is a type of oscillator that uses a quartz crystal resonator to generate a stable clock signal. (Used to synchronize various components in electronic devices)
- Pulse width modulator: A pulse width modulator (PWM) is used to generate
  control signals for controlling the brightness of the display backlight (in
  Television). The PWM generates a train of pulses with variable widths and
  repetition rates, which are used to control the amount of current flowing through
  the backlight.
- <u>Audio and Video equipment:</u> To generate various types of signals, such as sync signals for display devices, and audio signals for speakers and headphones.
- <u>Medical Equipment:</u> Equipment such as electrocardiographs (ECGs), to generate electrical signals for monitoring and diagnosing various medical conditions.
- Similarly, they can be found in many applications regarding <u>telecommunications</u>, <u>measurement equipment</u>, <u>scientific research</u>, <u>control systems</u>, <u>power electronics</u>, <u>medical equipment</u>, and <u>audio and video equipment</u>.

The specific types and configurations of pulse generators used can vary widely depending on the specific application and requirements.

While some potential issues can be seen when using pulse generators, these <u>issues can be</u> <u>addressed through careful design and proper usage of pulse generators</u>.

Overall, pulse generators play an important role in many electronic and scientific applications, and their **precise** and **accurate** pulse generation capabilities make them an <u>essential tool</u> for engineers, and scientists.

\_\_\_\_\_





**<u>PGin</u>**: input received by the pulse generator block from other blocks in series with it.

**X, Y, and Z** are the output pins of NAND, AND, AND gates.

 Table.5 Pulse generation

 Node A
 Node B
 Node C
 Node D
 Node E
 Logic Gate
 Pulse(Y/N)

 1
 1
 NAND (X)
 Yes

 1
 AND (Y)
 Yes

 1
 1
 AND (Z)
 Yes

Table.3 Pulse generation

<u>Aim:</u> Generate 3 different pulses of <u>different pulse widths</u> with their respective delays.

#### **Observation:**

- From <u>Table.1</u> we can see that NAND gate output is <u>always high</u> and it only falls when node A and node E are <u>logic 1</u>.
- Both the AND gate output is <u>always low</u> and only rises when nodes A, B, C, and D are logic 1. As we see, our circuit generates a **square pulse signal.**

#### **Steps:**

- Check the circuit output with only inverters and buffers. And verify the output.
- Add the NAND and AND gates to the circuit. (Note: They induce some percentage of delay to the overall circuit).
- Give width (w) value 'ranges' for pmos and nmos of buffers and inverter and check the output waveform along with the delays obtained.
- Start incrementing or decrementing width values concerning what delay you want.

  (Note: PMOS 'w' and NMOS 'w'  $\propto \frac{1}{Resistance}$ , which in-turn gives delay)
- By giving ranges we find the <u>suitable width values</u>, which give the required delay.



# 3. Schematic and Simulation Results

## **Circuit Designed using Tanner tool:**



Fig.2 Pulse Generator Circuit design

| Transient/Fourier Analysis |       |  |
|----------------------------|-------|--|
| Stop Time                  | 100n  |  |
| Maximum Time Step          | 0.01n |  |
| Print Start Time           | 0     |  |
| Print Time Step            | 0.01n |  |
| Use Initial Conditions     | False |  |
| Startup Mode               | Op    |  |

| Low voitage |         | U       |
|-------------|---------|---------|
| High Voltag | e       | 3.3     |
| Period      |         | 50n     |
| Rise Time   |         | 1p      |
| Fall Time   |         | 1p      |
| Time Delay  |         | 5n      |
| Pulse Width |         | 24.999n |
| Frequency   |         | 20M     |
| Rounding D  | istance | 0       |
|             |         |         |

Fig.3 Transient analysis parameters

Fig.4 V-Pulse Parameters

#### -Transient Analysis of Fig.1 when only inv and buffers are present:







Fig.5 Circuit with only inv and buffer

**-**From <u>Fig.6</u> we can infer that Inverters and Buffers output is proper







Fig.7 Transient analysis for Case 1

\_\_\_\_\_\_

#### Table.4 Delay values

| Component | Delay    |
|-----------|----------|
| Buffer 1  | 120.96ps |
| Inverter  | 85.36ps  |
| Buffer 2  | 120.84ps |
| Buffer 3  | 190.49ps |

#### **Power dissipation** of case 1 is shown in *Fig.*8

```
vv2 from time 0 to 1e-07
Average power consumed -> 9.278848e-05 watts
Max power 3.527985e-01 at time 5.0005e-09
Min power 2.751745e-09 at time 3.36687e-09
```

Fig. 8 Power Dissipation of source voltage (Case 1)

#### $\rightarrow$ W = Width values given to the components are shown in <u>Table.5</u>

#### Table.5 Width values (Case 1)

| Component | PMOS | NMOS |
|-----------|------|------|
| Buffer 1  | 6.8u | 950n |
| Inverter  | 3u   | 600n |
| Buffer 2  | 6.4u | 1.7u |
| Buffer 3  | 9u   | 450n |







Fig.9 Transient analysis for Case 2

#### Table.6 Delay values

| Component | Delay    | Calculation (expected)      |
|-----------|----------|-----------------------------|
| Buffer 1  | 255.77ps | $(85) \times (3) = (255ps)$ |
| Inverter  | 85.61ps  | 85ps                        |
| Buffer 2  | 225.82ps | $(85) \times (3) = (255ps)$ |
| Buffer 3  | 325.33ps | (225) + (70) = (325ps)      |

#### **Power dissipation** of case 2 is shown in *Fig.10*

vv2 from time 0 to 1e-07
Average power consumed -> 1.919160e-04 watts
Max power 9.973558e-01 at time 5.50005e-08
Min power 4.986124e-09 at time 1.38687e-09

Fig. 10 Power Dissipation of source voltage (Case 2)

## $\rightarrow$ W = Width values given to the components are shown in <u>Table.7</u>

#### Table.7 Width values (Case 2)

| Component | PMOS  | NMOS |
|-----------|-------|------|
| Buffer 1  | 25.1u | 1u   |
| Inverter  | би    | 2.4u |
| Buffer 2  | 19.4u | 1u   |
| Buffer 3  | 18.7u | 350n |







Fig.11 Transient analysis for Case 3

#### Table.8 Delay values

| Component | Delay    | Calculation (expected)               |
|-----------|----------|--------------------------------------|
| Buffer 1  | 450.78ps | $(150) \times (3) = (450 \text{ps})$ |
| Inverter  | 150.96ps | 150ps                                |
| Buffer 2  | 450.36ps | $(150) \times (3) = (450 \text{ps})$ |
| Buffer 3  | 520.37ps | (450) + (70) = (520ps)               |

Power dissipation of case 3 is shown in Fig.12

```
vv2 from time 0 to 1e-07
Average power consumed -> 3.405011e-04 watts
Max power 1.037077e+00 at time 5.50005e-08
Min power 7.350212e-09 at time 4.86875e-10
```

Fig.12 Power Dissipation of source voltage (Case 3)

## $\rightarrow$ W = Width values given to the components are shown in <u>Table.9</u>

#### Table.9 Width values (Case 3)

| Component | PMOS   | NMOS |
|-----------|--------|------|
| Buffer 1  | 25.95u | 500n |
| Inverter  | 12.5u  | 1.3u |
| Buffer 2  | 36.95u | 1u   |
| Buffer 3  | 48.85u | 450n |

Jan – May 2023







Fig.13 Transient analysis for Case 4

#### Table.10 Delay values

| Component | Delay    | Calculation (expected)              |
|-----------|----------|-------------------------------------|
| Buffer 1  | 120.46ps | $(85) \times (3) = (120 \text{ps})$ |
| Inverter  | 85.34ps  | 85ps                                |
| Buffer 2  | 121.50ps | $(85) \times (3) = (120ps)$         |
| Buffer 3  | 191.00ps | (120) + (70) = (190ps)              |

#### Power dissipation of case 4 is shown in Fig.14

```
vv2 from time 0 to 1e-07
Average power consumed -> 8.978433e-05 watts
Max power 3.223671e-01 at time 5.50005e-08
Min power 3.078345e-09 at time 4.66875e-10
```

Fig.14 Power Dissipation of source voltage (Case 4)

#### $\rightarrow$ W = Width values given to the components are shown in <u>Table.11</u>

Table.11 Width values (Case 4)

| Component | PMOS  | NMOS |
|-----------|-------|------|
| Buffer 1  | 6.75u | 950n |
| Inverter  | 3u    | 550n |
| Buffer 2  | 5.8u  | 1.7u |
| Buffer 3  | 10u   | 450n |

| NAND Gate width values (x output) |      |  |
|-----------------------------------|------|--|
| PMOS                              | NMOS |  |
| 800n                              | 350n |  |

Jan – May 2023



## 4. Observation

 $\rightarrow$  Case 1: We can infer from  $\underline{Table.4}$  that we can get the required delays of Buffer 1, Buffer 2, and Buffer 3. But we see that we are not able to get the required Inverter delay. This is because of the constraint induced by the 250nm technology node that we are using. Going below 70ps for the inverter distorts the Z output ( $\underline{Fig.7}$ ) but cuts its peak voltage and gives some noise (due to the less delay of the inverter we observe a race condition). Hence, we have kept the inverter delay to be in 85ps. We also see that there is an increase in rise time for output X ( $\underline{Fig.7}$ ).

→ Case 2: From <u>Table.6</u> we can see that we tried to get the delay relations which was shown in <u>Table.4</u> and we can notice from <u>Fig.9</u> that there is a dip in Z voltage to around 400nm, which is not desired. This is because the inverter delay is very less compared to other components' delay, hence we are not able to reach the peak voltage of 3.3V.

 $\rightarrow$  Case 3: From <u>Table.8</u>, we increased the Inverter delay from 85ps to 150ps, and we can observe that we can reach the desired peak voltage of 3.3V of output Z in <u>Fig11</u>. Also, we can see that we have maintained the respective delay relations seen in <u>Table.2</u>.

→ Case 4: This case deals with correcting Case 1 output X (*Fig.7*) rise time waveform. By changing the width values in the NAND gate (*Table.11*) we can correct the rise time. This in turn changes the delay of the overall circuit. (*Refer Table.11 and Fig.13*)



Fig.15 X-Output waveform (Case 1)



Fig.16 X-Output waveform (Case 4)

Comparing <u>Fig.15</u> and <u>Fig.16</u> we can say that Case 4 has the best waveform with satisfying delays. But before we conclude we need to do a bit more of an analysis.



# **Tabulating Data:**

Table.12 Width values of all cases

| Case | Transistor | Buffer 1 | Inverter | Buffer 2 | Buffer 3 | NAND |
|------|------------|----------|----------|----------|----------|------|
| 1    | PMOS       | 6.8u     | 3u       | 6.4u     | 9u       | 1.5u |
|      | NMOS       | 950n     | 600n     | 1.7u     | 450n     | 1.5u |
|      |            |          |          |          |          |      |
| 2    | PMOS       | 25.1u    | би       | 19.4u    | 18.7u    | 1.5u |
|      | NMOS       | 1u       | 2.4u     | 1u       | 350n     | 1.5u |
|      |            |          |          |          |          |      |
| 3    | PMOS       | 25.95u   | 12.5u    | 36.95u   | 48.95u   | 1.5u |
|      | NMOS       | 500n     | 1.3u     | 1u       | 450n     | 1.5u |
|      |            |          |          |          |          |      |
| 4    | PMOS       | 6.75u    | 3u       | 5.8u     | 10u      | 800n |
|      | NMOS       | 950n     | 550n     | 1.7u     | 450n     | 350n |

Table.13 Delay values of all cases

| Case | Buffer 1 | Inverter | Buffer 2 | Buffer 3 | Total Delay |
|------|----------|----------|----------|----------|-------------|
|      |          |          |          |          |             |
| 1    | 120.96ps | 85.36ps  | 120.84ps | 190.49ps | 517.65ps    |
|      |          |          |          |          |             |
| 2    | 255.77ps | 85.61ps  | 225.82ps | 325.33ps | 892.53ps    |
|      |          |          |          |          |             |
| 3    | 450.78ps | 150.96ps | 450.36ps | 520.37ps | 1.592ns     |
|      |          |          |          |          |             |
| 4    | 120.46ps | 85.34ps  | 121.50ps | 191.00ps | 518.3ps     |

| Table.14 Power | Dissipation | of all cases |
|----------------|-------------|--------------|
|                |             |              |

| Case | Power Dissipation                                         |  |  |
|------|-----------------------------------------------------------|--|--|
|      | Avg: 9.27×10 <sup>-5</sup> W                              |  |  |
| 1    | Max: $3.52 \times 10^{-1}$ W @ $5 \times 10^{-9}$ sec     |  |  |
|      | Min: $2.75 \times 10^{-9}$ W @ $3.36 \times 10^{-9}$ sec  |  |  |
|      | ·                                                         |  |  |
|      | Avg: 1.91×10 <sup>-4</sup> W                              |  |  |
| 2    | Max: $9.97 \times 10^{-1}$ W @ $5.5 \times 10^{-8}$ sec   |  |  |
|      | Min: $4.48 \times 10^{-9}$ W @ $1.38 \times 10^{-9}$ sec  |  |  |
|      |                                                           |  |  |
|      | Avg: $3.405 \times 10^{-4}$ W                             |  |  |
| 3    | Max: 1.037 W @ 5.5×10 <sup>-8</sup> sec                   |  |  |
|      | Min: $7.35 \times 10^{-9}$ W @ $4.86 \times 10^{-10}$ sec |  |  |
|      |                                                           |  |  |
|      | Avg: 8.97×10 <sup>-5</sup> W                              |  |  |
| 4    | Max: $3.22 \times 10^{-1}$ W @ $5.5 \times 10^{-8}$ sec   |  |  |
|      | Min: $3.07 \times 10^{-9}$ W @ $4.66 \times 10^{-10}$ sec |  |  |

Jan – May 2023



# 5. Conclusion

- To get the desired delays we must keep the width value of <u>pmos 2-3 times more than</u> <u>nmos</u> width. (<u>Mobility of holes and electrons depend on Resistance == produce delay)</u>
- <u>Increasing the width value in pmos reduces the resistance</u> and <u>decreasing the width</u> <u>value in nmos increases the resistance</u>. Controlling the resistance gives delays.
- To get a visible output and not some noise we give small transient time (*Fig.3*), this also enables us to get a zoomed-in waveform. And by keeping the <u>period less</u> we can generate more pulses given that the transient was made less.
- By changing the rise time and fall time parameters in the V-Pulse (<u>Fig.4</u>) we can estimate the cause of noise signals in the negative edge of PGin. Hence, by giving the parameters as zero we tend to get a more ideal case output but we also tend to get sharper edges without giving rise to any proper square shaped pulse in the output and we also notice that there is a small burst of voltage at the negative edge of PGin. To rectify this we can give a small bit of rise and fall time for the input pulse. This to some extent reduces the overshoot that was seen (<u>from a signal dip in the negative edge of PGin seen in output X (NAND gate) we reduced the noise from 2.6 to 3.1 V (Note: output X keeps the signal high (3.3V) throughout the transient time and only dips at the positive edge of the PGin, if the signal dips anywhere else by any amount less than 3.3V we consider that to be some noise)).</u>
- From <u>Table.12</u>, <u>Table.13</u>, <u>Table.14</u> we can now conclude on which is the best parameters for our design
  - In <u>Table.12</u> we can see that Case 4 has small width values for both pmos and nmos when compared to all the other cases.
  - In *Table.13* we can see that Case 4 has almost the same delay as Case 1
  - In <u>Table.14</u> we can see that Case 4 has less average power dissipation when compared to all the other cases.
- Hence, we can say that for out circuit <u>Case 4 is the best</u> and <u>Case 3 is the worst as</u> average power dissipation is very high (*Table.14*) from all the other cases.
- But if the design needs to have the delay relations, then Case 3 can be choosen
- Therefore Pulse width of X>Y>Z is successfully achieved.



# 6. References

Understanding of Circuit and its respective delay:

 2.4-GHz Area-Efficient and Fast-Locking Subharmonically Injection-Locked Type-I PLL (IEEE paper on VLSI Vol.28, Nov 2020)

Pulse generator theory and its advantages, disadvantages and application its working process:

- Wikipedia.org
- Net search regarding working principle of pulse generators and few daily life examples were taken for better understanding.

Understanding width-resistance relations with respect to pmos and nmos:

- www.electronics.stackexchange.com
- Wikipedia regarding how transistors work
- Forum for Electronics (edaboard.com):
  - o to understand how width has relation with resistance and dealy.

To check any parameters regarding the tool:

- Tanner tool parameter guide
- www.electronics.stackexchange.com (website)

\_\_\_\_\_