

# RTL8189ETV

# SINGLE-CHIP IEEE 802.11b/g/n 1T1R WLAN With SDIO INTERFACE

#### DATASHEET

(CONFIDENTIAL: Development Partners Only)

Rev. 0.6 4 May. 2012 Track ID:



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan

Tel.: +886-3-578-0211. Fax: +886-3-577-6047

www.realtek.com



#### **COPYRIGHT**

©2012 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **USING THIS DOCUMENT**

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

#### **REVISION HISTORY**

| Revision | Release Date | Summary             |
|----------|--------------|---------------------|
| 0.1      | 2013/12/17   | Preliminary release |

ii



### **Table of Contents**

| 1. | GE                                                   | NERAL DESCRIPTION                    | 1                          |
|----|------------------------------------------------------|--------------------------------------|----------------------------|
| 2. | EE A                                                 | ATURES                               | 2                          |
| 4. | F L.A                                                | ATURES                               | J                          |
| 3. | API                                                  | PLICATION DIAGRAM                    | 5                          |
|    | 3.1.                                                 | SINGLE-BAND 11n (1x1) SOLUTION       | 5                          |
| 4. | PIN                                                  | ASSIGNMENTS                          | 6                          |
|    | 4.1.                                                 | PACKAGE IDENTIFICATION               | 6                          |
| 5. | PIN                                                  | DESCRIPTIONS                         | 8                          |
|    | 5.1.<br>5.2.<br>5.3.<br>5.4.<br>5.5.<br>5.6.         | SDIO INTERFACE                       | 9<br>10<br>10              |
| 6. | ELI                                                  | ECTRICAL AND THERMAL CHARACTERISTICS | 12                         |
|    | 6.1.<br>6.2.<br>6.3.<br>6.3.<br>6.3.<br>6.4.<br>6.5. | 2. Digital IO Pin DC Characteristics | 12<br>12<br>12<br>13<br>13 |
| 7. | ME                                                   | CHANICAL DIMENSIONS                  | 17                         |
|    | 7.1.                                                 | MECHANICAL DIMENSIONS NOTES          | 18                         |
| 8. | OR                                                   | DERING INFORMATION                   | 19                         |



### **List of Tables**

| TABLE 1.  | SDIO INTERFACE                            | 8  |
|-----------|-------------------------------------------|----|
| TABLE 2.  | GSPI Interface                            | 9  |
| TABLE 3.  | POWER PINS                                | 10 |
| TABLE 4.  | RF Interface                              |    |
| TABLE 5.  | LED INTERFACE                             | 10 |
| TABLE 6.  | CLOCK AND OTHER PINS                      | 11 |
| Table 7.  | TEMPERATURE LIMIT RATINGS                 | 12 |
| TABLE 8.  | TEMPERATURE LIMIT RATINGS                 |    |
| TABLE 9.  | DC CHARACTERISTICS                        |    |
| TABLE 10. | 3.3V GPIO DC CHARACTERISTICS              | 12 |
| TABLE 11. | 2.8V GPIO DC CHARACTERISTICS              | 13 |
| TABLE 12. | 1.8V GPIO DC CHARACTERISTICS              | 13 |
| TABLE 13. | SDIO INTERFACE TIMING PARAMETERS          | 14 |
| TABLE 14. | SDIO INTERFACE POWER ON TIMING PARAMETERS | 15 |
| TABLE 15. | SPI INTERFACE POWER ON TIMING PARAMETERS  |    |
| TABLE 16. | Ordering Information                      | 19 |
|           |                                           |    |

### **List of Figures**

| FIGURE 1. SINGLE-BAND 11n (1x1) SOLUTION | 5 |
|------------------------------------------|---|
| FIGURE 2. PIN ASSIGNMENTS                |   |
| FIGURE 3. SDIO INTERFACE TIMING          |   |



### 1. General Description

The Realtek RTL8189ETV is a highly integrated single-chip 802.11n Wireless LAN (WLAN) network SDIO interface (SDIO 1.1/ 2.0/ 3.0 compliant) controller. It is a WLAN MAC, a 1T1R capable WLAN baseband, and WLAN RF in a single chip. The RTL8189ETV provides a complete solution for a high throughput performance integrated wireless LAN device.

The RTL8189ETV WLAN baseband implements Orthogonal Frequency Division Multiplexing (OFDM) with 1 transmit and 1 receive path and is compatible with the IEEE 802.11n specification. Features include one spatial stream transmission, short guard interval (GI) of 400ns, spatial spreading, and transmission over 20MHz and 40MHz bandwidth.

For legacy compatibility, Direct Sequence Spread Spectrum (DSSS), Complementary Code Keying (CCK) and OFDM baseband processing are included to support all IEEE 802.11b and 802.11g data rates. Differential phase shift keying modulation schemes, DBPSK and DQPSK with data scrambling capability, are available, and CCK provides support for legacy data rates, with long or short preamble. The high-speed FFT/IFFT paths, combined with BPSK, QPSK, 16QAM, and 64QAM modulation of the individual subcarriers and rate compatible punctured convolutional coding with coding rate of 1/2, 2/3, 3/4, and 5/6, provide higher data rates of 54Mbps and 150Mbps for IEEE 802.11g and 802.11n OFDM respectively.

The RTL8189ETV WLAN Controller builds in an enhanced signal detector, an adaptive frequency domain equalizer, and a soft-decision Viterbi decoder to alleviate severe multi-path effects and mutual interference in the reception of multiple streams. Robust interference detection and suppression are provided to protect against Bluetooth, cordless phone, and microwave oven interference.

Efficient IQ-imbalance, DC offset, phase noise, frequency offset, and timing offset compensations are provided for the radio frequency front-end. Selectable digital transmit and receive FIR filters are provided to meet transmit spectrum mask requirements and to reject adjacent channel interference, respectively.

The RTL8189ETV WLAN Controller supports fast receiver Automatic Gain Control (AGC) with synchronous and asynchronous control loops among antennas, antenna diversity functions, and adaptive transmit power control function to obtain the better performance in the analog portions of the transceiver.





The RTL8189ETV WLAN MAC supports 802.11e for multimedia applications, 802.11i for security, and 802.11n for enhanced MAC protocol efficiency. Using packet aggregation techniques such as A-MPDU with BA and A-MSDU, protocol efficiency is significantly improved. Power saving mechanisms such as Legacy Power Save, and U-APSD, reduce the power wasted during idle time, and compensates for the extra power required to transmit OFDM. The RTL8189ETV provides simple legacy and 20MHz/40MHz co-existence mechanisms to ensure backward and network compatibility.



#### 2. Features

#### General

- 32-pin QFN
- CMOS MAC, Baseband PHY, and RF in a single chip for IEEE 802.11b/g/n compatible WLAN
- Complete 802.11n solution for 2.4GHz band
- 72.2Mbps receive PHY rate and 72.2Mbps transmit PHY rate using 20MHz bandwidth
- 150Mbps receive PHY rate and 150Mbps transmit PHY rate using 40MHz bandwidth
- Compatible with 802.11n specification
- Backward compatible with 802.11b/g devices while operating in 802.11n mode

#### **Host Interface**

- Complies with SDIO 1.1/2.0/3.0 for WLAN with clock rate up to 100MHz
- GSPI interface for configurable endian for WLAN

#### **Standards Supported**

- IEEE 802.11b/g/n compatible WLAN
- IEEE 802.11e QoS Enhancement (WMM)
- 802.11i (WPA, WPA2). Open, shared key, and pair-wise key authentication services

#### **WLAN MAC Features**

- Frame aggregation for increased MAC efficiency (A-MSDU, A-MPDU)
- Low latency immediate High-Throughput Block Acknowledgement (HT-BA)
- PHY-level spoofing to enhance legacy compatibility
- Power saving mechanism
- Channel management and co-existence
- Transmit Opportunity (TXOP) Short Inter-Frame Space (SIFS) bursting for higher multimedia bandwidth

#### **WLAN PHY Features**

- IEEE 802.11n OFDM
- One Transmit and one Receive path (1T1R)
- 20MHz and 40MHz bandwidth transmission
- Short Guard Interval (400ns)
- DSSS with DBPSK and DQPSK, CCK modulation with long and short preamble
- OFDM with BPSK, QPSK, 16QAM, and 64QAM modulation.
  Convolutional Coding Rate: 1/2, 2/3, 3/4, and 5/6
- Maximum data rate 54Mbps in 802.11g and 150Mbps in 802.11n
- Switch diversity for DSSS/CCK
- Hardware antenna diversity in per packet base





- Selectable receiver FIR filters
- Programmable scaling in transmitter and receiver to trade quantization noise against increased probability of clipping
- Fast receiver Automatic Gain Control (AGC)

■ On-chip ADC and DAC

#### **Peripheral Interfaces**

- General Purpose Input/Output (8 pins)
- One configurable LED pins



### 3. Application Diagram

### 3.1. Single-Band 11n (1x1) Solution



Figure 1. Single-Band 11n (1x1) Solution



### 4. Pin Assignments



Figure 2. Pin Assignments

### 4.1. Package Identification

'Green' package is indicated by a 'G' in the location marked 'T' in in



Figure 22. The version is shown in the location marked 'V', e.g., B=Version B



Figure 2.

### 5. Pin Descriptions

The following signal type codes are used in the tables:

I: Input O: Output

T/S: Tri-State bi-directional input/output pin S/T/S: Sustained Tri-State

O/D: Open Drain P: Power pin

### 5.1. SDIO Interface

Table 1. SDIO Interface

| Symbol | Type | Pin No | Description      |
|--------|------|--------|------------------|
| SD_CLK | I    | 21     | SDIO Clock Input |



| Symbol | Type | Pin No | Description        |
|--------|------|--------|--------------------|
| SD_CMD | I/O  | 22     | SDIO Command Input |
| SD_D0  | I/O  | 19     | SDIO Data Line 0   |
| SD_D1  | I/O  | 20     | SDIO Data Line 1   |
| SD_D2  | I/O  | 23     | SDIO Data Line 2   |
| SD_D3  | I/O  | 24     | SDIO Data Line 3   |

The SDIO interface selection can be referred to subsection 6.5.1, "SDIO Power on Sequence". The signal level section of SDIO interface selection can be referred to subsection 6.5.1, "SDIO/GSPI Signal Level".

#### 5.2. GSPI Interface

Table 2. GSPI Interface

| Symbol   | Type | Pin No | Description          |
|----------|------|--------|----------------------|
| SPI_CLK  | I    | 21     | GSPI Clock Input     |
| SPI_MOSI | I    | 22     | GSPI Data Input      |
| SPI_MISO | О    | 19     | GSPI Data Out        |
| SPI_SIRQ | О    | 23     | GSPI Interrupt       |
| SPI_SCSn | I    | 20     | GSPI Chip Select Bar |

The GSPI interface pins are shared with SDIO interface. The GSPI interface selection can be referred to subsection 6.5.1, "GSPI Power on Sequence". The signal level section of SDIO interface selection can be referred to subsection 6.5.1, "SDIO/GSPI Signal Level".



### 5.3. Power Pins

Table 3. Power Pins

| Symbol    | Type | Pin No | Description                                                                                   |  |  |
|-----------|------|--------|-----------------------------------------------------------------------------------------------|--|--|
| LX_SPS    | P    | 15     | Switching Regulator Output                                                                    |  |  |
| VDSPS33   | P    | 16     | Switching Regulator Input                                                                     |  |  |
|           |      |        | Or Linear Regulator output from 3.3V to 1.5V                                                  |  |  |
| VD33A     | P    | 11,17  | VDD 3.3V for Analog                                                                           |  |  |
| VD33IO    | P    | 30     | VDD3.3V for Digital                                                                           |  |  |
| VD33PAD   | P    | 3      | VDD 3.3V for PAD                                                                              |  |  |
| VD33S     | P    | 8      | VDD 3.3V for Analog                                                                           |  |  |
| VDIO_SDIO | P    | 18     | VDD for SDIO Pin, the power supply is same as the signal level of SDIO bus $(3.3V \sim 1.8V)$ |  |  |
| VD12A     | P    | 12     | VDD 1.2V for Analog                                                                           |  |  |
| VD12D     | P    | 13, 31 | VDD 1.2V for Digital                                                                          |  |  |
| VD12R     | P    | 6      | VDD 1.2V for Analog                                                                           |  |  |
| VD12S     | P    | 7      | VDD 1.2V for Analog                                                                           |  |  |
| GND_SPS   | P    | 14     | Switching Regulator Ground                                                                    |  |  |

#### 5.4. RF Interface

Table 4. RF Interface

| Symbol  | Type | Pin No | Description           |
|---------|------|--------|-----------------------|
| RXIN    | I    | 5      | RF RX Negative Signal |
| RXIP    | I    | 4      | RF RX Positive Signal |
| TXPA_ON | О    | 2      | RF TX Negative Signal |
| TXPA_OP | О    | 1      | RF TX Positive Signal |

#### 5.5. LED Interface

Table 5. LED Interface

| Symbol | Type | Pin No | Description                                            |  |
|--------|------|--------|--------------------------------------------------------|--|
| LED2   | О    | 26     | LED Pins (Active Low)                                  |  |
| GPIO5  | IO   |        | Shared with GPIO5, can be selected by control register |  |



### 5.6. Clock and Other Pins

Table 6. Clock and Other Pins

| Symbol            | Type | Pin No | Description                                                                                                                 |  |
|-------------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------|--|
| XI                | I    | 10     | OSC Input                                                                                                                   |  |
|                   |      |        | Input of Crystal Clock Reference                                                                                            |  |
|                   |      |        | The Crystal Clock can be 40MHz, 13MHz, 19.2MHz, 20MHz, 25MHz, 26MHz, 38.4MHz, 17.664MHz, 16MHz, 14.318MHz, 12MHz,           |  |
| XO                | О    | 9      | Output of Crystal Clock Reference                                                                                           |  |
| PDn               | Ι    | 25     | This Pin can Externally Shutdown RTL8189ETV without Extra Power Switch                                                      |  |
| GPIO1/(SPS_LDO_SE | IO   | 29     | .General Purpose Input/Output Pin                                                                                           |  |
| L)                |      |        | Trap function: weak pull low to enable integrated switching regulator; weak pull high to enable integrated linear regulator |  |
| GPIO4             | IO   | 28     | General Purpose Input/Output Pin                                                                                            |  |
| GPIO5             | IO   | 26     | General Purpose Input/Output Pin                                                                                            |  |
|                   |      |        | CLK_REQ pin: This also can be configured as CLK_REQ pin, which is used by 8189ETV to request Crystal Clock from the host.   |  |
| GPIO6/(TEST_MODE  | IO   | 32     | General Purpose Input/Output Pin,                                                                                           |  |
| _SEL)             |      |        | Trap function: weak pull low to enable RTL8189ETV to enter normal operation mode.                                           |  |
| GPIO7             | IO   | 27     | General Purpose Input/Output Pin                                                                                            |  |



### 6. Electrical and Thermal Characteristics

### 6.1. Temperature Limit Ratings

Table 7. Temperature Limit Ratings

| Parameter                     | Minimum | Maximum | Units |
|-------------------------------|---------|---------|-------|
| Storage Temperature           | -55     | +125    | °C    |
| Ambient Operating Temperature | 0       | 70      | °C    |
| Junction Temperature          | 0       | 125     | °C    |

### 6.2. Temperature Limit Ratings

**Table 8. Temperature Limit Ratings** 

| Parameter                     | Minimum | Maximum | Units |
|-------------------------------|---------|---------|-------|
| Storage Temperature           | -55     | +125    | °C    |
| Ambient Operating Temperature | 0       | 70      | °C    |
| Junction Temperature          | 0       | 125     | °C    |

#### 6.3. DC Characteristics

### **6.3.1.** Power Supply Characteristics

Table 9. DC Characteristics

| Symbol       | Parameter                | Minimum | Typical | Maximum | Units |
|--------------|--------------------------|---------|---------|---------|-------|
| VD33A, VD33D | 3.3V I/O Supply Voltage  | 3.0     | 3.3     | 3.6     | V     |
| VD12A, VD12D | 1.2V Core Supply Voltage | 1.10    | 1.2     | 1.32    | V     |
| IDD33        | 3.3V Rating Current      | -       | -       | 600     | mA    |

### 6.3.2. Digital IO Pin DC Characteristics

Table 10. 3.3V GPIO DC Characteristics

| Symbol       | Parameter           | Minimum | Normal | Maximum | Units |
|--------------|---------------------|---------|--------|---------|-------|
| $V_{IH}$     | Input high voltage  | 2.0     | 3.3    | 3.6     | V     |
| $V_{\rm IL}$ | Input low voltage   |         | 0      | 0.9     | V     |
| $V_{OH}$     | Output high voltage | 2.97    |        | 3.3     | V     |
| $V_{OL}$     | Output low voltage  | 0       |        | 0.33    | V     |



| Table 11. | 2.8V | <b>GPIO</b> | DC | Charac | teristics |
|-----------|------|-------------|----|--------|-----------|
|-----------|------|-------------|----|--------|-----------|

| Symbol   | Parameter           | Minimum | Normal | Maximum | Units |
|----------|---------------------|---------|--------|---------|-------|
| $V_{IH}$ | Input high voltage  | 1.8     | 2.8    | 3.1     | V     |
| $V_{IL}$ | Input low voltage   |         | 0      | 0.8     | V     |
| $V_{OH}$ | Output high voltage | 2.5     |        | 3.1     | V     |
| $V_{OL}$ | Output low voltage  | 0       |        | 0.28    | V     |

Table 12. 1.8V GPIO DC Characteristics

| Symbol   | Parameter           | Minimum | Normal | Maximum | Units |
|----------|---------------------|---------|--------|---------|-------|
| $V_{IH}$ | Input high voltage  | 1.7     | 1.8    | 2.0     | V     |
| $V_{IL}$ | Input low voltage   |         | 0      | 0.8     | V     |
| $V_{OH}$ | Output high voltage | 1.62    |        | 1.8     | V     |
| $V_{OL}$ | Output low voltage  | 0       |        | 0.18    | V     |

#### 6.4. IO Characteristics

### 6.5. CLK\_REQ Timing



#### 6.6. AC Characteristics

#### 6.6.1. SDIO/GSPI Interface Characteristics

#### ■ SDIO/GSPI Interface Timing





Figure 3. SDIO Interface Timing

Table 13. SDIO Interface Timing Parameters

| NO         | Parameter         | Mode    | MIN | MAX | Unit |
|------------|-------------------|---------|-----|-----|------|
| $f_{PP}$   | Clock frequency   | Default | 0   | 25  | MHz  |
|            |                   | HS      | 0   | 50  | MHz  |
| $T_{WL}$   | Clock low time    | DEF     | 10  |     | ns   |
|            |                   | HS      | 7   |     | ns   |
| $T_{WH}$   | Clock high time   | DEF     | 10  |     | ns   |
|            |                   | HS      | 7   |     |      |
| $T_{ISU}$  | Input setup time  | DEF     | 5   |     | ns   |
|            |                   | HS      | 6   |     |      |
| $T_{IH}$   | Input hold time   | DEF     | 5   |     | ns   |
|            |                   | HS      | 2   |     |      |
| $T_{ODLY}$ | Output delay time | DEF     |     | 14  | ns   |
|            |                   | HS      |     | 14  |      |

#### SDIO/ GSPI Interface Signal Level

The SDIO and GSPI signal level ranges from 1.8V to 3.3V. The host shall provide the power source with targeting power level to RTL8189ETV SDIO and GSPI interface via VIO\_UART pin (pin # 50).

The DC characteristics of typical signal level, 3.3V/2.8V/1.8V are shown in section 6.3.2.

#### **SDIO Interface Power On Sequence**

After power on, the SDIO interface is selected by RTL8189ETV automatically when a valid SDIO command is received. To attain better SDIO host compatibility, the following power on sequence is recommended:





Variable definition:

T33ramp: The 3.3V main power ramp up duration

 $T_{non\_rdy}$ : SDIO not ready duration, in this state, RTL8189ES may respond command without ready bit set. After ready bit set, host will initiate complete card detection procedure.

T18ramp: The 1.8V main power ramp up duration.

The power on flow description:

The ramp up time is specified by  $T_{33ramp}$  duration.

After main 3.3V ramp up, the power management unit will be enabled by power ready detection circuit, and enables SDIO block. Efuse is then autoloaded to SDIO circuits during  $T_{non\_rdy}$  duration. After autoload done, the SDIO responds command with ready bit set. After CMD5/ 5/ 3/7 procedures, the card detection is then executed. After driver loaded, normal command 52 and 53 are then used.

The typical timing spec is shown as follows:

**Table 14. SDIO Interface Power On Timing Parameters** 

|                      | Min | Typical | Max | Unit |
|----------------------|-----|---------|-----|------|
| T <sub>33ramp</sub>  | 0.1 | 0.5     | 2.5 | ms   |
| T <sub>18ramp</sub>  | 0.1 | 0.5     | 2.5 | ms   |
| $T_{\text{non-rdy}}$ | 1   | 2       | 10  | ms   |

#### **■** GSPI Interface Power On Sequence

The GSPI interface is enabled automatically when a valid GSPI command is first received. The recommended power on sequence is as follows:





#### Variable definition:

 $T_{33ramp}$ : The 3.3V main power ramp up duration

 $T_{non\_rdy}$ : The duration SPI device internal initialization. After  $T_{non\_rdy}$ , SPI host can then send command to write SPI\_CFG register. SPI\_CFG register is to control SPI endian and word length.

The power on flow description:

The ramp up time is specified by  $T_{33ramp}$  duration.

After main 3.3V ramp up, the power management unit will be enabled by power ready detection circuit, and enables SPI block. Efuse is then autoloaded to SPI circuits, and the internal power circuits are configured during  $T_{\text{non\_rdy}}$  duration.

The typical timing spec is shown as follows:

Table 15. SPI Interface Power On Timing Parameters

|                      | Min | Typical | Max | Unit |
|----------------------|-----|---------|-----|------|
| $T_{33ramp}$         | 0.1 | 0.5     | 2.5 | ms   |
| $T_{\text{non-rdy}}$ | 3   | 4       | 18  | ms   |



### **Mechanical Dimensions**





### 7.1. Mechanical Dimensions Notes

| Symbol | Dimension in mm |          |      | nsion in mm Dimension in |           | h     |  |
|--------|-----------------|----------|------|--------------------------|-----------|-------|--|
| Symbol | Min             | Nom      | Max  | Min                      | Nom       | Max   |  |
| Α      | 0.80            | 0.85     | 0.90 | 0.031                    | 0.033     | 0.035 |  |
| A1     | 0.00            | 0.02     | 0.05 | 0.000                    | 0.001     | 0.002 |  |
| A3     |                 | 0.20 REF |      |                          | 0.008 REF |       |  |
| A4     | 0.10 REF        |          |      | 0.004 REF                |           |       |  |
| b      | 0.18            | 0.25     | 0.30 | 0.007                    | 0.010     | 0.012 |  |
| D/E    | 5.00 BSC        |          |      |                          | 0.020 BSC |       |  |
| D2/E2  | 3.25            | 3.50     | 3.75 | 0.128                    | 0.138     | 0.148 |  |
| е      |                 | 0.50 BSC |      |                          | 0.020 BSC |       |  |
| L      | 0.30            | 0.40     | 0.50 | 0.012                    | 0.016     | 0.020 |  |

Note1: CONTROLLING DIMENSION: MILLIMETER (mm). Note2: REFERENCE DOCUMENT: JEDEC MO-220.



### 8. Ordering Information

**Table 16. Ordering Information** 

| Part Number | Package                 | Status          |
|-------------|-------------------------|-----------------|
| RTL8189ETV  | QFN-32, 'Green' Package | Mass Production |

19

Note: See page 6 for package identification.

## Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II, Hsinchu Science Park,

Hsinchu 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com