# FPGA Temperature Regulation using PID Control in $\mathbf{VHDL}$

# ECE 4401, Final Project

### David Paquette

# December 17, 2015

# Contents

| 1  | Objective                                                                                                                   | 2           |
|----|-----------------------------------------------------------------------------------------------------------------------------|-------------|
| 2  | Introduction 2.1 High Level Overview                                                                                        | 2<br>2<br>2 |
| 3  | Temperature Sensor Module                                                                                                   | 4           |
| 4  | Desired Temperature Control Module                                                                                          | 4           |
| 5  | DC Motor Control Module                                                                                                     | 5           |
| 6  | UART Serial Communication Module                                                                                            | 5           |
| 7  | VGA BRAM Display Module                                                                                                     | 5           |
| 8  | Digital PID Control Module8.1 Discrete PID Control Background8.2 System Identification8.3 Digital PID Control System Design | 5<br>6<br>6 |
| 9  | Temperature Sensor Module                                                                                                   | 6           |
| 10 | References                                                                                                                  | 6           |
| 11 | Appendix                                                                                                                    | 6           |

#### 1 Objective

Design and build a system to regulate the on board temperature of an FPGA using PID control in VHDL. The desired temperature must be user selectable during system operation. The desired temperature, current temperature and current fan speed must be displayed on an external display. The current temperature and current fan speed must also collected on an external computer.

#### 2 Introduction

#### 2.1 High Level Overview

The FPGA development board being used is the Nexys 4 DDR Artix-7. This platform contains a built in temperature sensor and push-button pad, used for reading the onboard FPGA temperature and setting the disred temperature, respectively. To cool the FPGA, a DC computer fan is used, specifically the Asus K52F. To modulate the speed of the fan PWM control is used. Any standard VGA display can be used, the FPGA development board has a standard VGA port built in. The FPGA board can also communicate over UART serial using the built in micro-usb connector, this is used to send fan and temperature data to an external computer. An overview of the components used can be seen in figure 1.



**FIG 1.** High level overview of the system components.

#### 2.2 VHDL Project Overview

Figure 2 shows an overview of the various VHDL components used in this project. The main modules that were developed for this project were SetPointControl, PIDController, TemperatureSensor, PWMInterface, Decimal2ASCII and Values2Serial. The remaining components were originally written for use in other labs but were reused here. The only entity not developed in this course was the UART component. This library was found online in order to speed up the the development of serial data capture, the original source can be seen in [1]. The three highest level components were instantiated in the top level coponents TemperatureControlProject.



FIG 2. High level VHDL component hierarchy.



FIG 3. Main component data path (Wishbone signals are shown as dotted lines).

Figure 3 shows the data path of the main components. The *Master* component contains instantiations of *SetPointControl*, *PIDController*, *PWMDriver*, *TemperatureSensor* and *UARTSerial*. I decided against making these specific components communicate over the wishbone bus due to the uncetain data send/retrival time that is introduced when communicating over a central bus. Because digital PID control must be normalized over a constant sampling rate, introducing unknown wait cycles did not seem like a good design choice. It may seem odd that I have the VGA controller communicating over the Wishbone bus but not the UART serial communication. This is because during development I was using the serial connection to collect data for the use of system identification and, once again, I did not want to introduce any unnesessary uncertainites into the data. Because the VGA display is just for the user, and is not a system critical component, any delays introduced by the bus wouldn't be an issue.

#### 3 Temperature Sensor Module

The temperature sensor used was included on the FPGA development board. The sensor is phycially located on the FPGA. Xilinx provided documentation on how to read and interpret the data from the sensor [2]. Xilinx also provided a VHDL module, FPGAMonitor, for returning the ADC(analog-digital converter) code from the on board temperature sensor. The ADC code then needs to be transformed to a meaningful temperature unit, in this project celcius is used. The equation for transforming the ADC code is

$$Temp(^{\circ}C) = \frac{(ADCode)503.975}{4096} - 273.15$$

Derived from

$$Voltage = 10\frac{kT}{q}ln(10)$$

Where k is Boltzmann's constant, T is temperature in kelvin and q is the charge on an electron. The analog voltage is sampled by the 12-bit ADCX to produce an ADC code. This equation is implemented in the Temperature Sensor Module component. The ADC code is returned in a 12-bit signal, 8-bits for integer values and 4 for decimal. For the sake of simplicity, I will only be using the 8-bits for integer values, which means the accuracy is in 1°C increments.



FIG 6. Block diagram of decoding sensor data.

## 4 Desired Temperature Control Module



FIG 7. State machine describing the One Press Filter.

#### 5 DC Motor Control Module



FIG 6. 3.3V to 5V DC PWM Motor Driver Schematic.

- 6 UART Serial Communication Module
- 7 VGA BRAM Display Module
- 8 Digital PID Control Module
- 8.1 Discrete PID Control Background

$$\begin{split} e[k] &= r[k] - y[k] \\ f[k+1] &= K_p e[k] + K_i \sum e[k] T_s + K_d \frac{e[k] - e[k-1]}{T_s} \\ T_s &= 0.01s \end{split}$$

The below code sample is the VHDL implementation of the discrete PID controller shown in the equations above.

```
elsif(samplingRateClock'event and samplingRateClock='1') then
    error := (setpoint - sensorFeedbackValue); --compute new error e[k]
    errorSum := errorSum + error; --continually compute discrete integral
    if(errorSum > 10000) then --integral wind up check
        errorSum := 10000;
    elsif(errorSum < -10000) then
        errorSum := -10000;
    end if;
    errorChange := error - previousError; --compute discrete derivative
    output := (kp*error + ki*errorSum + kd*errorChange)/100; --compute and scale output
    previousError := error; --save error for use in next iteration for discrete derivative
    if(output>100) then --saturate sensor if needed
        output := 100;
    elsif(output<0)then
        output:=0;</pre>
```

```
end if;
controllerOutput<= output;
end if;
```

#### 8.2 System Identification

$$x[k+1] = Ax[k] + B(\delta[k] - f[k])$$
$$y[k] = Cx[k]$$

$$\boldsymbol{x}[k+1] = \begin{bmatrix} 1 & 0.001 & 0 & 0 \\ 0 & 1 & -0.00196 & 0 \\ 0 & 0 & 1 & 0.001 \\ 0 & 0 & 0.02352 & 1 \end{bmatrix} \boldsymbol{x}[k] + \begin{bmatrix} 0 \\ 0.002 \\ 0 \\ -0.004 \end{bmatrix} u[k]$$

$$oldsymbol{y}[k] = egin{bmatrix} 1 & 0 & 0 & 0 \ 0 & 0 & 1 & 0 \end{bmatrix} oldsymbol{x}[k]$$

# 8.3 Digital PID Control System Design

$$K_p = 545 \ K_i = 150 \ K_d = 22$$

#### 9 Temperature Sensor Module

#### 10 References

- [1] http://bytebash.com/2011/10/rs232-uart-vhdl
- [2] http://www.xilinx.com/support/documentation/user\_guides/ug480\_7Series\_XADC.pdf, page 23

# 11 Appendix

1. VHDL implementation of main components.