

## **Laboratory 1: Full Adder**

## 1 Introduction

One of the basic building blocks of a computer is the central processing unit [CPU]. The job of the CPU is to receive input data, perform a mathematical operation upon it, and then generate output data. Shown below are the three main components of the CPU that aid in the execution of the required mathematical operation upon the input data. The



Figure 1. CPU Block Diagram.

Arithmetic Logic Unit [ALU] is essentially a calculator that performs addition, subtraction, multiplication, division, and several logic functions such as 'and', 'or', 'not', etc.. The inputs to the ALU as well as the results from the ALU are stored in the general purpose registers that are connected to the ALU. All of the coordination between the ALU and the registers is handled by the aptly named control unit [CU] which oversees all of the operations of the CPU. Combining the ALU, CU, and registers together creates a very flexible and powerful computing platform called a central processing unit [CPU] or microprocessor [if all of the functions are implemented on a single chip which is usually the case today]. The goal of this lab is to start working on ALU development by creating a basic single

bit addition circuit. This circuit will eventually be updated to perform multiple bit addition and then integrated with subtraction, multiplication, division, and logic circuits to create your very own ALU.

## 2 PRELAB

Fill in the below truth table for a single bit adder with carry input and carry output. Also draw the basic hardware circuit on the right that implements the truth table. Hint: see hierarchy lecture notes on MyCourses.



| 3   | Bı                | ehavioral Single Bit Adder Implementation                                                                           |
|-----|-------------------|---------------------------------------------------------------------------------------------------------------------|
| Cod | de u <sub>l</sub> | p a behavioral implementation of the single bit adder hardware circuit from the prelab. Make sure to:               |
|     |                   | Include an appropriate header and comments.                                                                         |
|     |                   | Remove all tabs from your code.                                                                                     |
|     |                   | Use version control.                                                                                                |
|     |                   | Use scripting.                                                                                                      |
|     |                   | Save this design in a folder under lab1 labeled something like adderSingleBitBehavioral.                            |
|     |                   | Simulate the design in Modelsim and obtain a signoff.                                                               |
| 4   | S                 | TRUCTURAL SINGLE BIT ADDER IMPLEMENTATION                                                                           |
| Cod | de ur             | p a structural/hierarchical implementation of the single bit adder hardware circuit from the prelab. Make sure to:  |
|     |                   | Include an appropriate header and comments.                                                                         |
|     |                   | Remove all tabs from your code.                                                                                     |
|     |                   | Use version control.                                                                                                |
|     |                   | Use scripting.                                                                                                      |
|     |                   | Save this design in a folder under lab1 labeled something like adderSingleBitStructural.                            |
|     |                   | Simulate the design in Modelsim and obtain a signoff.                                                               |
| 5   | V                 | ERSION CONTROL                                                                                                      |
| Pas | te ir             | n a screen shot of your version control commits by right clicking on your lab1 folder and then selecting 'show log' |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |
|     |                   |                                                                                                                     |

## 6 DELIVERABLES

To receive full credit for this lab one must hand in the below items no later than 168 hrs [7 days] after the start of one's lab session. Signoffs can be obtained after the due date as long as the time stamp of the code is from before the deadline.

| <ul> <li>Hard copy of this docum</li> </ul> |
|---------------------------------------------|
|---------------------------------------------|

|   | Hard copy of behavioral in | plementation file | no tabs and | print from note | pad++ with ' | show svn | nbols' oi | nl. |
|---|----------------------------|-------------------|-------------|-----------------|--------------|----------|-----------|-----|
| _ |                            |                   |             |                 |              |          |           | ٠.٦ |

- o adder\_single\_bit\_behavioral.vhd
- ☐ Hard copy of structural implementation files [no tabs and print from notepad++ with 'show symbols' on].
  - o adder\_single\_bit\_structural.vhd
  - o alu\_or.vhd
  - o alu\_xor.vhd
  - o alu\_and.vhd

| 7 | C | _  |    | <b>-</b> |    |
|---|---|----|----|----------|----|
| / | 2 | GI | N( | )F       | ES |

Name: \_\_\_\_\_

| Category                 | Initials | Date | Points |
|--------------------------|----------|------|--------|
| Prelab                   |          |      | /10    |
| Behavioral Demonstration |          |      | /25    |
| Structural Demonstration |          |      | /25    |
| Version Control          |          |      | /10    |
| Header/Comments/Tabs     |          |      | /10    |
| Deliverables             |          |      | /20    |
|                          | /100     |      |        |