## NATIONAL UNIVERSITY OF SINGAPORE

### **SCHOOL OF COMPUTING**

# MID-TERM TEST AY2016/17 Semester 2

#### CS2100 — COMPUTER ORGANISATION

8 March 2017 Time Allowed: **1 hour 30 minutes** 

### **INSTRUCTIONS**

- 1. This question paper contains **TEN (10)** questions (excluding the bonus question) and comprises **NINE (9)** printed pages.
- 2. An **Answer Sheet**, comprising **TWO (2)** printed page, is provided for you.
- 3. Write your **Name**, **Matriculation Number** and **Tutorial Group Number** on the Answer Sheet with a **PEN**.
- 4. Answer **ALL** questions within the space provided on the Answer Sheet.
- 5. You may write your answers in pencil (at least 2B).
- 6. Submit only the Answer Sheet at the end of the test. You may keep the question paper.
- 7. This is a **CLOSED BOOK** test. However, an A4 single-sheet double-sided handwritten reference sheet is allowed.
- 8. Maximum score is 40 marks.
- 9. Calculators and computing devices such as laptops and PDAs are not allowed.
- 10. Pages 7 and 8 are for your rough work. They contain blank truth tables, K-maps and state table for your use.
- 11. Page 9 contains the MIPS Reference Data sheet.

|  | END O | <b>FINSTRUCTIONS</b> |  |
|--|-------|----------------------|--|
|--|-------|----------------------|--|

### **Bonus question:**

0. [This is the bonus question which is worth 1 mark. The mark of this question will only be added if the total mark scored is less than 40.]

On 2<sup>nd</sup> February 2017, Aaron shared a story in his lecture about cookies. What is the title of that story?

- A. "Four-and-three-quarter cookies"
- B. "Six-and-a-half cookies"
- C. "Seven cookies"
- D. "How to cook cookies like a booky rooky"
- E. "I have a cookie... I have a monster... ah, cookie monster!"
- F. I think this must be a trick question. He didn't tell any story on that day, but he nearly fainted as he didn't take any cookies on that day.

**Questions 1 – 5:** Each multiple-choice-question has only <u>one</u> correct answer. Write your answers in the boxes on the **Answer Sheet**. Two marks are awarded for each correct answer and no penalty for wrong answer.

1. Given the following hexadecimal representation in IEEE 754 single-precision floating-point number system:

### C O B C O O O O

What decimal value does it represent?

- A. -1.875
- B. -5.875
- C.  $-15 \times 2^{124}$
- D.  $-47 \times 2^{124}$
- E. None of the above.
- 2. Given the following MIPS code fragment, encode the **bne** instruction. (The MIPS Reference Data sheet is provided on page 9.)

```
here: addi $t1, $t1, 2
add $t2, $t2, $t1
bne $t2, $t0, here
```

- A. 150AFFFE
- B. 1548FFFE
- C. 1548FFFD
- D. 150AFFFD
- E. None of the above.

3. What is the following Boolean expression in  $\Pi M$  form?

$$F3(W,X,Y,Z) = Y' \cdot W + Y' \cdot Z + Z' \cdot Y \cdot X$$

- A.  $F3(W,X,Y,Z) = \Pi M(0, 2, 3, 4, 7, 10, 11, 15)$
- B.  $F3(W,X,Y,Z) = \Pi M(1, 5, 6, 8, 9, 12, 13, 14)$
- C.  $F3(W,X,Y,Z) = \Pi M(0, 2, 8, 9, 10, 12, 13, 14)$
- D.  $F3(W,X,Y,Z) = \Pi M(0, 2, 3, 4, 5, 10, 11, 14)$
- E. None of the above.
- 4. Simplify the following expression of a 15-variable Boolean function. m's are the minterms and M's the maxterms.

$$(m3125 \cdot M987 \cdot m1025) + m895 \cdot (M2222 + M618)$$

- A. 0
- B. 1
- C. M987
- D. m895
- E. M987 + m895
- 5. You are given a 2×4 decoder with 1-enable and active high outputs, and a 2-bit magnitude comparator, as shown below.

Which of the following Boolean functions can be implemented using either or both of the above devices <u>without</u> any additional logic gate? Note that complemented literals are <u>not</u> available. Logical constants 0 and 1 are always available.

- (i)  $F5a(A, B, C, D) = A \cdot B \cdot C'$
- (ii)  $F5b(A, B, C, D) = \Sigma m(1,2,3)$
- (iii)  $F5c(A, B, C, D) = \Sigma m(1,3,5,7)$
- A. Only (i).
- B. Only (i) and (ii).
- C. Only (i) and (iii).
- D. Only (ii) and (iii).
- E. All of (i), (ii) and (iii).

Questions 6 – 10: Write your answer in the space provided on the **Answer Sheet**. You do not need to show workings, unless otherwise stated.

# 6. [5 marks]

(a) How many PIs (prime implicants) and EPIs (essential prime implicants) are there in the K-map of the function below? Note that X denotes don't-care values. [2 marks]

$$F6a(A, B, C, D) = \Sigma m(3, 4, 5, 7, 11, 14) + \Sigma X(2, 6, 8, 12, 15)$$

(b) Given the following magnitude comparator, write the Boolean function F6b(A,B,C,D) in  $\Sigma m$  form. [3 marks]



# 7. [6 marks]

The following sequential circuit cycles through 6 states *ABC*. Two states are unused. The circuit is implemented using a *JK* flip-flop for *A*, a *D* flip-flop for *B*, and a *T* flip-flop for *C*.



On the answer sheet, complete the state diagram by filling in the state numbers which are in decimal, as well as the state transition from the unused state. Two states (000 or 0 in decimal, and 110 or 6 in decimal) have been filled for you.

# 8. [5 marks]

Implement the following function using a single 4:1 multiplexer with at most one additional logic gate. Complemented literals are not available.

$$F8(A, B, C, D) = \Pi M(0, 1, 2, 5, 9, 13)$$

# 9. [8 marks]

Study the following circuit which uses a half adder, a 2×4 decoder with 1-enable and active high outputs, and three devices each with a 1-enable control (*EN*):

- A (+1)-device: it takes in two inputs P and Q and produces 3-bit output with value P+Q+1.
- A (+2)-device: it takes in two inputs P and Q and produces 3-bit output with value P+Q+2.
- A ( $\times$ 2)-device: it takes in two inputs P and Q and produces 3-bit output with value (P+Q) $\times$ 2.



The above circuit is too complex. Redesign the circuit using the minimum number of logic gates. Write your expressions for X, Y and Z (6 marks) and draw the logic diagram of your circuit (2 marks). Complemented literals are not available.

# 10. [6 marks]

Study the MIPS code below, given that \$s0 and \$s1 have been assigned the starting addresses of integer arrays A and B respectively. You need to determine the value of \$s2 after the code is executed.

The MIPS Reference Data sheet is provided on page 9.

```
addi $s2, $zero, 0
          addi $t0, $s0, 0
          addi $t1, $s1, 0
          addi $t4, $zero, 0
          addi $t5, $zero, 24
               $t4, $t5, out
loop:
          beg
               $t2, 0($t0)
          lw
               $t3, 0($t1)
          lw
          beq $t2, $zero, out
          beg $t3, $zero, out
               $t2, $t3, notequal
               $s2, $s2, $t2
          add
notequal: addi $t4, $t4, 4
          add $t0, $s0, $t4
               $t1, $s1, $t4
          add
          j
               loop
out:
```

What is the value of \$s2 after the code is executed, given the following arrays?

### ——— END OF PAPER ———

(Blank truth tables, K-maps and state table are provided in the next two pages.)

# This page is for your rough work.

| Α | В | С | D |  |
|---|---|---|---|--|
| 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 1 |  |
| 0 | 0 | 1 | 0 |  |
| 0 | 0 | 1 | 1 |  |
| 0 | 1 | 0 | 0 |  |
| 0 | 1 | 0 | 1 |  |
| 0 | 1 | 1 | 0 |  |
| 0 | 1 | 1 | 1 |  |
| 1 | 0 | 0 | 0 |  |
| 1 | 0 | 0 | 1 |  |
| 1 | 0 | 1 | 0 |  |
| 1 | 0 | 1 | 1 |  |
| 1 | 1 | 0 | 0 |  |
| 1 | 1 | 0 | 1 |  |
| 1 | 1 | 1 | 0 |  |
| 1 | 1 | 1 | 1 |  |

| Α | В | С | D |  |
|---|---|---|---|--|
| 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 1 |  |
| 0 | 0 | 1 | 0 |  |
| 0 | 0 | 1 | 1 |  |
| 0 | 1 | 0 | 0 |  |
| 0 | 1 | 0 | 1 |  |
| 0 | 1 | 1 | 0 |  |
| 0 | 1 | 1 | 1 |  |
| 1 | 0 | 0 | 0 |  |
| 1 | 0 | 0 | 1 |  |
| 1 | 0 | 1 | 0 |  |
| 1 | 0 | 1 | 1 |  |
| 1 | 1 | 0 | 0 |  |
| 1 | 1 | 0 | 1 |  |
| 1 | 1 | 1 | 0 |  |
| 1 | 1 | 1 | 1 |  |

| Α | В | С | D |  |  |  |
|---|---|---|---|--|--|--|
| 0 | 0 | 0 | 0 |  |  |  |
| 0 | 0 | 0 | 1 |  |  |  |
| 0 | 0 | 1 | 0 |  |  |  |
| 0 | 0 | 1 | 1 |  |  |  |
| 0 | 1 | 0 | 0 |  |  |  |
| 0 | 1 | 0 | 1 |  |  |  |
| 0 | 1 | 1 | 0 |  |  |  |
| 0 | 1 | 1 | 1 |  |  |  |
| 1 | 0 | 0 | 0 |  |  |  |
| 1 | 0 | 0 | 1 |  |  |  |
| 1 | 0 | 1 | 0 |  |  |  |
| 1 | 0 | 1 | 1 |  |  |  |
| 1 | 1 | 0 | 0 |  |  |  |
| 1 | 1 | 0 | 1 |  |  |  |
| 1 | 1 | 1 | 0 |  |  |  |
| 1 | 1 | 1 | 1 |  |  |  |





# This page is for your rough work.

| Α | В | С |  |  |  |  |
|---|---|---|--|--|--|--|
| 0 | 0 | 0 |  |  |  |  |
| 0 | 0 | 1 |  |  |  |  |
| 0 | 1 | 0 |  |  |  |  |
| 0 | 1 | 1 |  |  |  |  |
| 1 | 0 | 0 |  |  |  |  |
| 1 | 0 | 1 |  |  |  |  |
| 1 | 1 | 0 |  |  |  |  |
| 1 | 1 | 1 |  |  |  |  |

②

OPCODE

(2) 35/--/--

0 /--/--/10

0 /--/--/12

10 /0/--/0

0/--/--/18

0/--/--/3

3d/--/--/--

(6) 0/--/--/19

(2) 39/--/--

(2)

# MIPS Reference Data

| A | Í  | V |   |
|---|----|---|---|
| ŧ | È, |   | Ę |
| 4 | Ζ. | D | 7 |

①

| CORE INSTRUCTI                 | ON SE                        |                           |                                                                                                                                                  |         | OPCODE                |
|--------------------------------|------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|
| NAME, MNEMO                    | NIC                          | FOR-<br>MAT               |                                                                                                                                                  |         | / FUNCT<br>(Hex)      |
| Add                            | add                          | R                         | R[rd] = R[rs] + R[rt]                                                                                                                            | (1)     | 0/20 <sub>hex</sub>   |
| Add Immediate                  | addi                         | I                         | R[rt] = R[rs] + SignExtImm                                                                                                                       | (1,2)   | 8 <sub>hex</sub>      |
| Add Imm. Unsigned              | addiu                        |                           | R[rt] = R[rs] + SignExtImm                                                                                                                       | (2)     |                       |
| Add Unsigned                   | addu                         | R                         | R[rd] = R[rs] + R[rt]                                                                                                                            | (-,     | 0 / 21 <sub>hex</sub> |
| And                            | and                          | R                         | R[rd] = R[rs] & R[rt]                                                                                                                            |         | 0 / 24 <sub>hex</sub> |
| And Immediate                  | andi                         | 1                         | R[rt] = R[rs] & ZeroExtImm                                                                                                                       | (3)     | chex                  |
| Branch On Equal                | beq                          | Ī                         | if(R[rs]==R[rt])<br>PC-PC+4+BranchAddr                                                                                                           | (4)     | 4 <sub>hex</sub>      |
| Branch On Not Equal            | bne                          | I                         | if(R[rs]!=R[rt])<br>PC=PC+4+BranchAddr                                                                                                           | (4)     | 5 <sub>hex</sub>      |
| Jump                           | j                            | J                         | PC=JumpAddr                                                                                                                                      | (5)     | 2 <sub>hex</sub>      |
| Jump And Link                  | jal                          | J                         | R[31]=PC+8;PC=JumpAddr                                                                                                                           | (5)     | 3 <sub>hex</sub>      |
| Jump Register                  | jr                           | R                         | PC=R[rs]                                                                                                                                         |         | 0 / 08 <sub>hex</sub> |
| Load Byte Unsigned             | 1bu                          | I                         | R[rt]={24'b0,M[R[rs]<br>    SignExtImm](7:0)}                                                                                                    | (2)     | 24 <sub>hex</sub>     |
| Load Halfword<br>Unsigned      | lhu                          | I                         | R[rt]={16'b0,M[R[rs]<br>+SignExtImm](15:0)}                                                                                                      | (2)     | 25 <sub>hex</sub>     |
| Load Linked                    | 11                           | I                         | R[rt] = M[R[rs] + SignExtImm]                                                                                                                    | (2.7)   | $30_{hex}$            |
| Load Upper Imm.                | _::i                         | I                         | $R[rt] = \{imm, 16'b0\}$                                                                                                                         |         | $f_{hex}$             |
| Load Word                      | lw                           | ]                         | R[rt] = M[R[rs] + SignExtImm]                                                                                                                    | (2)     |                       |
| Nor                            | nor                          | R                         | $R[rd] = \sim (R[rs] \mid R[rt])$                                                                                                                |         | 0 / 27 <sub>hex</sub> |
| Or                             | or                           | R                         | $R[rd] = R[rs] \mid R[rt]$                                                                                                                       |         | 0 / 25 <sub>hex</sub> |
| Or Immediate                   | ori                          | 1                         | R[rt] = R[rs]   ZeroExtImm                                                                                                                       | (3)     | 11071                 |
| Set Less Than                  | slt                          | R                         | $R[rd] - (R[rs] \le R[rt])?1:0$                                                                                                                  |         | 0 / 2a <sub>hex</sub> |
| Set Less Than Imm.             | slti                         | 1                         | $R[rt] = (R[rs] \le SignExtImm)? 1$                                                                                                              | : 0 (2) | $\mathbf{a}_{hex}$    |
| Set Less Than Imm.<br>Unsigned | sitiu                        | I                         | R[rt] = (R[rs] < SignExtImm) $? 1:0$                                                                                                             | (2,6)   | $b_{hex}$             |
| Set Less Than Unsig.           | sltu                         | R                         | $R[rd] - (R[rs] \le R[rt]) ? 1 : 0$                                                                                                              | (6)     | 0 / 2b <sub>hex</sub> |
| Shift Left Logical             | sll                          | R                         | $R[rd] = R[rt] \ll shamt$                                                                                                                        |         | $0/00_{\rm hex}$      |
| Shift Right Logical            | srl                          | R                         | R[rd] = R[rt] >> shamt                                                                                                                           |         | 0 / 02 <sub>hex</sub> |
| Store Byte                     | sb                           | I                         | M[R[rs]+SignExt[mm](7:0) = R[rt](7:0)                                                                                                            | (2)     | 28 <sub>hex</sub>     |
| Store Conditional              | sc                           | I                         | $\begin{aligned} M[R[rs] + SignExtImm] &= R[rt]; \\ R[rt] &+ (atomic)? 1:0 \end{aligned}$                                                        | (2,7)   | 38 <sub>hex</sub>     |
| Store Halfword                 | sh                           | I                         | M[R[rs]+SignExtImm](15:0) = R[rt](15:0)                                                                                                          | (2)     | 29 <sub>hex</sub>     |
| Store Word                     | sw                           | 1                         | M[R[rs]+SignExtImm] = R[rt]                                                                                                                      | (2)     | $2b_{hex}$            |
| Subtract                       | sub                          | R                         | R[rd] = R[rs] - R[rt]                                                                                                                            | (1)     | 0 / 22 <sub>hex</sub> |
| Subtract Unsigned              | subu                         | R                         | R[rd] = R[rs] - R[rt]                                                                                                                            |         | 0 / 23 <sub>hex</sub> |
|                                | (2) Sig<br>(3) Ze<br>(4) Bra | nExtl<br>roExtl<br>anch A | se overflow exception mm = { 16{immediate[15]}, imm mm = { 16{1b'0}, immediate } ddr - { 14{immediate[15]}, imm et = { PC-4[31:28], address, 2'b | ediate, |                       |

#### BASIC INSTRUCTION FORMATS

| R | opcode          | rs          | rt       |       | rd      | shamt     | funct |
|---|-----------------|-------------|----------|-------|---------|-----------|-------|
| 1 | 31 26<br>opcode | 25 21<br>rs | 20<br>rt | 16 15 | 11      | immediate | -     |
|   | L               | L; .        | 20       | 16 15 | i       | •         | Ü     |
| J | opcode          | l           |          |       | address |           |       |
|   | 31 26           | 25          |          |       |         |           | 0     |

(6) Operands considered unsigned numbers (vs. 2's comp.)
 (7) Atomic test&set pair; R[rt] = 1 if pair atomic, 0 if not atomic

/ FMT /FT FOR-/ FUNCT NAME, MNEMONIC **OPERATION** MAT (Hex) Branch On FP True bolt. FI if(FPcond)PC=PC+4+BranchAddr (4) 11/8/1/--Branch On FP False belt FI if(!FPcond)PC=PC+4+BranchAddr(4) 11/8/0/--Divide div R Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt]0/--/--/1aDivide Unsigned divu R Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt](6) 0/--/--/1b FPAdd Single 11/10/--/0 add.s FR F[fd] = F[fs] + F[ft]FP Add 11/11/--/0 Double  ${F[ft],F[ft+1]}$ FP Compare Single cx.s• FR FPcond = (F[fs] op F[ft])? 1:0 11/10/--/γ c.x.d\* FR FPcond =  $\{\{F[fs], F[fs+1]\}\}$  op FP Compare 11/11/--/y Double {F[ft],F[ft+1]})?1:0 \* (x is eq. 1t, or 1e) (op is ==, <, or <=) (y is 32, 3c, or 3c) FP Divide Single div.s FR F[fd] = F[fs] / F[ft]11/10/--/3  $\texttt{div.d.} \ \, \mathsf{FR} \ \, \{\mathsf{F}[\mathsf{fd}], \mathsf{F}[\mathsf{fd+1}]\} = \{\mathsf{F}[\mathsf{fs}], \mathsf{F}[\mathsf{fs+1}]\} \, / \, \,$ FP Divide 11/11/--/3 Double FP Multiply Single mul.s FR F[fd] = F[fs] \* F[ft]11/10/--/2  $\texttt{mul.d} \quad FR \quad \{F[fd],F[fd+1]\} = \{F[fs],F[fs+1]\} *$ FP Multiply 11/11/--/2 Double {F[ft],F[ft+1]} FP Subtract Single sub.s FR F[fd]=F[fs] - F[ft] 11/10/--/1 sub.d  $FR = \{F[fd], F[fd+1]\} = \{F[fs], F[fs+1]\}$ FP Subtract 11/11/--/1 Double  ${F[ft],F[ft+1]}$ (2) 31/--/--Load FP Single lwc1 1 F[rt]=M[R[rs]+SignExtImm]

R[rd] = Hi

R[rd] = Lo

R[rd] = CR[rs]

 ${Hi,Lo} = R[rs] * R[rt]$  ${Hi,Lo} = R[rs] * R[rt]$ 

R[rd] = R[rt] >>> shamt

M[R[rs]+SignExtInm] = F[rt]

M[R[rs]+SignExtImm] = F[rt];

M[R[rs]+SignExtImm+4] = F[rt+1]

## FLOATING-POINT INSTRUCTION FORMATS

1de1

mfhi R

 $\operatorname{mult} \ R$ 

sra

multu R

mflo R

R

swel I

**ARITHMETIC CORE INSTRUCTION SET** 

| FR | ор | code | fmt |      | ft |    |    | fs | fd        |   | funct |
|----|----|------|-----|------|----|----|----|----|-----------|---|-------|
|    | 31 | 26   | 25  | 212  | 20 | 16 | 15 | 11 | 10 6      | 5 | 0     |
| FI | op | code | fmt |      | ft |    |    |    | immediate | 2 |       |
|    | 31 | 26   | 25  | 21 2 | 20 | 16 | 15 |    |           |   | 0     |

F[tt]=M[R[rs]+SignExtImm];

F[rt+1]=M[R[rs]+SignExtImm+4]

#### **PSEUDOINSTRUCTION SET**

Load FP

Double

Multiply

Store FP

Double

Move From Hi

Move From Lo

Multiply Unsigned

Shift Right Arith.

Store FP Single

Move From Control mfc0

| NAME                         | MNEMONIC | OPERATION                                    |
|------------------------------|----------|----------------------------------------------|
| Branch Less Than             | blt      | if(R[rs] <r[rt]) pc="Label&lt;/th"></r[rt])> |
| Branch Greater Than          | ಹಿತ್ತ†   | if(R[rs]>R[rt]) PC = Label                   |
| Branch Less Than or Equal    | ble      | $if(R[rs] \le R[rt]) PC = Label$             |
| Branch Greater Than or Equal | bge      | $if(R[rs] \ge R[rt]) PC = Label$             |
| Load Immediate               | 11       | R[rd] = immediate                            |
| Move                         | move     | R[rd] = R[rs]                                |

#### REGISTER NAME, NUMBER, USE, CALL CONVENTION

| NAME        | NUMBER | USE                                                      | PRESERVEDACROSS |  |  |
|-------------|--------|----------------------------------------------------------|-----------------|--|--|
| NAME NUMBER |        | OSE                                                      | A CALL?         |  |  |
| \$zero      | 0      | The Constant Value 0                                     | N.A.            |  |  |
| \$at        | ]      | Assembler Temporary                                      | No              |  |  |
| \$v0-\$vl   | 2-3    | Values for Function Results<br>and Expression Evaluation | No              |  |  |
| \$a0-\$a3   | 4-7    | Arguments                                                | No              |  |  |
| \$t0-\$t7   | 8-15   | Temporaries                                              | No              |  |  |
| \$s0-\$s7   | 16-23  | Saved Temporaries                                        | Yes             |  |  |
| \$t8-\$t9   | 24-25  | Temporaries                                              | No              |  |  |
| \$k0-\$k1   | 26-27  | Reserved for OS Kernel                                   | No              |  |  |
| \$gp        | 28     | Global Pointer                                           | Yes             |  |  |
| \$sp        | 29     | Stack Pointer                                            | Yes             |  |  |
| \$fp        | 30     | Frame Pointer                                            | Yes             |  |  |
| \$ra        | 31     | Return Address                                           | Yes             |  |  |

Copyright 2009 by Elsevier, Inc., All rights reserved. From Patterson and Hennessy, Computer Organization and Design, 4th ed.