## **CPU** implemented by Verilog

email: LdTenacity666@163.com

In this experiment, I realize a simple cpu as a total machine by Verilog. The code can be organized as the modules shown below: **alu module, control module, io module, memory module, reg\_stack module, usb\_driver module, bcd module**. In the end, we organize those modules together as **a total machine**.

code: code of all modules in `code` directory screen: screen of all modules in `screen` directory the code is organized as below structure:

```
    ✓ ■ ... main (main.v) (1)

✓ ■ machine : machine (machine.v) (6)

∨ ● cpu : cpu (cpu.v) (6)
              instr_pointer : instr_pointer (instr_pointer.v)
              fetcher : instr_fetch (instr_fetch.v)
              decoder : instr_decode (instr_decode.v)
              stack : reg_stack (reg_stack.v)
              alu : alu (alu.v)
              control : control (control.v)
          data_mem : data_memory (data_memory.v)
          ssd : ssd_driver (ssd_driver.v)

✓ ■ io : io_driver (io_driver.v) (1)
              convert_to_bcd : convert_to_bcd (bcd.v)

✓ ● instr_memory : instr_memory (instr_memory.v) (1)
              mod1 : instr_memory_module (instr_memory.v)
          usb : usb_driver (usb_driver.v)
```

```
∨ ■ ... main (main.v) (1)
    machine : machine (machine.v) (6)
mem_main (data_memory_fpga_tb.v) (2)
      data_memory : data_memory (data_memory.v)
      ssd : ssd driver (ssd driver.v)

√ ● test (instr_fetch_tb.v) (2)
      fetcher : instr_fetch (instr_fetch.v)
      decoder : instr decode (instr decode.v)

✓ ■ alu_tb (alu_tb.v) (1)
      alu1 : alu (alu.v)
bcd : convert to bcd (bcd.v)

✓ ● control test (control test.v) (1)
      control1 : control (control.v)

✓ ● io_test (io_test.v) (1)

✓ ● io driver1 : io driver (io driver.v) (1)
         convert_to_bcd : convert_to_bcd (bcd.v)

✓ ● reg stack tb (reg stack tb.v) (1)
      rs : reg_stack (reg_stack.v)
user_driver_test (usb_driver_tb.v) (1)
      usb_driver1 : usb_driver (usb_driver.v)
```

## 1. Alu module

This module is mentioned in Lab1, and you can check the result snapshot in screen directory and its code in code directory.

## 2. Control module (below shows the test data and the result)

```
assign testdata[0] = { OP_LOAD, 1'd0, 8'h02, 1'd0, 1'd1, 8'd10};
assign testdata[1] = { OP_STORE, 1'd0, 8'h03, 1'd0, 1'd1, 8'd14};
assign testdata[2] = { OP_IN, 1'd0, 8'h03, 1'd0, 1'd1, 8'd4};
assign testdata[3] = { OP_OUT, 1'd0, 8'h00, 1'd0, 1'd1, 8'd4};
assign testdata[4] = { OP_JMP, 1'd0, 8'h02, 1'd0, 1'd1, 8'd12};
assign testdata[5] = { OP_BR, 1'd0, 8'h03, 1'd0, 1'd1, 8'd5};
assign testdata[6] = { OP_LOADLO, 1'd0, 8'h02, 1'd0, 1'd1, 8'd8};
assign testdata[7] = { OP_LOADHI, 1'd0, 8'h01, 1'd0, 1'd1, 8'd2};
```



3. IO module (below shows the test data and the result when the port is set as PORT\_TO\_BITS, there are 7 ports type, and you can check all 7 results when the ports choose different types in the screen directory)

```
assign iodata[0] = {4' b1, 8' b00000001, 1' b1, 1' b1, PORT_IO_LED, 16' h0001};
assign iodata[1] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_HEX, 16' h0001};
assign iodata[2] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_DEC, 16' h0001};
assign iodata[3] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_CHAR, 16' h0001};
assign iodata[4] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_BITS, 16' h0001};
assign iodata[5] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_SWITCH, 16' h0001};
assign iodata[6] = {4' b1, 8' b000000001, 1' b1, 1' b1, PORT_IO_BUTTON, 16' h0001};
```

Below is shown the result when port is set as PORT\_TO\_BITS



**4. Memory module** (below shows the test data set, the result and the message in the console)

```
assign data[0] = { 16' h1, 16' h1, X, SET, 16' h0 };
assign data[1] = { 16' h2, 16' h4, X, SET, 16' h0 };
assign data[2] = { 16' h3, 16' h9, X, SET, 16' h0 };
assign data[3] = { 16' h0, 16' h1, X, X, 16' h0 };
assign data[4] = { 16' h0, 16' h3, X, X, 16' h0 };
assign data[5] = { 16' h1, 16' h8, GET, X, 16' h1 };
assign data[6] = { 16' h2, 16' h1, GET, X, 16' h4 };
assign data[7] = { 16' h3, 16' h2, GET, X, 16' h9 };
```



```
source mes_main_tol

# set curr_wave [current_wave_config]

# if [[Intern [set_db]text]] > 0 {

# if [[Intern [set_db]text]] > 0 {

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 1000ns

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 1000ns

# set_troperty needs_save false [current_wave_config]

# run 1000ns

# run 100ns

# ru
```

**5. Register-stack module** (there are three types in the register-stack module, they are get, reset and set, the test data is shown below contains three types, and outputs of those three types are also shown in the below)

```
assign rsdata[0] = {4'b1001, 4'b1010, 16'b1010111101010011, 1'b1, 1'b0, 1'b0}; assign rsdata[1] = {4'b1001, 4'b1010, 16'b1010111101010011, 1'b0, 1'b1, 1'b0}; assign rsdata[2] = {4'b1001, 4'b1010, 16'b1010111101010011, 1'b0, 1'b0, 1'b1};
```





6. USB driver module (test data and result)

```
reg usb_write = 1;
reg usb_astb = 0;
reg usb_dstb = 1;
```



7. **bcd module** (message in the console and the result, as you can see the in==recons which means the bcd module runs successfully)

```
in =
        1, out = 0001, recons =
                                   1, ok = 1
in =
        2, out = 0002, recons =
                                     2, ok = 1
in =
        3, out = 0003, recons =
                                     3, ok = 1
in =
        4, out = 0004, recons =
                                     4, ok = 1
in =
        5, out = 0005, recons =
                                     5, ok = 1
      6, out = 0006, recons =
in =
                                     6, ok = 1
in =
        7, out = 0007, recons =
                                     7, ok = 1
in = 8, out = 0008, recons =
                                   8, ok = 1
in = 9, out = 0009, recons = 9, ok = 1
bcd project - [D/Data/semesterb/c o s/Lab/Lab2/bcd project/bcd project.xpr) - Vivado 2019.2
```



8. total machine (test data set and the result)

```
assign machdb[0]={8' b00000001, 4' b0000, 1' b1, 1' b1, 1' b1}; assign machdb[1]={8' b00000010, 4' b0001, 1' b1, 1' b0, 1' b0}; assign machdb[2]={8' b00000011, 4' b0010, 1' b0, 1' b1, 1' b0}; assign machdb[3]={8' b00000100, 4' b0011, 1' b0, 1' b0, 1' b1};
```

