

KTH Information and Communication Technology

# AN AUTOMATED DESIGN FLOW FOR FAST PROTOTYPING OF SIMULINK MODELS ONTO MPSOC

{frobino, johnnyob}@kth.se





# PROBLEM

Simulink is an industrial de-facto standard for building executable models of embedded systems at system-level.

Once the Simulink system-level model has been validated through simulation, the problem arises as how to automate the generation of a working prototype from the Simulink system-level model.

In addition, the techniques enabling fastprototyping of Simulink system-level models should target implementations **onto state of the art multi-processor systems on chip** (MPSoCs).

# CONTRIBUTIONS

- 1. to automate the synthesis of a Simulink model onto a network-on-chip (NoC) based MPSoC implemented on FPGA;
- 2. to constrain the **Simulink** model and its **MPSoC** implementation to share a common semantics domain;
- 3. to propose a **generic method** based on the established **theory of computation models** (MoC);

# TOOL FEATURES

- Prototype heterogeneous NoC-based systems for Xilinx and Altera FPGAs
  - Nios2, Leon3, uBlaze, custom HW
- Design and prototyping time heavily reduced
- Targets low cost FPGAs (low memory and low logic elements availability)
- Easy integration with commercial tools for FPGA development (Altera QSYS and Xilinx XPS)

# PLATFORM-BASED DESIGN FLOW Digital Source with noise Compatibility Digital Filter - Highpass Digital Filter - Lowpass Simulink Embedded Coder System-level C code: rt\_onestep function(s) specification Extraction of rt\_onestep, one for each subsystem NoC System Generator C code: clean process function(s) VHDL files | HB wrapper HW/SW compilation RTL MPSoC Prototype synthesis on FPGA specification PE 1 PE 0 PERFORMANCES and MEMORY REQUIREMENTS WCET - Min. $t_{HB}$ [ms] 8,00 Min. HB period[ms] Mem. req. w/o OS [KB] +20 for each PE Mem. req. eCos [KB] *PE 3* +2 for each PE *PE 2* Mem. req. uCLinux [MB] 25

# DESIGN FLOW STEPS

#### Step 1

System-level model with Simulink; Simulation of the system; Embedded Coder: C code generation;

#### Step 2

XML description of the target platform; NoC System Generator:

- generation of platform HDL;
- generation of process wrappers;

#### Step 3

Extraction of rt\_onestep function from the Embedded Coder generated C files;

Embed the "clean" rt\_onestep function in the process wrapper (HB wrapper), scheduling its execution on the HB ticks;

#### Step 4

Compilation of the HDL for FPGA; Compilation of the C code for each PE;

### Step 5

Configure the FPGA;

Download and run the compiled SW for each PE;

Collect the prototype results;

# XML PLATFORM DESCRIPTION





# HB COMPLIANT MPSOC



# REFERENCES

- [1] Robino, F.; Öberg, J., From SIMULINK to NoC-based MPSoC on FPGA. In Proceedings of the Conference on Design, Automation and Test in Europe, (DATE 2014). IEEE.
- [2] Robino, F.; Öberg, J., The HeartBeat model: A platform abstraction enabling fast prototyping of real-time applications on NoC-based MPSoC on FPGA In *ReCoSoC* 2013. IEEE. doi: 10.1109/ReCoSoC.2013.6581536
- [3] http://forsyde.ict.kth.se/noc\_generator

# FUTURE WORK

- Extend wrappers to other MoCs
- Automatic generation of XML file from system-level model through Design Space Exploration