# High slew rate two stage A/AB and AB/AB op-amps with phase lead compensation at output node and local common mode feedback

Jaime Ramirez-Angulo
Klipsch School of Electrical and Computer Engineering
New Mexico State University
Box 30001/Dept.3-0
Las Cruces, NM 88003-0001
jramirez@nmsu.edu

Ramon G. Carvajal
Escuela Superior de Ingenieros
University of Seville
Camino de los Descubrimientos s/n
41092 Sevilla, Spain
carvajal@us.es

Antonio Lopez-Martin Dept. Electrical and Electronic Eng. Public University of Navarra E-31006 Pamplona, Spain antonio.lopez@unavarra.es

Abstract—Class A/AB and class AB/AB two stage op-amps with very high and symmetrical slew rate are introduced. They use output dominant pole with phase lead compensation. Resistive local common mode feedback is used to achieve a class AB output stage. One of the architectures uses also a class AB pseudo-differential pair to achieve class AB operation in the input stage. Experimental results verify slew rate enhancement factors of 12 and 50 for the A/AB and AB/AB circuits respectively. This is achieved with same bandwidth and noise and very small additional quiescent power dissipation or hardware complexity.

# I. Introduction

In some applications like in Low Dropout (LDO) regulators [1] two stage op-amps with a dominant output pole are used as shown in Fig. 1a,b. The dominant pole is given in this case by  $\omega_{pout}=1/[C_L(r_{o5}||r_{o6})]$ . Phase lead compensation by means of a series resistor R<sub>c</sub> is commonly used to create a left half plane zero at a frequency  $\omega_{pz}=1/(R_cC_L)$ . The zero compensates (partially) for the phase shift of the internal non dominant pole of the op-amp that has a value  $\omega_{px}=1/[C_x(r_{o3,4}||r_{o1,2})]$ . Where  $C_x$  is the parasitic capacitance at nodes x, x'. Phase lead compensation is required since these nodes are high impedance nodes and have poles  $\omega_{DX}$  that could cause unstable behavior. The conventional class A two stage op-amp (Fig. 1b) is characterized by a highly asymmetrical slew rate with the negative slew rate given by SR=2I<sub>B</sub>/C<sub>L</sub> where I<sub>B</sub> is the bias current. Slew rate can only be increased in class A op-amps by increasing the I<sub>B</sub> (and consequently the static power dissipation) of the output stage. Many two stage

op-amps with class AB output stage have been reported that are characterized by relatively modest effective slew rate improvement factors [2]-[4]. They require additional complex circuitry, and/or non-negligible additional static power dissipation, or increased supply voltages and/or PSRR degradation [5]. Local common mode feedback (LCMFB) consists of introducing resistors R connected between the drain and gate terminals of the load transistors as shown in Fig. 1c [6]. It provides class AB behavior to the shell formed by M5-M8 in one stage op-amps (OTAs). It enhances slew rate by increasing significantly the maximum swing at internal nodes x,x' of the OTA. It has the added advantage that it reduces the parasitic capacitance of the internal nodes of the op-amp [7] and increases for this reason the phase margin. This is due to the fact that with LCMFB the common gate node of the load transistors M3-M4 is signal grounded so that their gate-source capacitances do not contribute to C<sub>x</sub>. The gain in the first stage is given by  $A_I=g_{m1,2}(R||r_{o3,4})$  while the gain of the second stage is given by  $A_{II}=g_{mout}$   $(r_{o5}||r_{o6})$ . In an one stage op-amp the local common mode feedback resistors R has a low value so that the first stage has close to unity gain  $A_{I}$ ~  $g_{m1,2}R$ ~1 The internal pole  $\omega_{px}$ =1/( $C_xR$ ) is in this case a very high frequency pole and most of the open loop gain is achieved in the output node A<sub>ol</sub>=A<sub>II</sub>=g<sub>m1.2</sub>R<sub>out</sub>. A drawback of one stage op-amps based on this technique is that only relatively low open loop gains are possible since inclusion of output cascoding transistors to increase R<sub>out</sub> (and A<sub>ol</sub>) limits also seriously the maximum output current and with this the slew rate enhancement factor. This circuit is not capable of driving resistive loads due to the gain degradation caused by them. In this paper we discuss a two stage op-amp counterpart to the "super" OTA reported in [8] which has the same architecture of an OTA using resistive LCMFB. The main difference being that the value of R is selected so that gain is also provided in the first stage. This leads to high open loop gain, with very high and symmetrical slew rate, high output swing, low supply requirements and capability to drive resistive loads. We show that in spite of the fact that inclusion of a large resistor R to boost the open loop gain the op-amp decreases the internal pole  $f_{px}$  the op-amp can still have a stable behavior for moderate capacitive loads if phase lead compensation is used.

# II. SUPER CLASS AB TWO STAGE OP-AMP

Fig. 1b shows the architecture of the first proposed two stage op-amp denoted here A/AB op-amp. It has the same architecture of the one stage op-amp with LCMFB reported in [7]. The difference is that in this case high values are selected for resistors R comparable to the output resistance of an MOS transistor R~r<sub>o</sub> This is done to increase the open loop gain of the op-amp so that it performs as a two stage op-amp. This as opposed to the op-amp of [7] where the values of  $R\sim 1/g_m$  lead to close to unity gain in the first stage so that it performs as a one stage op-amp. The drawback is that the internal nondominant pole f<sub>px</sub> reduces its value causing potential instability but on the other hand given that LCMFB also reduces the effective parasitic capacitance at nodes x, x' and that phase lead compensation is used, the op-amp can remain stable even with relatively low load capacitances A simple analysis follows:



Fig. 1 (a) Op-amp with output dominant pole and phase lead compensation connected as voltage follower, (b) Conventional class A/A two stage op-amp (c) proposed class A/AB two stage op-amp with resistive local common mode feedback in input stage

The open loop gain of the op-amp is given by

$$A_{ol} = g_{m1,2} R g_{m5,6}(r_{o5} || r_{o6})$$
 (1)

The dominant output pole is

$$\omega_{\text{pout}} = 1/\left[C_{\text{L}}(r_{\text{o}5}||r_{\text{o}6})\right]$$
 (2)

The gain bandwidth product (in rad/s) is

GB= 
$$g_{m1,2}Rg_{m5,6}/C_L \sim g_{m1,2}r_og_{m5,6}/C_L$$
 (3)

The non-dominant pole  $\omega_{px}$  and half plane zero  $\omega_z$  are given by

$$\omega_z = 1/R_c C_L \text{ and } \omega_{px} = 1/(C_x R || r_{o3,4}). = 2/(C_x r_o)$$
 (4)

The condition for pole zero cancellation is to select following value for  $R_{\rm c}$ 

$$R_c = r_o C_x / (2C_L) \tag{5}$$

This condition can only be satisfied approximately given that all parameters are uncorrelated but in practice even if a relatively large mismatch (say 20%) between  $\omega_{px}$  and  $\omega_{z}$  exists partial cancellation allows to achieve high phase margin with large gain bandwidth products.

The quiescent voltage drop across resistors R is zero and the voltage at nodes x,x' sets accurately the quiescent current in M7-M8 to a value  $I_B$  (or  $2I_B$  in M5-M6, this assumes matched transistors). The selection of a large value for  $R{\sim}r_o$  leads to large swing at nodes x,x' so that under dynamic conditions the currents in the shell formed by M5-M8 can be essentially larger than the quiescent current  $I_B$ .

Fig 2a shows a modification of the circuit of Fig. 1b denoted here AB/AB op-amp that uses a pseudo class AB differential pair and. In this circuit the source node  $V_z$  has very low impedance node  $(R_z \! = \! 1/[g_m(g_m r_o)^2] \! \sim \! 1\Omega)$ . The voltage at  $V_z$  follows the common mode input voltage variations. This is achieved by means of a circuit denoted cascoded flipped voltage follower (CASFVF) [9]-[10] formed by MFVF, MB and MCS. The input common mode voltage  $V_{iCM}$  is sensed using a continuous-time capacitive averaging network formed by two capacitors with value C (shown in Fig. 2a).  $V_{iCM}$  is applied to the gate of MFVF. This causes gate source variations in M1 and M2 with equal and opposite values  $V_{GS1,2} \! = \! V_{GSQ} \ \pm V_d/2$  and lead to class AB operation with currents

$$I_{d1,2} = (\beta/2)[(V_{GSO} - V_T)^2 \pm V_d(V_{GSO} - V_T) + (V_d/2)^2]$$
 (6)



Fig. 2 (a) Two stage uncompensated op-amp with local common mode feedback and class AB input differential stage (b) DC transfer characteristic of input and output stages.



Fig. 3 Micrograph of fabricated test chip

Where  $I_{d1,2}$  can take values much higher than the quiescent current  $I_B$  as shown in Fig. 2b. Besides providing Class AB operation to the input stage the CASFVF does not degrade the common mode rejection as it is the case for pseudo differential class AB input stages where the common source node is tied directly to a low impedance node. In this case common mode input voltage variations lead to large variations



Fig. 4 Experimental pulse response of circuits of Figs 1a and 1b with CL=80pF: Top Trace: Conventional two stage op-amp of Fig. 1a. Bottom trace Proposed class A/AB two stage op-amp of Fig. 1b with R=50k $\Omega$ . Horizontal axis:1 $\mu$ s/div, vertical axis: 1V/div.



Fig. 5 Experimental response of circuits of Figs. 1a (bottom trace), 1b (middle trace) and 2 (top trace) with  $C_L$ =500pF and 250kHz  $2V_{pp}$  input pulse

in  $I_{d1}$ ,  $I_{d2}$ . This does not take place in the input stage of Fig. 2b given that node  $V_z$  follows input common mode voltage variations. For this reason the CMRR of the input stage of Fig. 2b is similar to the CMRR of a conventional differential input stage. The output stage currents  $I_{d5,6}$  of the circuit of Fig. 2a are further enhanced with respect to  $I_{d1,2}$  by the large signal swing caused by the resistive LCMFB at nodes  $V_x$ ,  $V_x$ . The combined effect of class AB operation of the input differential stage and LCMFB in the AB/AB circuit of Fig. 2a leads to output currents  $I_{out} = I_{d5} - I_{d6}$  that are much larger than in the A/AB circuit of Fig. 1b and essentially larger than the class A/A circuit of Fig. 1a as shown by the experimental results of following section. The total quiescent currents of the circuits of Fig1a, 1b and 2a are  $4I_B$ ,  $5I_B$  and  $6.5I_B$  respectively.

## III. EXPERIMENTAL RESULTS

A test chip prototype of the A, A/AB and AB/AB circuits of Fig. 1b, 1c and 2a respectively was fabricated in 0.5 µm CMOS technology (see micrograph in Fig. 3). Resistors R=50kΩ, Rc=330Ω (on chip) and unit transistor sizes were W/L=25/1 and 60/1 for PMOS and NMOS transistors respectively. The circuits were tested with I<sub>B</sub>=50µA in voltage follower configuration with V<sub>out</sub> connected directly on chip to the negative input terminal while V'out was made available off chip as shown in Fig. 1a. A 250kHz, 2Vpp input pulse signal and supply voltages V<sub>DD</sub>=2.2V, V<sub>SS</sub>=-2.2V were used. Fig. 4 shows the experimental pulse response of the circuits of Fig. 1a and 1b with  $C_L=80pF$ . They have slew rates  $SR=1V/\mu s$  for the conventional circuit Fig. 1a and SR=16V/µS for proposed class A/AB of Fig. 1b. Bandwidth was BW=15MHz. In simulations circuits showed stable behavior down to capacitive loads  $C_L=10pF$ , noise was  $10nV/\sqrt{Hz}$  for all circuits. Fig. 5 compares the pulse response of the circuits of Fig. 1a, 1b and 2a with C<sub>L</sub>=500pF. In this case slew rates had values SR=10V/us for the AB/AB op-amp of Fig. 2a, SR=2.5V/μs for the A/AB circuit of Fig. 1b and SR=0.2V/μs for the A/A circuit of Fig. 1a. This corresponds to maximum output currents with values 5mA, 1.1mA and 100μA respectively. These experimental results validate the efficient class AB behavior of the proposed structures.

### IV. CONCLUSION

Two class AB two stage op-amps were introduced. One of them uses LCMFB to implement an output stage with class AB behavior, the second one has in addition to LCMFB a class AB input stage. The A/AB and AB/AB circuits showed large experimental slew rate enhancement factors of 12.5 and 50 respectively. These are achieved with only 25% and 62% additional static power dissipation.

### ACKNOWLEDGMENTS

Authors would like to acknowledge financial support from the Spanish CICYT under projects TEC2007-67460-C03 and TIC2005-08091-C03-03.

# REFERENCES

- [1] C.K. Chava and J. Silva-Martinez, "A Frequency Compensation Scheme for LDO Voltage Regulators," *IEEE Transactions on Circuits* and Systems I, vol. 51 (6), June 2004, pp. 1041-1050.
- [2] D. M. Monticelli, "A quad CMOS single-supply op-amp with rail-to rail output swing," *IEEE J. Solid-State Circuits*, vol. SC-21, no. 6, pp. 1026–1034, Jun. 1986.
- [3] De Langen and H. J. Huising, "Compact low-voltage power-efficient operational amplifier cells for VLSI," *IEEE J. Solid-State Circuits*, vol. 33, no. 10, pp. 1482–1496, Oct. 1998.
- [4] F.You, S. H. K. Embabi, and E. Sanchez-Sinencio, "Low-voltage Class-AB buffers with quiescent current control," *IEEE J. Solid-State Circuits*, vol. 33, no. 6, pp. 915–920, May 1998

- [5] J. Ramirez-Angulo, R. G. Carvajal, A. Lopez-Martin, and J. A. Galan, "A free but efficient class AB two-stage operational amplifier," *IEEE Transactions on Circuits and Systems II*, vol. 53-, No. 7, July 2006, pp. 568-571.
- [6] B. Razavi, "Design of Analog CMOS Integrated Circuits," McGraw-Hill, 2001, New York. p. 131
- [7] J. Ramirez-Angulo and M. Holmes, "Simple technique using Local CMFB to enhance Slew Rate and bandwidth of one-Stage CMOS opamps," *Electronics Letters*, vol. 38, No 23, pp. 1409-1411, November 7<sup>th</sup> 2002,
- [8] A. J. López-Martín, S. Baswa, J. Ramirez-Angulo, and R. G. Carvajal, "Low-Voltage Super Class AB CMOs OTA Cells with very high Slew Rate and Power Efficiency," *IEEE Journal of Solid State Circuits*, Vol. 40, No. 5, May 2005. pp. 1068-1077.
- [9] S. Gupta, I. Padilla, J. Ramirez-Angulo, A. Torralba and M. Jimenez, "Comparison of Conventional and New Flipped Voltage Follower Structures," *IEEE Midwest Symposium on Circuits and Systems*, Cincinnati, OH August 21-23 2005
- [10] J. Ramirez-Angulo, A. Lopez-Martin and R. Chintham and R.G. Carvajal, "A CMOS Analog Squarer circuit," *Electronics Letters*, vol. 43 (20), Sept. 2007, pp. 1059-1060