| est ID | Feature                   | Test Name            | when reset is asserted, the DMA Core is                                                                                                                                                                                                                                                                | Input Stimulus  Apply clock;  axi_resetn = 0;                              | Expected                            | Checking Procedure From the Waveform. There           | Status                   | Comments/Screenshots |
|--------|---------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|--------------------------|----------------------|
| 1      | Reset                     | reset_test           | resetted and no read or write operation can happen unless configured.                                                                                                                                                                                                                                  |                                                                            | DMA core should reset.              | should be no read/write activity across all channels. | Pass                     |                      |
| 2      | MM2S Enable               | mm2s_enable_test     | Enables the Memory Mapped to Stream<br>Read Operation. The dut will start reading<br>from the provided base address and streams<br>the data on the AXI-Stream Interface.                                                                                                                               | Configure the DMA's internal registers as following:                       | dependent Operation                 |                                                       | In Progress              |                      |
| 3      | S2MM Enable               | s2mm_enable_test     | Enables the Stream to Memory Mapped Write Operation. The dut will take stream as input and start writing on the provided base address via AXI-4 Interface.                                                                                                                                             | 1. S2MM_DMACR = 32'h11003<br>2. S2MM_DA = 32'h0<br>3. S2MM_LENGTH = 32'h80 | B Boundary Protection               |                                                       | In Progress              |                      |
| 4      | 4 KB Boundary Protection  | boundary_test        | The AXI DMA should provide 4 KB address boundary protection (when configured in non-Micro DMA).                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 5      | Data Re-Alignment         | data_alignment_tes   | AXI DMA provides byte-level data realignment allowing memory reads and writes starting at any byte offset location.                                                                                                                                                                                    |                                                                            | Data Re-Alignment  AXI4 DATA WIDTHS |                                                       |                          |                      |
| 6      | 32 bits                   | axi_32_test          |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 7      | 64 bits                   | axi_64_test          |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 8      | 128 bits                  | axi_128_test         | AXI DMA has primary AXI4 data width support of 32, 64, 128, 256, 512, and, 1,024 bits                                                                                                                                                                                                                  |                                                                            |                                     |                                                       | Not Started              |                      |
| 9      | 256 bits                  | axi_256_test         |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 10     | 512 bits                  | axi_512_test         |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 11     | 1024 bits                 | axi_1024_test        |                                                                                                                                                                                                                                                                                                        | AXI                                                                        | -Stream DATA WIDTHS                 |                                                       | Not Started              |                      |
| 12     | 8 bits                    | axis_8_test          |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 13     | 16 bits                   | axis_16_test         |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 14     | 32 bits                   | axis_32_test         |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 15     | 64 bits                   | axis_64_test         | AXI DMA has primary AXI4-Stream data width support of 8, 16, 32, 64, 128, 256, 512, and, 1,024 bits                                                                                                                                                                                                    |                                                                            |                                     |                                                       | Not Started  Not Started |                      |
| 17     | 128 bits                  | axis_128_test        |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started  Not Started |                      |
| 18     | 256 bits                  | axis_256_test        |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 19     | 512 bits                  | axis_512_test        |                                                                                                                                                                                                                                                                                                        |                                                                            |                                     |                                                       | Not Started              |                      |
| 20     | 1024 bits  Read Interrupt | axis_1024_test       | DMA asserts mm2s_introut signal at the end of a read transfer when the IOC_IrqEn                                                                                                                                                                                                                       | Intern                                                                     | rupt on Completion (IOC)            |                                                       | Pass                     |                      |
| 21     | Write Interrupt           | write_interrupt_test | bit is set/enabled in MM2S_DMACR register.  DMA asserts <b>s2mm_introut</b> signal to                                                                                                                                                                                                                  |                                                                            |                                     |                                                       | Pass                     |                      |
| 22     | Run/Stop Bits             | rs_test              | S2MM_DMACR register.  Run/Stop control for controlling running and stopping of the DMA channel.  0 = Stop; 1 = Run  Note: For Direct Register mode pending commands/transfers are                                                                                                                      |                                                                            | Register Bits                       |                                                       | Not Started              |                      |
| 23     | Soft Reset                | soft_reset           | flushed or completed. AXI4-Stream outs are potentially terminated.  Setting either MM2S_DMACR.Reset = 1 or S2MM_DMACR. Reset = 1 resets the entire AXI DMA engine. After completion of a soft reset, all registers and bits are in the Reset State.  • 0 = Normal operation.  • 1 = Reset in progress. |                                                                            |                                     |                                                       | Not Started              |                      |
| 24     | Read Error                | read_error_test      | DMA asserts mm2s_introut signal to indicate read error when the Err_IrqEn bit is set/enabled in MM2S_DMACR register.                                                                                                                                                                                   |                                                                            | Interrupt on Error                  |                                                       | Not Started              |                      |
|        | Write Error               | write_error_test     | DMA asserts <b>s2mm_introut</b> signal to                                                                                                                                                                                                                                                              |                                                                            |                                     |                                                       | Not Started              |                      |
|        | Halted                    | halted_test          | When halted, writing to the LENGTH register has no effect on DMA operations.  • 0 = DMA Channel Running  • 1 = DMA Channel Halted                                                                                                                                                                      |                                                                            | Halted Bit                          |                                                       | Not Started              |                      |
| 27     | Idle                      | idle_test            | Indicates the state of AXI DMA operations.  • 0 = Not Idle ( Transfer not Complete)  • 1 = Idle ( Transfer is Complete)                                                                                                                                                                                |                                                                            |                                     |                                                       | Not Started              |                      |
|        | Slave Error               | slave_error_test     | This error occurs if the slave read from the Memory Map interface issues a Slave Error.  • 0 = No Slave Error  • 1 = Slave Error Detected                                                                                                                                                              |                                                                            | Error bits                          |                                                       | Not Started              |                      |
| )      | Decode Error              | decode_error_test    | This error occurs if the address request points to an invalid address.  • 0 = No Decode Error  • 1 = Decode Error Detected                                                                                                                                                                             |                                                                            |                                     |                                                       | Not Started              |                      |
| )      | MM2S_SA_MSB               | sa_msb_test          | DMA Supports a 64-bit source address when it's configured for a 64-bit address space.                                                                                                                                                                                                                  |                                                                            | 64-bit Addressing                   |                                                       | Not Started              |                      |
| 31     | MM2S_SA_MSB               | da_msb_test          | DMA Supports a 64-bit destination address when it's configured for a 64-bit address space.                                                                                                                                                                                                             |                                                                            |                                     |                                                       | Not Started              |                      |
| 32     | MM2S_LENGTH               | mm2s_length_test     | Indicates the number of bytes to transfer for the MM2S channel. Writing a non-zero value to this register starts the MM2S transfer.                                                                                                                                                                    |                                                                            | Length Register                     |                                                       | Not Started              |                      |
| 33     | S2MM_LENGTH               | s2mm_length_test     | Indicates the number of bytes to transfer for the S2MM channel. Writing a non-zero value to this register starts the S2MM transfer.  Note: S2MM_LENGTH >= Largest Packet Received on AXI4-Stream                                                                                                       |                                                                            |                                     |                                                       | Not Started              |                      |