Task: Update the input and output ports of your assigned module to use simple, non-enum and non-record types (both in VHDL and Verilog/System Verilog). This will make the design easier for beginners to understand and trace signal flow.

If you have any questions while working on it, or once you're done, please let me know so I can review your work and give feedback.

**Note**: You're welcome to use your own naming conventions—just try to keep them descriptive. If you can simplify or shorten the names I've used, it's even better—but no worries if not!

| INPUTS                             | # of bits |
|------------------------------------|-----------|
| clk, reset, Is_bubble,             | 1         |
| is_valid _in                       |           |
| Instruction_in, program_counter_in | 32        |

| outputs                                | # of bits |
|----------------------------------------|-----------|
| is_valid_temp                          | 1         |
| instruction_temp, program_counter_temp | 32        |

| outputs                                | # of bits |
|----------------------------------------|-----------|
| is_valid_out                           | 1         |
| instruction _out, program_counter _out | 32        |