IF STAGE (IF\_STA.vhd)

**Task:** Update the input and output ports of your assigned module to use **simple, non-enum and non-record types** (both in VHDL and Verilog). This will make the design easier for beginners to understand and trace signal flow.

If you have any questions while working on it, or once you're done, please let me know so I can review your work and give feedback.

**Note:** You're welcome to use your own naming conventions—just try to keep them descriptive. If you can simplify or shorten the names I've used, it's even better—but no worries if not!

Inputs:

1-bit: clk, reset

3-bits: is\_bubble

32-bits: br\_target

Outputs:

1-bit: after flush

The following signal below are the object of IF\_STAGE (I just broke it down for you)

3-bits: is\_valid

32-bits instruction, pc

Internal signals:

32-bits: pc\_fetch, pc\_current, instr\_reg, instr\_fetched

The following signal below are the object of temp\_reg (I just broke it down for you)

32-bits: temp\_pc, temp instr

3-bits: temp\_is\_valid