# 6. System Clock and Clock Options

#### 6.1 Clock Systems and their Distribution

Figure 6-1 presents the principal clock systems in the AVR and their distribution. All of the clocks need not be active at a given time. In order to reduce power consumption, the clocks to modules not being used can be halted by using different sleep modes, as described in "Power Management and Sleep Modes" on page 39. The clock systems are detailed below.

Asynchronous General I/O Flash and CPU Core ADC RAM Timer/Counter Modules EEPROM clk,  $\mathsf{clk}_\mathsf{CPU}$ AVR Clock Control Unit clk<sub>ASY</sub> clk<sub>FLASH</sub> System Clock Watchdog Timer Reset Logic Prescaler Watchdog clock Source clock Clock Watchdog Multiplexer Oscillator

Figure 6-1. Clock Distribution

Timer/Counter

### 6.1.1 CPU Clock – clk<sub>CPU</sub>

The CPU clock is routed to parts of the system concerned with operation of the AVR core. Examples of such modules are the General Purpose Register File, the Status Register and the data memory holding the Stack Pointer. Halting the CPU clock inhibits the core from performing general operations and calculations.

Crystal

Low-frequency

Crystal Oscillator

Calibrated RC

## 6.1.2 I/O Clock - clk<sub>I/O</sub>

The I/O clock is used by the majority of the I/O modules, like Timer/Counters, SPI, and USART. The I/O clock is also used by the External Interrupt module, but note that some external interrupts are detected by asynchronous logic, allowing such interrupts to be detected even if the I/O clock is halted. Also note that start condition detection in the USI module is carried out asynchronously when clk<sub>I/O</sub> is halted, TWI address recognition in all sleep modes.

## 6.1.3 Flash Clock - clk<sub>FLASH</sub>

The Flash clock controls operation of the Flash interface. The Flash clock is usually active simultaneously with the CPU clock.



External Clock