## 26.7 2-wire Serial Interface Characteristics

Table 26-6 describes the requirements for devices connected to the 2-wire Serial Bus. The ATmega48P/88P/168P/328P 2-wire Serial Interface meets or exceeds these requirements under the noted conditions.

Timing symbols refer to Figure 26-7.

**Table 26-6.** 2-wire Serial Bus Requirements

| Symbol                          | Parameter                                                      | Condition                                      | Min                                 | Max                          | Units |
|---------------------------------|----------------------------------------------------------------|------------------------------------------------|-------------------------------------|------------------------------|-------|
| V <sub>IL</sub>                 | Input Low-voltage                                              |                                                | -0.5                                | 0.3 V <sub>CC</sub>          | V     |
| V <sub>IH</sub>                 | Input High-voltage                                             |                                                | 0.7 V <sub>CC</sub>                 | V <sub>CC</sub> + 0.5        | V     |
| V <sub>hys</sub> <sup>(1)</sup> | Hysteresis of Schmitt Trigger Inputs                           |                                                | 0.05 V <sub>CC</sub> <sup>(2)</sup> | _                            | V     |
| V <sub>OL</sub> <sup>(1)</sup>  | Output Low-voltage                                             | 3 mA sink current                              | 0                                   | 0.4                          | V     |
| t <sub>r</sub> <sup>(1)</sup>   | Rise Time for both SDA and SCL                                 |                                                | $20 + 0.1C_b^{(3)(2)}$              | 300                          | ns    |
| t <sub>of</sub> <sup>(1)</sup>  | Output Fall Time from V <sub>IHmin</sub> to V <sub>ILmax</sub> | 10 pF < C <sub>b</sub> < 400 pF <sup>(3)</sup> | $20 + 0.1C_b^{(3)(2)}$              | 250                          | ns    |
| t <sub>SP</sub> <sup>(1)</sup>  | Spikes Suppressed by Input Filter                              |                                                | 0                                   | 50 <sup>(2)</sup>            | ns    |
| l <sub>i</sub>                  | Input Current each I/O Pin                                     | $0.1V_{CC} < V_{i} < 0.9V_{CC}$                | -10                                 | 10                           | μA    |
| C <sub>i</sub> <sup>(1)</sup>   | Capacitance for each I/O Pin                                   |                                                | _                                   | 10                           | pF    |
| f <sub>SCL</sub>                | SCL Clock Frequency                                            | $f_{CK}^{(4)} > max(16f_{SCL}, 250kHz)^{(5)}$  | 0                                   | 400                          | kHz   |
| Rp                              | Value of Pull-up resistor                                      | f <sub>SCL</sub> ≤ 100 kHz                     | $\frac{V_{CC} - 0.4V}{3\text{mA}}$  | $\frac{1000 \text{ns}}{C_b}$ | Ω     |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | $\frac{V_{CC} - 0.4V}{3\text{mA}}$  | $\frac{300\text{ns}}{C_b}$   | Ω     |
| t <sub>HD;STA</sub>             | Hold Time (repeated) START Condition                           | f <sub>SCL</sub> ≤ 100 kHz                     | 4.0                                 | _                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 0.6                                 | _                            | μs    |
| $t_{LOW}$                       | Low Period of the SCL Clock                                    | f <sub>SCL</sub> ≤ 100 kHz                     | 4.7                                 | -                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 1.3                                 | -                            | μs    |
| t <sub>HIGH</sub>               | High period of the SCL clock                                   | f <sub>SCL</sub> ≤ 100 kHz                     | 4.0                                 | -                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 0.6                                 | -                            | μs    |
| t <sub>SU;STA</sub>             | Set-up time for a repeated START condition                     | f <sub>SCL</sub> ≤ 100 kHz                     | 4.7                                 | -                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 0.6                                 | -                            | μs    |
| t <sub>HD;DAT</sub>             | Data hold time                                                 | f <sub>SCL</sub> ≤ 100 kHz                     | 0                                   | 3.45                         | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 0                                   | 0.9                          | μs    |
| t <sub>SU;DAT</sub>             | Data setup time                                                | f <sub>SCL</sub> ≤ 100 kHz                     | 250                                 | _                            | ns    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 100                                 | -                            | ns    |
| t <sub>SU;STO</sub>             | Setup time for STOP condition                                  | f <sub>SCL</sub> ≤ 100 kHz                     | 4.0                                 | _                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 0.6                                 | -                            | μs    |
| t <sub>BUF</sub>                | Bus free time between a STOP and START condition               | f <sub>SCL</sub> ≤ 100 kHz                     | 4.7                                 | _                            | μs    |
|                                 |                                                                | f <sub>SCL</sub> > 100 kHz                     | 1.3                                 | _                            | μs    |

Notes: 1. In ATmega48P/88P/168P/328P, this parameter is characterized and not 100% tested.



<sup>2.</sup> Required only for  $f_{SCL} > 100 \text{ kHz}$ .