| 5 | OCOAS | "1" The way to compare match. Forcit timer, but the output pin OC0B Will be COM0B It sets the appropriate update, return value is always zero.  OC0A Output port selection control bits Output; when set OC0AS Bit "1" Time, valid).  TC0 Dead time enable control bit. When They are in B Insertion of dead time was | tput by comparing bits FOC0B write  Ing compare match will not set OCF0B Flag or reload or clear the  In accordance with  Just compare match had really happened. Read FOC0B The  S. When set OC0AS Bit "0" Time, OC0A The waveform from the pin PDI  OC0A The waveform from the pin PE4 Output (QFP32 Package  In set DTEN0 Bit "1" When, enabling dead-time insertion. OC0A with OC0  Eveform of the comparison output is generated based on the  Eval DTR0 Register corresponding to the count time determined. OC0A |
|---|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4 | DTEN0 | After insertion of dead time waveform ta                                                                                                                                                                                                                                                                              | MO with COMOB The correspondence between the decision, see OCOA able shown polarity. When set DTEN0 Bit "0" Is prohibited dead-time each of the generated output waveforms.                                                                                                                                                                                                                                                                                                                                             |
| 3 | WGM02 | TC0 Waveform generation mode control high.  WGM02 with WGM00, WGM01 Together form waveform generation mode control  WGM0 [2: 0], Control and counting of the counter waveform generation mode, see the specific waveform generation pattern table is described.                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2 | CS02  | TC0 Clock control high. For selecting a timing counter 0 The clock source.                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1 | CS01  | TC0 Clock selection control bits. For selecting a timing counter 0 The clock source.                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0 | CS00  | TC0 Clock control low. For selecting The clock source.  CS0 [2: 0]  0  1 2                                                                                                                                                                                                                                            | description  No clock source, stops counting  Clk sys  Clk sys / 8 From prescaler                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   |       | 3<br>4<br>5<br>6                                                                                                                                                                                                                                                                                                      | clk sys / 64 From prescaler clk sys / 256 From prescaler clk sys / 1024 From prescaler External Clock T0 Pin, falling edge                                                                                                                                                                                                                                                                                                                                                                                              |
|   |       | 7                                                                                                                                                                                                                                                                                                                     | External Clock T0 Pin on the rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

The following table non PWM Mode (ie, normal mode and CTC Mode), the comparison output of the comparator mode control output waveform.

| COM0x [1: 0] | description                            |
|--------------|----------------------------------------|
| 0            | OC0x Disconnect, GM IO Port operations |
| 1            | Flip compare match OC0x signal         |
| 2            | Clear compare match OC0x signal        |
| 3            | When set compare match OC0x signal     |