|  | 2 | External Interrupt 0                 |
|--|---|--------------------------------------|
|  | 3 | Timing counter 0 Compare match       |
|  | 4 | Timing counter 0 overflow            |
|  | 5 | Timing counter 1 Compare match B     |
|  | 6 | Timing counter 1 overflow            |
|  | 7 | Timing counter 1 Input capture event |

## ADMUX - ADC Multiplexer control register

| ADM      | IUX - AD                                                                                              | C Multiplexe   | control regi                                                                                                  | ster             |                                          |              |             |             |     |  |  |
|----------|-------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------|--------------|-------------|-------------|-----|--|--|
|          |                                                                                                       |                |                                                                                                               | ADMUX - ADC      | Multiplexer con                          | rol register |             |             |     |  |  |
| addres   | s: 0x7C                                                                                               |                |                                                                                                               |                  |                                          | Defaults: 0x | :00         |             |     |  |  |
| Bit      |                                                                                                       | 7              | 6                                                                                                             | 5                | 4                                        | 3            | 2           | 1           | 0   |  |  |
| Nam      | ne                                                                                                    | REFS1 R        | EFS0 ADLAR CHMUX4 CHMUX3 CHMUX2 CHMUX1 CHMUX0 R / W                                                           |                  |                                          |              |             |             |     |  |  |
| F        |                                                                                                       | R/WR/          | /WR/W                                                                                                         |                  | R/W                                      | R/W          | R/W         | R/W         | R/W |  |  |
| Initial  |                                                                                                       | 0              | 0                                                                                                             | 0                | 0                                        | 0            | 0           | 0           | 0   |  |  |
|          |                                                                                                       |                |                                                                                                               |                  |                                          |              |             |             |     |  |  |
| Bit      | N                                                                                                     | lame           | description                                                                                                   |                  |                                          |              |             |             |     |  |  |
| 7: 6 REF | REFS [1                                                                                               | : 0]           | versus ADCSRD Register REFS2 Fit for selection ADC By providing a reference voltage source REFS Reference     |                  |                                          |              |             |             |     |  |  |
|          |                                                                                                       |                | voltage control bit, if the change in the conversion process REFS                                             |                  |                                          |              |             |             |     |  |  |
|          |                                                                                                       |                | Settings, change will work only until the end of the current conversion.                                      |                  |                                          |              |             |             |     |  |  |
|          |                                                                                                       |                | REFS2, REFS                                                                                                   |                  | Reference voltage selection              |              |             |             |     |  |  |
|          |                                                                                                       |                | [1: 0]                                                                                                        |                  |                                          |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_00                                                                                                          |                  | AREF                                     |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_01                                                                                                          |                  | AVCC                                     |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_10                                                                                                          |                  | Chip 2.048V The reference voltage source |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_11                                                                                                          |                  | Chip 1.024V The reference voltage source |              |             |             |     |  |  |
|          |                                                                                                       |                | 1_00                                                                                                          |                  | Chip 4.096V The reference voltage source |              |             |             |     |  |  |
| 5        | ADLA                                                                                                  | AR             | The result is left-aligned enable control bit. When set ADLAR Bit "1" When the conversion result in ADC Align |                  |                                          |              |             |             |     |  |  |
|          | left data register. When set ADLAR Bit "0" When the conversion result in ADC Data registers are right |                |                                                                                                               |                  |                                          |              |             |             |     |  |  |
| 4: 0 CH  | HMUX [4                                                                                               | : 0] ADC Input | source select                                                                                                 | ion control bits | <b>S</b> .                               |              |             |             |     |  |  |
|          |                                                                                                       |                | CHMUX [4                                                                                                      | : 0]             | Single-ended inp                         | out source   | description | description |     |  |  |
|          |                                                                                                       |                | 0_0000                                                                                                        |                  | PC0                                      |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_0001                                                                                                        |                  | PC1                                      |              |             |             |     |  |  |
|          |                                                                                                       | 0_0010         |                                                                                                               | PC2              |                                          |              |             |             |     |  |  |
|          |                                                                                                       | 0_0011         | 0_0011 PC3                                                                                                    |                  |                                          |              |             |             |     |  |  |
|          |                                                                                                       | 0_0100         | 0_0100 PC4 External input port                                                                                |                  | out port                                 |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_0101                                                                                                        |                  | PC5                                      |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_0110                                                                                                        |                  | PE1                                      |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_0111                                                                                                        |                  | PE3                                      |              |             |             |     |  |  |
|          |                                                                                                       |                | 0_1001                                                                                                        |                  | PC7                                      |              |             |             |     |  |  |