# Homework solution

Nan Yang Student number: 0963123 n.yang@student.tue.nl

January 13, 2017

# Contents

| 1        | Aut  | oregressive Filter                      | 2 |
|----------|------|-----------------------------------------|---|
|          | 1.1  | Dependency graph                        | 4 |
|          | 1.2  | Scheduling vectors range                | 2 |
|          | 1.3  | Equi-time zones                         |   |
|          | 1.4  | Signal flow graphs                      | 4 |
|          | 1.5  | Haskell implementation                  | 4 |
|          | 1.6  | Simulation result                       | ١ |
| <b>2</b> | Poly | ynomial                                 | f |
|          | 2.1  | Haskell syntax                          | ( |
|          | 2.2  | $C\Lambda aSH$ implementation           | ( |
|          | 2.3  | Use of tuple                            | 7 |
|          | 2.4  | Mathematical equivalence                | 8 |
|          | 2.5  | Implementation by Higher order function | 8 |

# 1 Autoregressive Filter

This section is going to present my solution for exercise 1. The implementation code can be found in the attached folder.

The formula of an autoregressive filter is as follows:

$$y_z = x_z + \sum_{i=0}^{N-1} a_i \times y_{z-i-1}$$

Here two assumptions as following are made:

- 1. Let a be a bounded sequence of length N=5; i.e.,  $a\in\{j\to V\}$  and  $a_j=0$  for j<0 and  $j\geq N$ .
- 2. Let h be a bounded sequence of length  $z_{end} = 9$ ; i.e.,  $y \in \{j \to V\}$  and  $y_j = 0$  for j < 0 and  $j \ge z_{end}$ .

Then we can derive all boundaries from the conditions and assumptions:  $a_i y_{z-i-1} = 0$  for i < 0, z-i-1 < 0, i > N-1 and  $z-i-1 > z_{end}-1$ . With these limitations, the dependency graph can be drawn.

## 1.1 Dependency graph

A basic cell of the dependency graph is showed as below, where  $S_{z,i} = S_{z,i-1} + a_i \times y_{z-i-1}$  and  $S_{z,-1} = x_z$ . The addition and multiplication are the operations performed in the basic cell. They form to a processing element.



Figure 1: basic cell

Based on the basic cell, we can have a dependency graph as below(figure 2).

## 1.2 Scheduling vectors range

There are some restrictions on choosing  $\vec{s}$  and  $\vec{d}$ . The equation  $\vec{s}.\vec{d} \neq 0$  should be satisfied which is easy to understand as it is impossible to project equi-time zone operations on a single processing element. Additionally, the scheduling vector expresses the order of the operations will be executed in the PE of SFG. Since the operation will not depend on future's operation, the angle between scheduling vector  $\vec{s}$  and edges  $\vec{e}$  should be less than 90 degrees which can be expressed as  $\vec{s}^{\text{T}}.\vec{e} > 0$ . And for the streaming environment, the condition  $\vec{s}^{\text{T}}.\vec{d} > 0$  is also



Figure 2: Dependency graph

required. However, with our initial assumption, the number of inputs and outputs is finite. They can be mapped in any order on various inputs in the SFG. Therefore, only  $\vec{s}^T \cdot \vec{e} > 0$  is necessary to observe. In this dependency graph, only vector  $\vec{e_1}$ , vector  $\vec{e_2}$  and vector  $\vec{e_3}$  are existed, so the scheduling vectors can be picked up within the range showed in figure 3 where the blue part is the valid range for scheduling vectors.



Figure 3: Scheduling vectors range

## 1.3 Equi-time zones

Theoretically, we can randomly pick up a scheduling vector within the range derived above. While here two vectors (1,1) and (1,0) are chosen for the easier calculation. The dependency graph with different scheduling vectors are showed in figure 4. The red dash line separates equi-time zones for scheduling vector (1,0). While blue dash line separates equi-time zones

for scheduling vector (1,1).



Figure 4: Dependency graph with scheduling vectors

# 1.4 Signal flow graphs

The projection vector  $\vec{d} = (1,1)$  is adopted. Then we can project all processing elements on the hyper-plane which is perpendicular to  $\vec{d}$ . And with different scheduling vectors, different delay units and annotations can be obtained by formulas below:

$$\vec{W}_{source} = P.\vec{v}_{source}$$
  $n = \vec{s}.\vec{v}_{dest} - \vec{v}_{source}$   $t = \vec{s}.\vec{v}_{source}$ 

The right side part of figure 5 shows the signal flow graphs with scheduling vector  $\vec{s} = (1, 1)$ . While the left side shows the signal flow graphs with scheduling vector  $\vec{s} = (1, 0)$ .

# 1.5 Haskell implementation

Figure 6 shows the code of implementation in Haskell for scheduling vector  $\vec{s} = (1,0)$ . A **dotProduct** function is defined and a **sim** function is used to simulate the **dotProduct** function. The ys is the initial state, the inp is the input value, and coefs is a list of coefficients for the filter.



Figure 5: Signal flow graphs with different scheduling vector

```
module Autoregressive where
import Data.List
--dotProduct function
--inp: input, coefs: coefficient, ys: output stream
--When the length of output is larger or equal than 9, then the list
--will be emptied, and restart the calculation from y0.
dotProduct ys (inp, coefs)
                              |length ys <9 = (z,zs)
                              |otherwise =dotProduct [] ( inp, coefs)
                              where
                              ws = zipWith (*) coefs (take 5 ys)
                              z = foldl (+) inp ws
                              zs = z:ys
--sim recursively calls dotProduct
                  (x,[]) = []
sim dotProduct ys
sim dotProduct ys
                   ([],xs) = []
sim dotProduct ys (inp:inps, coefs)
                    result:sim dotProduct zs (inps,coefs)
                   (outp, zs) = dotProduct ys (inp, coefs)
                   result = outp
```

Figure 6: Haskell code screenshot

#### 1.6 Simulation result

During the simulation, the initial state is assigned an empty list, the *inps* is assigned a input stream concat[[-4..4] + + reverse([-3..3])|i < -[1..]] and the coefs is assigned a coefficient list [-0.4, 0.1, 0.6, 0.1, -0.4]. Figure 7 shows the simulation results.



Figure 7: Simulation results

# 2 Polynomial

This section is going to present my solutions for the exercise 2. The implementation and RTL-schematics can be found in the attached folder.

# 2.1 Haskell syntax

The definition of functions is written in Haskell syntax. Figure 9 below shows the code and Figure 10 shows the test result with some values in GHCI

```
module Polynomial where

----Definition
4 polynomial :: Float->Float->Float->Float->Float->Float
5 polynomial x a4 a3 a2 a1 a0= a4*x^4+a3*x^3+a2*x^2+a1*x+a0
6 f0 x = polynomial x 16 8 4 2 1
7 f1 x = polynomial x 16 8 4 2 1
8 f2 x = polynomial x 31 15 7 3 1
**Polynomial map f0 [0.1,2,5,-9]
[1.0,15.0,129.0,3711.0,30115.0]
**Polynomial map f2 [0.1,2,5,-9]
[1.0,57.0,651.0,21441.0,11912997.0]
**Polynomial x 16 8 4 2 1
[1.0,57.0,651.0,21441.0,1192997.0]
**Polynomial x 16 8 4 2 1
**Polynomial x 16 8 4 2
```

Figure 9: Haskell syntax

Figure 10: Values test

# 2.2 $C\Lambda aSH$ implementation

In last section, the functions are defined in GHCI with Float as input data type. However,  $C\Lambda aSH$  has limitation on using floating point number. The reason given by  $C\Lambda aSH$ document is that implementing purely combinational (not pipelined) arithmetic circuits for floating point data type can unreasonably and extremely slow down the circuit. Therefore, the data type for input and co-efficients are defined as  $signed\ 16$  here.

The quartus generated RTL-schematics show the different structures among different variants. The one with co-efficients (31, 15, 7, 3, 1) has the most complex structure, while the one with co-efficients (16, 8, 4, 2, 1) has the simplest structure. Figure 11 shows the optimization part that is done by quartus in the structure of the variant (16, 8, 4, 2, 1). In this figure, the  $mul\theta$  generates  $x^4$ . The multiplication result is 32 bits. While only the signed bit(31st) and

## 2IMNT1 Embedded computer architecture 2 Technische universiteit Eindhoven

the valid data bits are signaled to adder. For example, the mul0 only signals 31st bit and previous 11 bits. While the left 4 bits are connected to ground which makes the original number  $2^4 = 16$  times larger. By doing in this way, four multipliers are reduced. So the RTL-schematic of this variant is simpler than the others.

Figure 10: Clash code with variant (16, 8, 4, 2, 1)



Figure 11: Quartus optimization

## 2.3 Use of tuple

The co-efficients are defined as a five elements' tuple. Figure 12 shows the definition of topEntity variable with concrete instantiation for the co-efficients while figure 13 shows the definition of topEntity variable without the concrete instantiation.

```
module Polynomial where
import CLaSH.Prelude

polynomial :: (Default a, SaturatingNum a)

> (Signal a, Signal a, Signal a, Signal a, Signal a) -> Signal a -> Signal a

polynomial (a4,a3,a2,a1,a0) x = foldl (+) 0 (a4*x^4:>a3*x^3:>a2*x^2:>a1*x:>a0:>Nil)

topEntity :: Signal (Signed 16) -> Signal (Signed 16)

topEntity = polynomial (31,15,7,3,1)
```

Figure 12: Use of tuple with instantiation

Figure 13: Use of tuple without instantiation

# 2.4 Mathematical equivalence

Table 1 shows three other equivalences that are discussed and compared with the original one.

| Equivalence                               | DSP block usage |
|-------------------------------------------|-----------------|
| $a_4x^4 + a_3x^3 + a_2x^2 + a_1x + a_0$   | 14 blocks       |
| $(a_4x^3 + a_3x^2 + a_2x^1 + a_1)x + a_0$ | 12 blocks       |
| $(a_4x^2 + a_3x + a_2)x^2 + a_1x + a_0$   | 10 blocks       |
| $(a_4x + a_3)x^3 + a_2x^2 + a_1x + a_0$   | 12 blocks       |

Table 1: equivalences and their resource usage

Figure 1 shows the three equivalence and their FPGA resource usage. The original equivalence make use of 14 blocks while other equivalences use less resource. The third equivalence  $(a_4x^3 + a_3x^2 + a_2x^1 + a_1)x + a_0$  only uses 10 DSP blocks. The RTL-schematics shows the reason why these variants are structurally different. The fact is that, by factorizing equivalence, the 16b\*16b multiplication is reduced. For instance, the implementation of equivalence  $a_4x^4 + a_3x^3 + a_2x^2 + a_1x + a_0$  requires 7 multiplications namely  $x*x, x^2*x, x^3*x, a_4*x^4, a_3*x^3, a_2*x^2$  and  $a_1*x$ . While that of equivalence  $(a_4x^2 + a_3x + a_2)x^2 + a_1x + a_0$  only requires 5 multiplications namely  $x*x, a_4*x^2, a_3*x, (a_4x^2 + a_3x + a_2)*x^2$  and  $a_1*x$ . While the other two equivalences both require 6 multiplications respectively. The fewer multiplication operations occupies fewer DSP blocks. So we can observe that the generated structures can be different even the variants are equivalent mathematically. A more efficient mathematical description of a architecture sometimes leads to a structure with better efficiency.

## 2.5 Implementation by Higher order function

The *foldl* and *zipWith* are used in this version of code. Figure 14 shows the implementation. The RTL-schematic is in the attached folder.

Figure 14: Implementation by Higher order function