# 一、实验内容

使用 Verilog 实现行为级 ALU 的设计和仿真

算术逻辑单元(arithmetic and logic unit) 是能实现多组算术运算和逻辑运算的组合逻辑电路,简称 ALU。算术逻辑单元是中央处理器(CPU)的执行单元,是所有中央处理器的核心组成部分,由"And Gate"(与门) 和"Or Gate"(或门)构成的算术逻辑单元,主要功能是进行二位元的算术运算,如加减乘(不包括整数除法)。基本上,在所有现代 CPU 体系结构中,二进制都以补码的形式来表示。

#### 模块连接图



#### Aluc 对应运算

表 6.22 aluc 的值所对应的运算

|      | 运 算                      | aluc[3] | aluc[2] | aluc[1] | aluc[0] |  |
|------|--------------------------|---------|---------|---------|---------|--|
| ADDU | r=a+b 无符号                | 0       | 0       | 0       | 0       |  |
| ADD  | r=a+b 有符号                | 0       | 0       | 1       | 0       |  |
| SUBU | r=a-b 无符号                | 0       | 0       | 0       | 1       |  |
| SUB  | r=a-b 有符号                | 0       | 0       | 1       | 1       |  |
| AND  | r=a & b                  | 0       | 1       | 0       | 0       |  |
| OR   | $r=a \mid b$             | 0       | 1       | 0       | 1       |  |
| XOR  | r=a ^ b                  | 0       | 1       | 1       | 0       |  |
| NOR  | $r = \sim (a \mid b)$    | 0       | 1       | 1       | 1       |  |
| LUI  | $r = \{b[15:0], 16'b0\}$ | 1       | 0       | 0       | X       |  |

| SLT     | r=(a <b)?1:0 th="" 有符号<=""><th>1</th><th>0</th><th>1</th><th>1</th></b)?1:0> | 1 | 0 | 1 | 1 |
|---------|------------------------------------------------------------------------------|---|---|---|---|
| SLTU    | r=(a <b)?1:0 td="" 无符号<=""><td>1</td><td>0</td><td>1</td><td>0</td></b)?1:0> | 1 | 0 | 1 | 0 |
| SRA     | r=b>>>a                                                                      | 1 | 1 | 0 | 0 |
| SLL/SLA | r=b< <a< td=""><td>1</td><td>1</td><td>1</td><td>Х</td></a<>                 | 1 | 1 | 1 | Х |
| SRL     | r=b>>a                                                                       | 1 | 1 | 0 | 1 |

## 二、硬件逻辑图

## 三、模块建模

通过对每一个功能进行行为模拟,集合在同一模块里即可实现

```
module alu(
     input [31:0] a,
     input [31:0] b,
     input [3:0] aluc,
     output reg [31:0] r,
     output reg zero,
     output reg carry,
     output reg negative,
     output reg overflow
     );
     wire signed [31:0]a1;
     wire signed [31:0]b1;
     assign a1 = a;
     assign b1 = b;
     wire [31:0] r addu;
                                 //无符号+
     assign r addu = a + b;
                                //有符号+
     wire [31:0] r add;
     assign r add = a1 + b1;
                               //无符号-
     wire [31:0] r subu;
     assign r subu= a - b;
     wire [31:0] r sub;
                              //有符号-
     assign r_sub = a1 - b1;
     wire [31:0] r and;
                              //and
     assign r and = a \& b;
                             //or
     wire [31:0] r or;
     assign r_or = a \mid b;
     wire [31:0] r xor;
                             //xor
     assign r xor = a \wedge b;
     wire [31:0] r nor;
                            //nor
     assign r nor = \sim (a | b);
     wire [31:0] r lui;
                           //高位置立即数
     assign r lui = \{b[15:0], 16'b0\};
     wire [31:0] r slt;
     assign r slt = (a1 < b1)?1:0;
     wire [31:0] r sltu; //sltu
     assign r sltu = (a < b)?1:0;
     wire [31:0] r sra; //算数右移
     reg [31:0] r sra t;
     assign r sra = b >> a;
     wire [31:0] r sll; //逻辑左移
     reg [31:0] r_sll_t;
     assign r sll = b << a;
```

```
wire [31:0] r srl; //逻辑右移
reg [31:0] r srl t;
assign r srl = b >> a;
reg [32:0] an,bn,cn;
                      //无符号数
always @ (*)
  begin
  an=\{1'b0,a[31:0]\};
  bn=\{1'b0,b[31:0]\};
   if (aluc == 4'b0000)
   begin
               r \le r addu;
               if(r addu == 0)
                  zero <= 1'b1;
               else
                  zero <= 1'b0;
               cn \le an + bn;
               carry \leq cn[32];
               negative \leq r addu[31];
                overflow <= 1'bz;
   end
  else if (aluc == 4'b0010)
            //有符号+
   begin
               r \le r add;
               if(r_add == 0)
                  zero <= 1'b1;
               else
                  zero <= 1'b0;
               carry <= 1'bz;
               negative \leq r add[31];
               if( a1[31] == 1 \&\& b1[31] == 1 \&\& r_add[31] == 0)
                   overflow <= 1'b1;
                else if (a1[31]== 0 && b1[31]== 0 && r add[31] == 1)
                   overflow <= 1'b1;
               else
                   overflow \leq 1'b0;
   end
  else if (aluc == 4'b0001)
            //无符号-
   begin
               r \le r_subu;
               if(r subu == 0)
```

```
zero <= 1'b1;
             else
                zero \leq 1'b0;
             cn <= an - bn;
             carry \leq cn[32];
             negative \leq r \text{ subu}[31];
             overflow <= 1'bz;
 end
else if (aluc == 4'b0011)
          //有符号-
 begin
           r \leq r_sub;
           if(r_sub == 0)
             zero \leq 1'b1;
           else
             zero <= 1'b0;
           carry \leq 1'bz;
           negative \leq r_sub[31];
           if(a1[31]==0 && b1[31]==1 && r add[31] == 1)//正-负=负
             overflow <= 1'b1;
           else if (a1[31]== 1 && b1[31]==0 && r add[31] == 0)//负-正=正
             overflow <= 1'b1;
           else
             overflow <= 1'b0;
 end
else if (aluc ==
                 4'b0100)
 begin //and
           r \le r and;
           if(r_and == 0)
             zero <= 1'b1;
           else
             zero \leq 1'b0;
           carry \leq 1'bz;
           negative \leq r_and[31];
           overflow <= 1'bz;
 end
else if (aluc ==
                 4'b0101)
 begin //or
           r \le r or;
           if(r or == 0)
              zero <= 1'b1;
           else
               zero \leq 1'b0;
           carry <= 1'bz;
```

```
negative \leq r_or[31];
           overflow <= 1'bz;
 end
else if (aluc ==
                   4'b0110)
 begin //xor
           r \le r \text{ xor;}
           if(r_xor == 0)
              zero \leq 1'b1;
           else
              zero \leq 1'b0;
           carry <= 1'bz;
           negative \leq r_xor[31];
           overflow <= 1'bz;
 end
 else if (aluc == 4'b0111)
 begin //nor
           r \le r_nor;
           if(r nor == 0)
              zero <= 1'b1;
           else
              zero \leq 1'b0;
           carry \leq 1'bz;
           negative \leq r_nor[31];
           overflow <= 1'bz;
 end
 else if (aluc == 4'b100x)
 begin //lui
           r \le r lui;
           if(r_lui == 0)
              zero <= 1'b1;
           else
              zero \leq 1'b0;
           carry \leq 1'bz;
           negative \leq r_{lui}[31];
           overflow <= 1'bz;
 end
else if (aluc ==
                   4'b1011)
 begin //slt
           r \leq r_slt;
           if(r slt == 0)
              zero <= 1'b1;
           else
              zero \leq 1'b0;
           carry <= 1'bz;
```

```
overflow \leq r_{slt}[31];
            if (a1-b1<0)
               negative <= 1'b1;
            else
               negative \leq 1'b0;
 end
else if (aluc ==
                     4'b1010)
 begin //sltu
            r \le r sltu;
            if(r sltu == 0)
               zero \leq 1'b1;
            else
               zero <= 1'b0;
            carry <= 1'bz;
            negative \leq r \operatorname{sltu}[31];
            overflow <= 1'bz;
 end
else if (aluc ==
                     4'b1100)
 begin //sra
            r \le r sra;
            if(r sra == 0)
               zero \leq 1'b1;
            else
            zero <= 1'b0;
            r_sra_t = b >>> (a-1);
            carry \leq r \operatorname{sra} t[0];
            negative \leq r_sra[31];
            overflow <= 1'bz;
 end
 else if (aluc ==
                      4'b111x)
  begin //sll/slr
             r \le r_sll;
             if(r sll == 0)
                zero <= 1'b1;
             else
             zero \leq 1'b0;
             r sll t = b << (a-1);
             carry \le r_sll_t[0];
             negative \leq r \ sll[31];
              overflow <= 1'bz;
  end
 else if (aluc ==
                       4'b1101)
    begin //srl
               r \leq r_srl;
```

```
if(r\_srl == 0) \\ zero <= 1'b1; \\ else \\ zero <= 1'b0; \\ r\_srl\_t = b >> (a-1); \\ carry <= r\_srl\_t[0]; \\ negative <= r\_srl[31]; \\ overflow <= 1'bz; \\ end \\ end
```

# 四、测试模块建模

b = 16;

endmodule

分别通过对每一个模块的测试来观察逻辑是否正确,可将模块分为加减运算、逻辑运算以及 移位运算三大部分

```
module ALU tb();
    reg [31:0] a;
     reg [31:0] b;
    reg [3:0] aluc;
     wire [31:0] r;
     wire zero;
     wire carry;
     wire negative;
     wire overflow;
ALU(.a(a), .b(b), .aluc(aluc), .r(r), .zero(zero), .carry(carry), .negative(negative), .overflow(overfl
ow));
          //ADDU
          /*initial
               begin
                   //ADDU
                    aluc = 4'b0000;
                    a = 15;
```

```
#40
    a = 5;
    b = 7;
    #40
    a = 32'b0;
    b = 32'b0;
    #40
    end*/
/*
initial
begin
  //ADD
  aluc = 4'b0010;
  a = -5;
  b = 15;
  #40
  a = 10;
  b = 15;
  #40
  a = -15;
  b = -17;
  #40
  a = 32'b0;
  b = 32'b0;
  #40
  #40
```

```
end*/
/*
initial
    begin
        //SUBU
        aluc = 4'b0001;
        a = 20;
        b = 15;
        #40
        a = 100;
        b = 99;
        #40
        a = 5;
        b = 10;
    end
*/
/*
initial
begin
    //SUB
    aluc = 4'b0011;
    a = 20;
    b = 15;
    #40
    a = -5;
    b = -10;
    #40
    a = -10;
    b = -5;
   #40
    a = 32'b1;
    \quad \text{end} \quad
*/
```

```
initial
    begin
         //AND OR XOR NOR
         a = 32b10001000100010001000100010001000;
         b = 32'b01001000110010011000100010001000;
         aluc = 4'b0100;
         #40 aluc = 4'b0101;
         #40 aluc = 4'b0110;
         #40 aluc = 4'b0111;
    end
    initial
    begin
         //LUI
         aluc = 4'b1001;
         a = 32'b1;
         b = 32b1;
         aluc = 4'b1000;
         a = 32'b1;
         b = 32'b1;
    end
/*
    initial
    begin
         //SLT, SLTU
         aluc = 4'b1011;
         a = 20;
         b = 15;
         #40
         a = 5;
         b = 10;
         aluc = 4'b1011;
```

```
a = 20;
          b = 15;
          #40
          a = 5;
          b = 10;
          #40
          a = -5;
          b = -10;
          #40
          a = -5;
          b = 10;
      end
 */
initial
begin
    //SRA SLL/SLR SRL
     b = 32'b00000000000000001111111110000000000;
    a = 32'b101;
    //aluc = 4'b1110;
    #40
    aluc = 4'b1111;
    #40
    aluc = 4'b1101;
end
```

endmodule

# 五、实验结果

### 1. ModelSim 波形仿真

ADD/ADDU 功能



SUB/SUBU 功能



AND/OR/XOR/NOR 功能



SLT/SLTU 功能



SRA SLL/SLR SRL 功能



### LUI 功能



可以看到所有输出据符合预期,逻辑验证正确