

# Intel®AVX512-FP16

# **Architecture Specification**

June 2021

Revision 1.0

Document Number: 347407-001US

Notice: This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information. Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Learn more at intel.com, or from the OEM or retailer.

No computer system can be absolutely secure. Intel does not assume any liability for lost or stolen data or systems or any damages resulting from such losses.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting http://www.intel.com/design/literature.htm.

Intel, the Intel logo, and Xeon are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2021, Intel Corporation. All Rights Reserved.

2

CONTENTS CONTENTS

# **Contents**

3

| 4.2 Displacement Scaling 4.3 Rounding of Denormal Numbers 4.4 Integer Indefinite Values 4.5 NOTATION 4.6 INTRINSICS  5 INSTRUCTIONS 5.1 VADDPH 5.2 VADDSH 5.3 VCMPPH 5.4 VCMPSH 5.5 VCOMISH 5.6 VCVTDQ2PH 5.7 VCVTPD2PH 5.8 VCVTPH2DQ 5.9 VCVTPH2PD 5.10 VCVTPH2PD 5.10 VCVTPH2PQQ 5.11 VCVTPH2QQ 5.12 VCVTPH2UQQ 5.13 VCVTPH2UQQ 5.14 VCVTPH2UQQ 5.15 VCVTPH2UQQ 5.15 VCVTPH2UQ 5.16 VCVTPH2UW 5.16 VCVTPS2PH[X] 5.17 VCVTQ2PH 5.18 VCVTSD2SH 5.19 VCVTSD2SH 5.19 VCVTSD2SH 5.19 VCVTSH2SD 5.20 VCVTSH2SI                                                                     | 1 | CHANGES                                                                                                                                                                                          | 6                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 4 INTRODUCTION  4.1 EVEX decoding maps 4.2 Displacement Scaling 4.3 Rounding of Denormal Numbers 4.4 Integer Indefinite Values 4.5 NOTATION 4.6 INTRINSICS  5 INSTRUCTIONS 5.1 VADDPH 5.2 VADDSH 5.3 VCMPPH 5.4 VCMPSH 5.5 VCOMISH 5.6 VCVTDQ2PH 5.7 VCVTPD2PH 5.8 VCVTPH2DQ 5.9 VCVTPH2PD 5.10 VCVTPH2PD 5.10 VCVTPH2PQ 5.11 VCVTPH2QQ 5.12 VCVTPH2UQQ 5.13 VCVTPH2UQQ 5.14 VCVTPH2UQQ 5.15 VCVTPH2UW 5.16 VCVTPH2UW 5.16 VCVTPH2UW 5.16 VCVTPH2UW 5.17 VCVTPQ2PH 5.18 VCVTPH2UW 5.16 VCVTPS2PH[X] 5.17 VCVTPQ2PH 5.18 VCVTPS2PH[X] 5.19 VCVTS42SD 5.20 VCVTSH2SI             | 2 | CPUID                                                                                                                                                                                            | 7                                                                                                        |
| 4.1 EVEX decoding maps 4.2 Displacement Scaling 4.3 Rounding of Denormal Numbers 4.4 Integer Indefinite Values 4.5 NOTATION 4.6 INTRINSICS  5 INSTRUCTIONS 5.1 VADDPH 5.2 VADDSH 5.3 VCMPPH 5.4 VCMPSH 5.5 VCOMISH 5.6 VCVTDQ2PH 5.7 VCVTPD2PH 5.7 VCVTPD2PH 5.8 VCVTPH2DQ 5.9 VCVTPH2PD 5.10 VCVTPH2PS[,X] 5.11 VCVTPH2UQ 5.12 VCVTPH2UQ 5.13 VCVTPH2UQ 5.14 VCVTPH2UQ 5.15 VCVTPH2UQ 5.15 VCVTPH2UQ 5.16 VCVTPH2UQ 5.17 VCVTPH2UN 5.16 VCVTPH2UN 5.16 VCVTPH2UN 5.17 VCVTQQ2PH 5.18 VCVTPQ2PH 5.18 VCVTSS2PH[,X] 5.17 VCVTQQ2PH 5.18 VCVTSD2SH 5.19 VCVTSH2SD 5.20 VCVTSH2SI | 3 | INSTRUCTION TABLE                                                                                                                                                                                | 8                                                                                                        |
| 5.1 VADDPH 5.2 VADDSH 5.3 VCMPPH 5.4 VCMPSH 5.5 VCOMISH 5.6 VCVTDQ2PH 5.7 VCVTPD2PH 5.8 VCVTPH2DQ 5.9 VCVTPH2PD 5.10 VCVTPH2PD 5.11 VCVTPH2QQ 5.12 VCVTPH2UQQ 5.13 VCVTPH2UQQ 5.14 VCVTPH2UQQ 5.15 VCVTPH2UW 5.15 VCVTPH2UW 5.16 VCVTPH2W 5.16 VCVTPS2PH[,X] 5.17 VCVTQQ2PH 5.18 VCVTSD2SH 5.19 VCVTSH2SD 5.20 VCVTSH2SI                                                                                                                                                                                                                                                       | 4 | 4.1 EVEX decoding maps                                                                                                                                                                           |                                                                                                          |
| 5.22 VCVTSH2USI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5 | 5.1 VADDPH 5.2 VADDSH 5.3 VCMPPH 5.4 VCMPSH 5.5 VCOMISH 5.6 VCVTDQ2PH 5.7 VCVTPD2PH 5.8 VCVTPH2DQ 5.9 VCVTPH2PD 5.10 VCVTPH2PS[,X] 5.11 VCVTPH2QQ 5.12 VCVTPH2UDQ 5.13 VCVTPH2UQQ 5.14 VCVTPH2UW | 24<br>26<br>29<br>32<br>34<br>36<br>38<br>40<br>42<br>44<br>46<br>52<br>54<br>57<br>59<br>61<br>62<br>64 |

| 5.27 VCVTTPH2UDQ               |   | . 75  |
|--------------------------------|---|-------|
| 5.28 VCVTTPH2UQQ               |   | . 77  |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
| 5.44 VFMADDSUB[132,213,231]PF  | 1 | . 115 |
| 5.45 VFMSUBADD[132,213,231]PF  | 1 | . 120 |
| 5.46 VF[,N]MADD[132,213,231]PH |   | . 125 |
| 5.47 VF[,N]MADD[132,213,231]SH |   | . 131 |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
|                                |   |       |
| 5.66 VREDUCEPH                 |   | . 180 |
| 5.67 VREDUCESH                 |   | . 183 |
| 5.68 VRNDSCALEPH               |   | . 185 |
| 5.69 VRNDSCALESH               |   | . 189 |
|                                |   |       |
|                                |   |       |
|                                |   |       |

CONTENTS CONTENTS

| 5.72 | VSCALEFPH      |  | <br> |  |  |  | <br> |  |  |  |  | <br> |  |  |  |  |  | <br> | . 1 | 95  |
|------|----------------|--|------|--|--|--|------|--|--|--|--|------|--|--|--|--|--|------|-----|-----|
|      | VSCALEFSH      |  |      |  |  |  |      |  |  |  |  |      |  |  |  |  |  |      |     |     |
| 5.74 | VSQRTPH .      |  | <br> |  |  |  | <br> |  |  |  |  | <br> |  |  |  |  |  | <br> | . 2 | 200 |
| 5.75 | VSQRTSH .      |  | <br> |  |  |  | <br> |  |  |  |  | <br> |  |  |  |  |  | <br> | . 2 | 202 |
| 5.76 | VSUBPH         |  | <br> |  |  |  | <br> |  |  |  |  | <br> |  |  |  |  |  | <br> | . 2 | 203 |
|      | $VSUBSH\ .\ .$ |  |      |  |  |  |      |  |  |  |  |      |  |  |  |  |  |      |     |     |
| 5.78 | VUCOMISH       |  | <br> |  |  |  | <br> |  |  |  |  | <br> |  |  |  |  |  | <br> | . 2 | 207 |

# **CHANGES**

6

| Rev 1.0 |                          |
|---------|--------------------------|
|         | Initial document release |
|         |                          |

# **CPUID**

The AVX512\_FP16\* ISA extensions require that AVX512BW feature be implemented since the instructions for manipulating 32b masks are associated with AVX512BW.

| Pre-existing related CPUID bits |             |                                                                                        |  |  |  |  |  |  |  |  |  |
|---------------------------------|-------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| CPUID.(1.0).ECX[29]             | F16C        | AVX FP16 conversion instructions introduced on the Ivy Bridge (IVB) microarchitecture. |  |  |  |  |  |  |  |  |  |
| CPUID.(7.0).EBX[16]             | AVX512F     | AVX512 versions of the IVB conversion instructions.                                    |  |  |  |  |  |  |  |  |  |
| New CPUID bits                  |             |                                                                                        |  |  |  |  |  |  |  |  |  |
| CPUID.(7.0).EDX[23]             | AVX512_FP16 | FP16                                                                                   |  |  |  |  |  |  |  |  |  |

8

# **INSTRUCTION TABLE**

#### CHAPTER 3. INSTRUCTION TABLE

| IVB | Intel® Xeon® processors based on Ivy Bridge microarchitecture                                 |
|-----|-----------------------------------------------------------------------------------------------|
| KNL | Intel® Xeon Phi™ Processor 3200, 5200, 7200 Series based on Knights Landing microarchitecture |
| SKX | Intel® Xeon® Processor Scalable Family based on Skylake microarchitecture                     |
| SPR | Future Intel® Xeon® processors based on Sapphire Rapids microarchitecture                     |

Figure 3.1: Microarchitecture abbreviations used in instruction table

Document Number: 347407-001US Revision 1.0

9

| MNEMONIC               | OPERANDS                  | ENCSPACE | CPUID                                | 1st INTERCEPT |
|------------------------|---------------------------|----------|--------------------------------------|---------------|
| VADDPH                 | zmm1, zmm2, zmm3/m512     | EVEX     | AVX512-FP16                          | SPR           |
| VADDPH                 | xmm1, xmm2, xmm3/m128     | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VADDPH                 | ymm1, ymm2, ymm3/m256     | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VADDSH                 | xmm1, xmm2, xmm3/m16      | EVEX     | AVX512-FP16                          | SPR           |
| VCMPPH                 | k1, zmm2, zmm3/m512, imm8 | EVEX     | AVX512-FP16                          | SPR           |
| VCMPPH                 | k1, xmm2, xmm3/m128, imm8 | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCMPPH                 | k1, ymm2, ymm3/m256, imm8 | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCMPSH                 | k1, xmm2, xmm3/m16, imm8  | EVEX     | AVX512-FP16                          | SPR           |
| VCOMISH                | xmm1, xmm2/m16            | EVEX     | AVX512-FP16                          | SPR           |
| VCVTDQ2PH              | ymm1, zmm2/m512           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTDQ2PH              | xmm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTDQ2PH              | xmm1, ymm2/m256           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTDQ2F11             | xmm1, zmm2/m512           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTPD2PH              | xmm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPD2PH              | xmm1, ymm2/m256           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2DQ              | zmm1, ymm2/m256           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTPH2DQ<br>VCVTPH2DQ | xmm1, xmm2/m64            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2DQ<br>VCVTPH2DQ | ymm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2DQ<br>VCVTPH2PD | zmm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2PD<br>VCVTPH2PD | xmm1, xmm2/m32            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2PD<br>VCVTPH2PD | ymm1, xmm2/m64            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2PD<br>VCVTPH2PS | zmm1, ymm2/m256           | EVEX     | AVX512-FP10,AVX512VL<br>AVX512F      | SKX,KNL       |
| VCVTPH2PS              | xmm1, xmm2/m64            | EVEX     | AVX512F<br>AVX512F,AVX512VL          | SKX           |
| VCVTPH2PS              | ymm1, xmm2/m128           | EVEX     | AVX512F,AVX512VL<br>AVX512F,AVX512VL | SKX           |
| VCVTPH2PS<br>VCVTPH2PS | xmm1, xmm2/m64            | VEX      | F16C                                 | IVB           |
| VCVTPH2PS<br>VCVTPH2PS | -                         | VEX      | F16C                                 | IVB           |
| VCVTPH2PSX             | ymm1, xmm2/m128           | EVEX     | AVX512-FP16                          | SPR           |
|                        | zmm1, ymm2/m256           | EVEX     |                                      | SPR           |
| VCVTPH2PSX             | xmm1, xmm2/m64            |          | AVX512-FP16,AVX512VL                 |               |
| VCVTPH2PSX             | ymm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR<br>SPR    |
| VCVTPH2QQ              | zmm1, xmm2/m128           | EVEX     | AVX512-FP16                          |               |
| VCVTPH2QQ              | xmm1, xmm2/m32            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2QQ              | ymm1, xmm2/m64            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2UDQ             | zmm1, ymm2/m256           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTPH2UDQ             | xmm1, xmm2/m64            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2UDQ             | ymm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2UQQ             | zmm1, xmm2/m128           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTPH2UQQ             | xmm1, xmm2/m32            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2UQQ             | ymm1, xmm2/m64            | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |
| VCVTPH2UW              | zmm1, zmm2/m512           | EVEX     | AVX512-FP16                          | SPR           |
| VCVTPH2UW              | xmm1, xmm2/m128           | EVEX     | AVX512-FP16,AVX512VL                 | SPR           |

| MNEMONIC    | OPERANDS              | ENCSPACE | CPUID                | 1st INTERCEPT |
|-------------|-----------------------|----------|----------------------|---------------|
| VCVTPH2UW   | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTPH2W    | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTPH2W    | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTPH2W    | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTPS2PH   | m256, zmm1, imm8      | EVEX     | AVX512F              | SKX,KNL       |
| VCVTPS2PH   | ymm1, zmm2, imm8      | EVEX     | AVX512F              | SKX,KNL       |
| VCVTPS2PH   | m128, ymm1, imm8      | EVEX     | AVX512F,AVX512VL     | SKX           |
| VCVTPS2PH   | m64, xmm1, imm8       | EVEX     | AVX512F,AVX512VL     | SKX           |
| VCVTPS2PH   | xmm1, xmm2, imm8      | EVEX     | AVX512F,AVX512VL     | SKX           |
| VCVTPS2PH   | xmm1, ymm2, imm8      | EVEX     | AVX512F,AVX512VL     | SKX           |
| VCVTPS2PH   | xmm1/m128, ymm2, imm8 | VEX      | F16C                 | IVB           |
| VCVTPS2PH   | xmm1/m64, xmm2, imm8  | VEX      | F16C                 | IVB           |
| VCVTPS2PHX  | ymm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTPS2PHX  | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTPS2PHX  | xmm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTQQ2PH   | xmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTQQ2PH   | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTQQ2PH   | xmm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTSD2SH   | xmm1, xmm2, xmm3/m64  | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2SD   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2SI   | r32, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2SI   | r64, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2SS   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2USI  | r32, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTSH2USI  | r64, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTSI2SH   | xmm1, xmm2, r32/m32   | EVEX     | AVX512-FP16          | SPR           |
| VCVTSI2SH   | xmm1, xmm2, r64/m64   | EVEX     | AVX512-FP16          | SPR           |
| VCVTSS2SH   | xmm1, xmm2, xmm3/m32  | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2DQ  | zmm1, ymm2/m256       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2DQ  | xmm1, xmm2/m64        | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2DQ  | ymm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2QQ  | zmm1, xmm2/m128       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2QQ  | xmm1, xmm2/m32        | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2QQ  | ymm1, xmm2/m64        | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2UDQ | zmm1, ymm2/m256       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2UDQ | xmm1, xmm2/m64        | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2UDQ | ymm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2UQQ | zmm1, xmm2/m128       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2UQQ | xmm1, xmm2/m32        | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2UQQ | ymm1, xmm2/m64        | EVEX     | AVX512-FP16,AVX512VL | SPR           |

| MNEMONIC    | OPERANDS              | ENCSPACE | CPUID                | 1st INTERCEPT |
|-------------|-----------------------|----------|----------------------|---------------|
| VCVTTPH2UW  | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2UW  | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2UW  | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2W   | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTTPH2W   | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTPH2W   | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTTSH2SI  | r32, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTTSH2SI  | r64, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTTSH2USI | r32, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTTSH2USI | r64, xmm1/m16         | EVEX     | AVX512-FP16          | SPR           |
| VCVTUDQ2PH  | ymm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTUDQ2PH  | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTUDQ2PH  | xmm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTUQQ2PH  | xmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTUQQ2PH  | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTUQQ2PH  | xmm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTUSI2SH  | xmm1, xmm2, r32/m32   | EVEX     | AVX512-FP16          | SPR           |
| VCVTUSI2SH  | xmm1, xmm2, r64/m64   | EVEX     | AVX512-FP16          | SPR           |
| VCVTUW2PH   | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTUW2PH   | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTUW2PH   | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTW2PH    | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VCVTW2PH    | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VCVTW2PH    | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VDIVPH      | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VDIVPH      | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VDIVPH      | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VDIVSH      | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFCMADDCPH  | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFCMADDCPH  | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFCMADDCPH  | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFCMADDCSH  | xmm1, xmm2, xmm3/m32  | EVEX     | AVX512-FP16          | SPR           |
| VFCMULCPH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFCMULCPH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFCMULCPH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFCMULCSH   | xmm1, xmm2, xmm3/m32  | EVEX     | AVX512-FP16          | SPR           |
| VFMADD132PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADD132PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD132PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD132SH | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |

| MNEMONIC       | OPERANDS              | ENCSPACE | CPUID                | 1st INTERCEPT |
|----------------|-----------------------|----------|----------------------|---------------|
| VFMADD213PH    | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADD213PH    | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD213PH    | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD213SH    | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFMADD231PH    | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADD231PH    | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD231PH    | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADD231SH    | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFMADDCPH      | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADDCPH      | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDCPH      | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDCSH      | xmm1, xmm2, xmm3/m32  | EVEX     | AVX512-FP16          | SPR           |
| VFMADDSUB132PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADDSUB132PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDSUB132PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDSUB213PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADDSUB213PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDSUB213PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDSUB231PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMADDSUB231PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMADDSUB231PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB132PH    | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMSUB132PH    | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB132PH    | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB132SH    | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFMSUB213PH    | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMSUB213PH    | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB213PH    | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB213SH    | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFMSUB231PH    | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMSUB231PH    | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB231PH    | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUB231SH    | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFMSUBADD132PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMSUBADD132PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUBADD132PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUBADD213PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMSUBADD213PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUBADD213PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUBADD231PH | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |

| MNEMONIC       | OPERANDS              | ENCSPACE | CPUID                | 1st INTERCEPT |
|----------------|-----------------------|----------|----------------------|---------------|
| VFMSUBADD231PH | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMSUBADD231PH | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMULCPH       | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFMULCPH       | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMULCPH       | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFMULCSH       | xmm1, xmm2, xmm3/m32  | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD132PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD132PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD132PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD132SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD213PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD213PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD213PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD213SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD231PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMADD231PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD231PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMADD231SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB132PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB132PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB132PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB132SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB213PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB213PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB213PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB213SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB231PH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VFNMSUB231PH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB231PH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFNMSUB231SH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VFPCLASSPH     | k1, zmm1/m512, imm8   | EVEX     | AVX512-FP16          | SPR           |
| VFPCLASSPH     | k1, xmm1/m128, imm8   | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFPCLASSPH     | k1, ymm1/m256, imm8   | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VFPCLASSSH     | k1, xmm1/m16, imm8    | EVEX     | AVX512-FP16          | SPR           |
| VGETEXPPH      | zmm1, zmm2/m512       | EVEX     | AVX512-FP16          | SPR           |
| VGETEXPPH      | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VGETEXPPH      | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VGETEXPSH      | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VGETMANTPH     | zmm1, zmm2/m512, imm8 | EVEX     | AVX512-FP16          | SPR           |
| VGETMANTPH     | xmm1, xmm2/m128, imm8 | EVEX     | AVX512-FP16,AVX512VL | SPR           |

| MNEMONIC    | OPERANDS                   | <b>ENCSPACE</b> | CPUID                | 1st INTERCEPT |
|-------------|----------------------------|-----------------|----------------------|---------------|
| VGETMANTPH  | ymm1, ymm2/m256, imm8      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VGETMANTSH  | xmm1, xmm2, xmm3/m16, imm8 | EVEX            | AVX512-FP16          | SPR           |
| VMAXPH      | zmm1, zmm2, zmm3/m512      | EVEX            | AVX512-FP16          | SPR           |
| VMAXPH      | xmm1, xmm2, xmm3/m128      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMAXPH      | ymm1, ymm2, ymm3/m256      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMAXSH      | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VMINPH      | zmm1, zmm2, zmm3/m512      | EVEX            | AVX512-FP16          | SPR           |
| VMINPH      | xmm1, xmm2, xmm3/m128      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMINPH      | ymm1, ymm2, ymm3/m256      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMINSH      | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VMOVSH      | m16, xmm1                  | EVEX            | AVX512-FP16          | SPR           |
| VMOVSH      | xmm1, m16                  | EVEX            | AVX512-FP16          | SPR           |
| VMOVSH      | xmm1, xmm2, xmm3           | EVEX            | AVX512-FP16          | SPR           |
| VMOVW       | reg/m16, xmm1              | EVEX            | AVX512-FP16          | SPR           |
| VMOVW       | xmm1, reg/m16              | EVEX            | AVX512-FP16          | SPR           |
| VMULPH      | zmm1, zmm2, zmm3/m512      | EVEX            | AVX512-FP16          | SPR           |
| VMULPH      | xmm1, xmm2, xmm3/m128      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMULPH      | ymm1, ymm2, ymm3/m256      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VMULSH      | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VRCPPH      | zmm1, zmm2/m512            | EVEX            | AVX512-FP16          | SPR           |
| VRCPPH      | xmm1, xmm2/m128            | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRCPPH      | ymm1, ymm2/m256            | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRCPSH      | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VREDUCEPH   | zmm1, zmm2/m512, imm8      | EVEX            | AVX512-FP16          | SPR           |
| VREDUCEPH   | xmm1, xmm2/m128, imm8      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VREDUCEPH   | ymm1, ymm2/m256, imm8      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VREDUCESH   | xmm1, xmm2, xmm3/m16, imm8 | EVEX            | AVX512-FP16          | SPR           |
| VRNDSCALEPH | zmm1, zmm2/m512, imm8      | EVEX            | AVX512-FP16          | SPR           |
| VRNDSCALEPH | xmm1, xmm2/m128, imm8      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRNDSCALEPH | ymm1, ymm2/m256, imm8      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRNDSCALESH | xmm1, xmm2, xmm3/m16, imm8 | EVEX            | AVX512-FP16          | SPR           |
| VRSQRTPH    | zmm1, zmm2/m512            | EVEX            | AVX512-FP16          | SPR           |
| VRSQRTPH    | xmm1, xmm2/m128            | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRSQRTPH    | ymm1, ymm2/m256            | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VRSQRTSH    | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VSCALEFPH   | zmm1, zmm2, zmm3/m512      | EVEX            | AVX512-FP16          | SPR           |
| VSCALEFPH   | xmm1, xmm2, xmm3/m128      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VSCALEFPH   | ymm1, ymm2, ymm3/m256      | EVEX            | AVX512-FP16,AVX512VL | SPR           |
| VSCALEFSH   | xmm1, xmm2, xmm3/m16       | EVEX            | AVX512-FP16          | SPR           |
| VSQRTPH     | zmm1, zmm2/m512            | EVEX            | AVX512-FP16          | SPR           |

15

#### CHAPTER 3. INSTRUCTION TABLE

| MNEMONIC | OPERANDS              | ENCSPACE | CPUID                | 1st INTERCEPT |
|----------|-----------------------|----------|----------------------|---------------|
| VSQRTPH  | xmm1, xmm2/m128       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VSQRTPH  | ymm1, ymm2/m256       | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VSQRTSH  | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VSUBPH   | zmm1, zmm2, zmm3/m512 | EVEX     | AVX512-FP16          | SPR           |
| VSUBPH   | xmm1, xmm2, xmm3/m128 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VSUBPH   | ymm1, ymm2, ymm3/m256 | EVEX     | AVX512-FP16,AVX512VL | SPR           |
| VSUBSH   | xmm1, xmm2, xmm3/m16  | EVEX     | AVX512-FP16          | SPR           |
| VUCOMISH | xmm1, xmm2/m16        | EVEX     | AVX512-FP16          | SPR           |

Document Number: 347407-001US Revision 1.0

16

## INTRODUCTION

This is a comprehensive floating point instruction set extension for the FP16 data type, comparable to FP32/FP64 support. The largest difference from FP32/FP64 support is the full speed handling of denormal FP16 values. Denormal FP16 operands in the AVX512-FP16 architecture are handled at full speed to facilitate using the full dynamic range of FP16 numbers. Unlike FP32 and FP64 numbers, the FP16 operands in the AVX512-FP16 ISA are neither conditionally flushed to zero (MXCSR.FTZ) nor conditionally treated as zero (MXCSR.DAZ) based on MXCSR settings.

Conversion instructions that use FP32 or FP64 sources continue to use MXCSR.DAZ to control denormal handling for their inputs. Conversion instructions that create FP32 or FP64 outputs continue to use MXCSR.FTZ to control denormal handling for their outputs.

Instructions that were defined to ignore MXCSR.DAZ or MXCSR.FTZ continue to do so. No changes are made to the behavior of pre-existing instructions.

## 4.1 EVEX decoding maps

EVEX maps 3, 5 and 6 are used for encoding FP16 instructions.

Figure 4.1 shows the layout of the EVEX encoding prefix for different situations. The EVEX prefix byte, 0x62, is followed by 3 payload bytes P0, P1, and P2. The decoding map is encoded in the low 3 bits of the P0 byte, P[2:0]. The current Intel Software Developer's Manual (SDM) lists the EVEX map field (EVEX.mm) encoded in P[1:0] as 2 bits, with the next two bits P[3:2] being reserved as zero. The FP16 ISA extension uses the bit P[2] to access the new decoding maps 5 and 6. EVEX maps 0, 4 and 7 are reserved for future use. A future update of the Intel SDM will update the EVEX description when the AVX512-FP16 information is incorporated. The other bits in Figure 4.1 are described in the Intel SDM.

Map 5 and Map 6 are regular fixed length maps, like map 2 (and map 3). In regular fixed length maps, the opcode plays no role in determining the overall instruction length. All instructions in map 2, 3, 5 and 6 have a MODRM byte. All instructions in map 3 also require an immediate byte. The older map maps 0 and

1 are irregular variable length maps since the overall instruction length is determined more complex logic that includes the opcode.

| EVEX prefix | P0         | P1       | P2         | Description                          |
|-------------|------------|----------|------------|--------------------------------------|
| 0x62        | RXBR' 0mmm | WVVVV1pp | zĽLbV'aaa  | AVX512 Load-op                       |
| 0x62        | RXBR' 0mmm | WVVVV1pp | zĽ'LOV'aaa | AVX512 Loads and stores              |
|             |            |          |            | (MODRM.MOD != 0b11)                  |
| 0x62        | RXBR' 0mmm | WVVVV1pp | zĽ'LOV'aaa | 0 0                                  |
|             |            |          |            | control (MODRM.MOD = 0b11)           |
| 0x62        | RXBR' 0mmm | WVVVV1pp | zRC1V'aaa  | AVX512 reg-reg with rounding control |
|             |            |          |            | (MODRM.MOD = 0b11)                   |

Figure 4.1: EVEX decoding

### 4.2 Displacement Scaling

With EVEX encodings, 1-byte memory displacements are scaled based on the tuple code and vector length.

The official tuple scaling information is in the public Software Developers Manual. This section just lists the additions for handling the FP16 instructions.

In the following, N refers to the scale factor applied to the signed 1-byte memory displacement. The units of accessing memory are always measured in bytes. The following only applies to 16b input sizes for load-type operations (or 16b output sizes for store-type operations).

**FULL** If broadcasting, N=2 for FP16 inputs and N=4 for complex FP16 inputs. Otherwise N=16, 32, or 64 corresponding to the full vector length, in bytes.

**FULLMEM** N=16, 32, or 64 corresponding to the full vector length, in bytes.

**SCALAR** N=2 always for FP16 inputs and N=4 for complex FP16 inputs.

**HALF** If broadcasting, N=2. Otherwise N=8, 16, or 32 corresponding to half the vector length, in bytes.

**HALFMEM** N=8, 16, or 32 corresponding to half the vector length, in bytes.

**QUARTER** If broadcasting, N=2. Otherwise N=4, 8, or 16 corresponding to one-quarter the vector length, in bytes.

### 4.3 Rounding of Denormal Numbers

IEEE-754 does not define the setting of the MXCSR.PE bit when underflow exception is unmasked.

If the computation result is underflow (i.e. tiny results) and cannot be accurately represented in the destination format, the MXCSR.PE bit will be set regardless of the underflow mask status (i.e. can get underflow trap with both UE=1 and PE=1). This is different than the handling of FP32/FP64 operations in the Intel Architecture.

### 4.4 Integer Indefinite Values

When converting floating point values to integers, the output integer format may be signed or unsigned. There are two reasons when the destination value cannot be represented in the output integer format:

- The value is too big.
- The value is negative and the output integer format is unsigned.

If the output integer format is signed and the value is too big, 0x800... is returned (minimal signed number).

If the output integer format is unsigned and the value is too big, 0xfff... is returned (maximal unsigned number).

If the output integer format is unsigned and the value is negative, 0xfff... is returned.

The width of the destination value is determined by the output element size of the instruction.

#### 4.5 NOTATION

In the instruction encoding, the MODRM byte is represented several ways depending on the role it plays. The MODRM byte has 3 fields: 2-bit MODRM.MOD field, a 3-bit MODRM.REG field and a 3-bit MODRM.RM field. When all bits of the MODRM byte have fixed values for an instruction, the 2-hex nibble value of that byte is presented after the opcode in the encoding boxes on the instruction description pages. When only some fields of the MODRM byte must contain fixed values, those values are specified as follows. If only the MODRM.MOD must be 0b11, and MODRM.REG and MODRM.RM fields are unrestricted; This is denoted "11:rrr:bbb". The "rrr" correspond to the 3-bits of the MODRM.REG field and the "bbb" correspond to the 3-bits of the MODRM.RM field. If the MODRM.MOD field is constrained to be a value other than 0b11 – that is it must be one of 0b00, 0b01, or 0b10 – then we use the notation '!(11)'. If for example only the MODRM.REG field had a specific required value, for example 0b101, that would be denoted "mm:101:bbb". Historically the Software Developers Manual (SDM) only specified the MODRM.REG field restrictions with the notation /0 ... /7 and failed to specify restrictions on the MODRM.MOD and MODRM.RM fields in the encoding boxes.

20

## 4.6 INTRINSICS

The compiler intrinsic functions are documented in the Intel Intrinsics Guide https://software.intel.com/sites/landingpage/IntrinsicsGuide/.

21

# **INSTRUCTIONS**

#### 5.1 VADDPH

| Encoding / Instruction                           | Op/En | 64/32-bit<br>mode | CPUID       |
|--------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.MAP5.W0 58 /r                        | Α     | V/V               | AVX512-FP16 |
| VADDPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      | , ,   | .,.               | AVX512VL    |
| EVEX.256.NP.MAP5.W0 58 /r                        | Α     | V/V               | AVX512-FP16 |
| VADDPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V             | AVX512VL    |
| EVEX.512.NP.MAP5.W0 58 /r                        | Α     | V/V               | AVX512-FP16 |
| VADDPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V / V             | AVASTETTTO  |

### 5.1.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.1.2 Description

Adds packed FP16 values from source operands and stores the packed FP16 result in the destination operand. The destination elements are updated according to the writemask.

#### 5.1.3 Operation

```
VADDPH (EVEX encoded versions) when src2 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          DEST.fp16[j] := SRC1.fp16[j] + SRC2.fp16[j]
11
       ELSE IF *zeroing*:
12
          DEST.fp16[j] := 0
13
       // else dest.fp16[j] remains unchanged
14
15
    DEST[MAXVL-1:VL] := 0
```

```
VADDPH (EVEX encoded versions) when src2 operand is a memory source
    VL = 128, 256 \text{ or } 512
   KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
              DEST.fp16[j] := SRC1.fp16[j] + SRC2.fp16[0]
8
          ELSE:
9
              DEST.fp16[j] := SRC1.fp16[j] + SRC2.fp16[j]
10
       ELSE IF *zeroing*:
11
          DEST.fp16[j] := 0
12
       // else dest.fp16[j] remains unchanged
13
14
   DEST[MAXVL-1:VL] := 0
```

### 5.1.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VADDPH xmm1, xmm2, xmm3/m128 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VADDPH ymm1, ymm2, ymm3/m256 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VADDPH zmm1, zmm2, zmm3/m512 | E2             | IOUPD            | AVX512-FP16           |

#### 5.2 VADDSH

| Encoding / Instruction                  | Op/En | 64/32-bit<br>mode | CPUID          |
|-----------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.F3.MAP5.W0 58 /r              | A     | V/V               | AVX512-FP16    |
| VADDSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} | ^     | ","               | 7,47,312 11 10 |

#### 5.2.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.2.2 Description

Adds low FP16 value from the source operands and stores the FP16 result in the destination operand.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.2.3 Operation

```
VADDSH (EVEX encoded versions)
    IF EVEX.b = 1 and SRC2 is a register:
2
           SET_RM(EVEX.RC)
    ELSE
           SET_RM(MXCSR.RC)
5
6
    IF k1[0] OR *no writemask*:
       DEST.fp16[0] := SRC1.fp16[0] + SRC2.fp16[0]
8
    ELSE IF *zeroing*:
       DEST.fp16[0] := 0
10
    // else dest.fp16[0] remains unchanged
11
12
   DEST[127:16] := SRC1[127:16]
13
   DEST[MAXVL-1:128] := 0
```

## 5.2.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VADDSH xmm1, xmm2, xmm3/m16 | E3             | IOUPD            | AVX512-FP16 |

#### 5.3 VCMPPH

| Encoding / Instruction                             | Op/En | 64/32-bit<br>mode | CPUID       |
|----------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.0F3A.W0 C2 /r /ib                      | Α     | V/V               | AVX512-FP16 |
| VCMPPH k1{k2}, xmm2, xmm3/m128/m16bcst, imm8       |       | ,                 | AVX512VL    |
| EVEX.256.NP.0F3A.W0 C2 /r /ib                      | A     | V/V               | AVX512-FP16 |
| VCMPPH k1{k2}, ymm2, ymm3/m256/m16bcst, imm8       | ^     | ','               | AVX512VL    |
| EVEX.512.NP.0F3A.W0 C2 /r /ib                      | Α     | V/V               | AVX512-FP16 |
| VCMPPH k1{k2}, zmm2, zmm3/m512/m16bcst {sae}, imm8 | ^     | *, *              | AVASTETTTO  |

### 5.3.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | IMM8(r)   |

#### 5.3.2 Description

26

Compare packed FP16 values from source operands and stores the result in the destination mask operand. The comparison predicate operand (immediate byte bits 4:0) specifies the type of comparison performed on each of the pairs of packed values. The destination elements are updated according to the writemask.

#### 5.3.3 Operation

```
CASE (imm8 & 0x1F) OF
    O: CMP_OPERATOR := EQ_OQ;
    1: CMP_OPERATOR := LT_OS;
3
    2: CMP_OPERATOR := LE_OS;
    3: CMP_OPERATOR := UNORD_Q;
5
    4: CMP_OPERATOR := NEQ_UQ;
    5: CMP_OPERATOR := NLT_US;
7
    6: CMP_OPERATOR := NLE_US;
8
    7: CMP_OPERATOR := ORD_Q;
9
    8: CMP OPERATOR := EQ UQ;
10
    9: CMP_OPERATOR := NGE_US;
11
    10: CMP_OPERATOR := NGT_US;
12
    11: CMP_OPERATOR := FALSE_OQ;
13
    12: CMP_OPERATOR := NEQ_OQ;
14
    13: CMP_OPERATOR := GE_OS;
15
    14: CMP_OPERATOR := GT_OS;
16
    15: CMP_OPERATOR := TRUE_UQ;
17
    16: CMP_OPERATOR := EQ_OS;
18
    17: CMP_OPERATOR := LT_OQ;
19
    18: CMP_OPERATOR := LE_OQ;
20
    19: CMP_OPERATOR := UNORD_S;
21
    20: CMP_OPERATOR := NEQ_US;
22
    21: CMP_OPERATOR := NLT_UQ;
23
    22: CMP_OPERATOR := NLE_UQ;
24
    23: CMP_OPERATOR := ORD_S;
25
    24: CMP_OPERATOR := EQ_US;
26
    25: CMP_OPERATOR := NGE_UQ;
27
    26: CMP_OPERATOR := NGT_UQ;
28
    27: CMP_OPERATOR := FALSE_OS;
29
    28: CMP_OPERATOR := NEQ_OS;
30
    29: CMP_OPERATOR := GE_OQ;
31
    30: CMP_OPERATOR := GT_OQ;
32
    31: CMP_OPERATOR := TRUE_US;
33
    ESAC
```

27

```
VCMPPH (EVEX encoded versions)
   VL = 128, 256 or 512
   KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k2[j] OR *no writemask*:
6
          IF EVEX.b = 1:
              tsrc2 := SRC2.fp16[0]
8
          ELSE:
9
              tsrc2 := SRC2.fp16[j]
10
          DEST.bit[j] := SRC1.fp16[j] CMP_OPERATOR tsrc2
11
12
          DEST.bit[j] := 0
13
14
   DEST[MAXKL-1:KL] := 0
```

### 5.3.4 Exceptions

| Instruction                      | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------------|----------------|------------------|-----------------------|
| VCMPPH k1, xmm2, xmm3/m128, imm8 | E2             | ID               | AVX512-FP16, AVX512VL |
| VCMPPH k1, ymm2, ymm3/m256, imm8 | E2             | ID               | AVX512-FP16, AVX512VL |
| VCMPPH k1, zmm2, zmm3/m512, imm8 | E2             | ID               | AVX512-FP16           |

#### 5.4 VCMPSH

| Encoding / Instruction                    | Op/En | 64/32-bit<br>mode | CPUID       |
|-------------------------------------------|-------|-------------------|-------------|
| EVEX.LLIG.F3.0F3A.W0 C2 /r /ib            | Α     | V/V               | AVX512-FP16 |
| VCMPSH k1{k2}, xmm2, xmm3/m16 {sae}, imm8 | , ,   | ','               | ,,          |

### 5.4.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | IMM8(r)   |

### 5.4.2 Description

Compare the FP16 values from the lowest element of the source operands and stores the result in the destination mask operand. The comparison predicate operand (immediate byte bits 4:0) specifies the type of comparison performed on the pair of packed FP16 values. The low destination bit is updated according to the writemask. Bits MAX\_KL-1:1 of the destination operand are zeroed.

#### 5.4.3 Operation

```
CASE (imm8 & 0x1F) OF
    O: CMP_OPERATOR := EQ_OQ;
    1: CMP_OPERATOR := LT_OS;
3
    2: CMP_OPERATOR := LE_OS;
    3: CMP_OPERATOR := UNORD_Q;
5
    4: CMP_OPERATOR := NEQ_UQ;
    5: CMP_OPERATOR := NLT_US;
7
    6: CMP_OPERATOR := NLE_US;
8
    7: CMP_OPERATOR := ORD_Q;
q
    8: CMP OPERATOR := EQ UQ;
10
    9: CMP_OPERATOR := NGE_US;
11
    10: CMP_OPERATOR := NGT_US;
12
    11: CMP_OPERATOR := FALSE_OQ;
13
    12: CMP_OPERATOR := NEQ_OQ;
14
    13: CMP_OPERATOR := GE_OS;
15
    14: CMP_OPERATOR := GT_OS;
16
    15: CMP_OPERATOR := TRUE_UQ;
17
    16: CMP_OPERATOR := EQ_OS;
18
    17: CMP_OPERATOR := LT_OQ;
19
    18: CMP_OPERATOR := LE_OQ;
20
    19: CMP_OPERATOR := UNORD_S;
21
    20: CMP_OPERATOR := NEQ_US;
22
    21: CMP_OPERATOR := NLT_UQ;
23
    22: CMP_OPERATOR := NLE_UQ;
24
    23: CMP_OPERATOR := ORD_S;
25
    24: CMP_OPERATOR := EQ_US;
26
    25: CMP_OPERATOR := NGE_UQ;
27
    26: CMP_OPERATOR := NGT_UQ;
28
    27: CMP_OPERATOR := FALSE_OS;
29
    28: CMP_OPERATOR := NEQ_OS;
30
    29: CMP_OPERATOR := GE_OQ;
31
    30: CMP_OPERATOR := GT_OQ;
32
    31: CMP_OPERATOR := TRUE_US;
33
    ESAC
```

```
VCMPSH (EVEX encoded versions)
IF k2[0] OR *no writemask*:
    DEST.bit[0] := SRC1.fp16[0] CMP_OPERATOR SRC2.fp16[0]

ELSE
    DEST.bit[0] := 0

DEST[MAXKL-1:1] := 0
```

## 5.4.4 Exceptions

|   | Instruction                     | Exception Type | Arithmetic Flags | CPUID       |
|---|---------------------------------|----------------|------------------|-------------|
| ĺ | VCMPSH k1, xmm2, xmm3/m16, imm8 | E3             | ID               | AVX512-FP16 |

#### 5.5 VCOMISH

| Encoding / Instruction       | Op/En | 64/32-bit<br>mode | CPUID       |  |
|------------------------------|-------|-------------------|-------------|--|
| EVEX.LLIG.NP.MAP5.W0 2F /r   | A     | V/V               | AVX512-FP16 |  |
| VCOMISH xmm1, xmm2/m16 {sae} |       | ', '              | 7473121110  |  |

#### 5.5.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(r) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.5.2 Description

Compares the FP16 values in the low word of operand 1 (first operand) and operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN).

Operand 1 is an XMM register; operand 2 can be an XMM register or a 16-bit memory location.

The VCOMISH instruction differs from the VUCOMISH instruction in that it signals a SIMD floating-point invalid operation exception (#I) when a source operand is either a QNaN or SNaN. The VUCOMISH instruction signals an invalid numeric exception only if a source operand is an SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

EVEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

### 5.5.3 Operation

```
VCOMISH src1, src2
   RESULT := OrderedCompare(SRC1.fp16[0],SRC2.fp16[0])
3
   if RESULT is UNORDERED:
        ZF, PF, CF := 1, 1, 1
5
   else if RESULT is GREATER_THAN:
       ZF, PF, CF := 0, 0, 0
7
   else if RESULT is LESS_THAN:
8
       ZF, PF, CF := 0, 0, 1
9
   else: // RESULT is EQUALS
10
       ZF, PF, CF := 1, 0, 0
11
12
   OF, AF, SF := 0, 0, 0
13
```

### 5.5.4 Exceptions

| Instruction            | Exception Type | Arithmetic Flags | CPUID       |  |
|------------------------|----------------|------------------|-------------|--|
| VCOMISH xmm1, xmm2/m16 | E3NF           | ID               | AVX512-FP16 |  |

#### 5.6 VCVTDQ2PH

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode | CPUID                   |  |
|-----------------------------------------------|-------|-------------------|-------------------------|--|
| EVEX.128.NP.MAP5.W0 5B /r                     | Α     | V/V               | AVX512-FP16<br>AVX512VL |  |
| VCVTDQ2PH xmm1{k1}{z}, xmm2/m128/m32bcst      |       |                   |                         |  |
| EVEX.256.NP.MAP5.W0 5B /r                     |       | V/V               | AVX512-FP16             |  |
| VCVTDQ2PH xmm1{k1}{z}, ymm2/m256/m32bcst      | Α     | •,•               | AVX512VL                |  |
| EVEX.512.NP.MAP5.W0 5B /r                     |       | V/V               | AVX512-FP16             |  |
| VCVTDQ2PH ymm1{k1}{z}, zmm2/m512/m32bcst {er} | A     | V / V             | AVAST2-11 TO            |  |

#### 5.6.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.6.2 Description

Converts four, eight or sixteen packed signed doubleword integers in the source operand to four, eight or sixteen packed FP16 values in the destination operand.

EVEX encoded versions: The source operand can be a ZMM/YMM/XMM register, a 512/256/128-bit memory location or a 512/256/128-bit vector broadcast from a 32-bit memory location. The destination operand is a YMM/XMM register conditionally updated with writemask k1.

EVEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

#### 5.6.3 Operation

```
VCVTDQ2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 32
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.dword[0]
13
          ELSE
14
             tsrc := SRC.dword[j]
16
          DEST.fp16[j] := Convert_integer32_to_fp16(tsrc)
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL/2] := 0
22
```

#### 5.6.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTDQ2PH xmm1, xmm2/m128 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTDQ2PH xmm1, ymm2/m256 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTDQ2PH ymm1, zmm2/m512 | E2             | PO               | AVX512-FP16           |

#### 5.7 VCVTPD2PH

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode | CPUID                                   |  |
|-----------------------------------------------|-------|-------------------|-----------------------------------------|--|
| EVEX.128.66.MAP5.W1 5A /r                     | Α     | V/V               | AVX512-FP16<br>AVX512VL                 |  |
| VCVTPD2PH xmm1{k1}{z}, xmm2/m128/m64bcst      |       |                   |                                         |  |
| EVEX.256.66.MAP5.W1 5A /r                     | A     | V/V               | AVX512-FP16<br>AVX512VL                 |  |
| VCVTPD2PH xmm1{k1}{z}, ymm2/m256/m64bcst      |       |                   |                                         |  |
| EVEX.512.66.MAP5.W1 5A /r                     | Α     | V/V               | AVX512-FP16                             |  |
| VCVTPD2PH xmm1{k1}{z}, zmm2/m512/m64bcst {er} | , ,   | •,•               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |  |

#### 5.7.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.7.2 Description

Converts two, four or eight packed double-precision floating-point values in the source operand (second operand) to two, four or eight packed FP16 values in the destination operand (first operand). When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits.

EVEX encoded versions: The source operand is a ZMM/YMM/XMM register, a 512/256/128-bit memory location, or a 512/256/128-bit vector broadcasts from a 64-bit memory location. The destination operand is a XMM register conditionally updated with writemask k1. The upper bits (MAXVL-1:128/64/32) of the corresponding destination are zeroed.

EVEX.vvvv are reserved and must be 1111b otherwise instructions will #UD.

This instruction uses MXCSR.DAZ for handling FP64 inputs. FP16 outputs can be normal or denormal, and are not conditionally flushed to zero.

#### 5.7.3 Operation

```
VCVTPD2PH dest, src
    VL = 128, 256 \text{ or } 512
2
3
    KL := VL / 64
5
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
    ELSE:
8
           SET_RM(MXCSR.RC)
9
10
    FOR j := 0 TO KL-1:
11
       IF k1[j] OR *no writemask*:
12
          IF *SRC is memory* and EVEX.b = 1:
13
             tsrc := SRC.double[0]
14
          ELSE
             tsrc := SRC.double[j]
16
          DEST.fp16[j] := Convert_fp64_to_fp16(tsrc)
18
       ELSE IF *zeroing*:
19
          DEST.fp16[j] := 0
20
       // else dest.fp16[j] remains unchanged
21
22
    DEST[MAXVL-1:VL/4] := 0
```

#### 5.7.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTPD2PH xmm1, xmm2/m128 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VCVTPD2PH xmm1, ymm2/m256 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VCVTPD2PH xmm1, zmm2/m512 | E2             | IOUPD            | AVX512-FP16           |

37

# 5.8 VCVTPH2DQ

| Encoding / Instruction                        |                                       | 64/32-bit<br>mode | CPUID       |
|-----------------------------------------------|---------------------------------------|-------------------|-------------|
| EVEX.128.66.MAP5.W0 5B /r                     | A                                     | V/V               | AVX512-FP16 |
| VCVTPH2DQ xmm1{k1}{z}, xmm2/m64/m16bcst       |                                       |                   | AVX512VL    |
| EVEX.256.66.MAP5.W0 5B /r                     | A                                     | V/V               | AVX512-FP16 |
| VCVTPH2DQ ymm1{k1}{z}, xmm2/m128/m16bcst      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V / V             | AVX512VL    |
| EVEX.512.66.MAP5.W0 5B /r                     | Α                                     | V/V               | AVX512-FP16 |
| VCVTPH2DQ zmm1{k1}{z}, ymm2/m256/m16bcst {er} | A                                     | V / V             | AVASTETITO  |

#### 5.8.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | HALF  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.8.2 Description

Converts packed FP16 values in the source operand to signed doubleword integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

#### 5.8.3 Operation

```
VCVTPH2DQ dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 32
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.dword[j] := Convert_fp16_to_integer32(tsrc)
       ELSE IF *zeroing*:
18
          DEST.dword[j] := 0
19
       // else dest.dword[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.8.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTPH2DQ xmm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2DQ ymm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2DQ zmm1, ymm2/m256 | E2             | IP               | AVX512-FP16           |

# 5.9 VCVTPH2PD

| Encoding / Instruction                         |     | 64/32-bit<br>mode                     | CPUID          |
|------------------------------------------------|-----|---------------------------------------|----------------|
| EVEX.128.NP.MAP5.W0 5A /r                      | Α   | V/V                                   | AVX512-FP16    |
| VCVTPH2PD xmm1{k1}{z}, xmm2/m32/m16bcst        |     | ', '                                  | AVX512VL       |
| EVEX.256.NP.MAP5.W0 5A /r                      | Α   | V/V                                   | AVX512-FP16    |
| VCVTPH2PD ymm1{k1}{z}, xmm2/m64/m16bcst        | , , | ','                                   | AVX512VL       |
| EVEX.512.NP.MAP5.W0 5A /r                      | Α   | V/V                                   | AVX512-FP16    |
| VCVTPH2PD zmm1{k1}{z}, xmm2/m128/m16bcst {sae} | ,,  | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 7,07,012 11 10 |

# 5.9.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | QUARTER | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

# 5.9.2 Description

Convert packed FP16 values to FP64 values in the destination register. The destination elements are updated according to the writemask.

This instruction handles both normal and denormal FP16 inputs.

### 5.9.3 Operation

```
VCVTPH2PD dest, src
    VL = 128, 256, or 512
2
3
   KL := VL/64
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.fp64[j] := Convert_fp16_to_fp64(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.fp64[j] := 0
       // else dest.fp64[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.9.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTPH2PD xmm1, xmm2/m32  | E2             | ID               | AVX512-FP16, AVX512VL |
| VCVTPH2PD ymm1, xmm2/m64  | E2             | ID               | AVX512-FP16, AVX512VL |
| VCVTPH2PD zmm1, xmm2/m128 | E2             | ID               | AVX512-FP16           |

# 5.10 VCVTPH2PS[,X]

| Encoding / Instruction                          | Op/En | 64/32-bit<br>mode   | CPUID          |
|-------------------------------------------------|-------|---------------------|----------------|
| VEX.128.66.0F38.W0 13 /r                        | Α     | V/V                 | F16C           |
| VCVTPH2PS xmm1, xmm2/m64                        |       | <b>V</b> / <b>V</b> | 1100           |
| VEX.256.66.0F38.W0 13 /r                        | Α     | V/V                 | F16C           |
| VCVTPH2PS ymm1, xmm2/m128                       |       | <b>V</b> , <b>V</b> | 1100           |
| EVEX.128.66.0F38.W0 13 /r                       | В     | V/V                 | AVX512F        |
| VCVTPH2PS xmm1{k1}{z}, xmm2/m64                 |       | •,•                 | AVX512VL       |
| EVEX.256.66.0F38.W0 13 /r                       | В     | V/V                 | AVX512F        |
| VCVTPH2PS ymm1{k1}{z}, xmm2/m128                |       | •,•                 | AVX512VL       |
| EVEX.512.66.0F38.W0 13 /r                       | В     | V/V                 | AVX512F        |
| VCVTPH2PS zmm1{k1}{z}, ymm2/m256 {sae}          |       | .,.                 | 1.07.6.1.      |
| EVEX.128.66.MAP6.W0 13 /r                       | С     | V/V                 | AVX512-FP16    |
| VCVTPH2PSX xmm1{k1}{z}, xmm2/m64/m16bcst        |       | -, -                | AVX512VL       |
| EVEX.256.66.MAP6.W0 13 /r                       | С     | V/V                 | AVX512-FP16    |
| VCVTPH2PSX ymm1{k1}{z}, xmm2/m128/m16bcst       |       | -, -                | AVX512VL       |
| EVEX.512.66.MAP6.W0 13 /r                       | С     | V/V                 | AVX512-FP16    |
| VCVTPH2PSX zmm1{k1}{z}, ymm2/m256/m16bcst {sae} |       | -,-                 | 7,07,012 11 10 |

# 5.10.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | N/A     | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |
| В     | HALFMEM | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |
| С     | HALF    | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.10.2 Description

VCVTPH2PSX is a new form of the PH to PS conversion instruction, encoded in map 6. The older version of VCVTPH2PS that is present in AVX512F (encoded in map 2, 0F38) does not support embedded broadcasting. VCVTPH2PSX has the embedded broadcasting option available.

The instructions associated with AVX512\_FP16 always handle FP16 denormal number inputs; denormal inputs are not treated as zero.

42 Document Number: 347407-001US Revision 1.0

#### 5.10.3 Operation

```
VCVTPH2PSX dest, src
    VL = 128, 256, or 512
2
3
   KL := VL/32
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.fp32[j] := Convert_fp16_to_fp32(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.fp32[j] := 0
       // else dest.fp32[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.10.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTPH2PS xmm1, xmm2/m64   | 11             | I                | F16C                  |
| VCVTPH2PS ymm1, xmm2/m128  | 11             | I                | F16C                  |
| VCVTPH2PS xmm1, xmm2/m64   | E11            | I                | AVX512F, AVX512VL     |
| VCVTPH2PS ymm1, xmm2/m128  | E11            | I                | AVX512F, AVX512VL     |
| VCVTPH2PS zmm1, ymm2/m256  | E11            | I                | AVX512F               |
| VCVTPH2PSX xmm1, xmm2/m64  | E2             | ID               | AVX512-FP16, AVX512VL |
| VCVTPH2PSX ymm1, xmm2/m128 | E2             | ID               | AVX512-FP16, AVX512VL |
| VCVTPH2PSX zmm1, ymm2/m256 | E2             | ID               | AVX512-FP16           |

# 5.11 VCVTPH2QQ

| Encoding / Instruction                        |          | 64/32-bit<br>mode | CPUID       |
|-----------------------------------------------|----------|-------------------|-------------|
| EVEX.128.66.MAP5.W0 7B /r                     | A        | V/V               | AVX512-FP16 |
| VCVTPH2QQ xmm1{k1}{z}, xmm2/m32/m16bcst       |          | ', '              | AVX512VL    |
| EVEX.256.66.MAP5.W0 7B /r                     | A        | V/V               | AVX512-FP16 |
| VCVTPH2QQ ymm1{k1}{z}, xmm2/m64/m16bcst       | <b>A</b> | V / V             | AVX512VL    |
| EVEX.512.66.MAP5.W0 7B /r                     | Α        | V/V               | AVX512-FP16 |
| VCVTPH2QQ zmm1{k1}{z}, xmm2/m128/m16bcst {er} |          | V / V             | AVASTETTTO  |

#### 5.11.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | QUARTER | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.11.2 Description

Converts packed FP16 values in the source operand to signed quadword integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

Document Number: 347407-001US Revision 1.0

#### 5.11.3 Operation

```
VCVTPH2QQ dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 64
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.qword[j] := Convert_fp16_to_integer64(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.qword[j] := 0
19
       // else dest.qword[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.11.4 Exceptions

| Instruction               | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|---------------------------|-----------------------|------------------|-----------------------|
| VCVTPH2QQ xmm1, xmm2/m32  | E2                    | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2QQ ymm1, xmm2/m64  | E2                    | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2QQ zmm1, xmm2/m128 | E2                    | IP               | AVX512-FP16           |

# 5.12 VCVTPH2UDQ

| Encoding / Instruction                         |     | 64/32-bit<br>mode | CPUID                                   |
|------------------------------------------------|-----|-------------------|-----------------------------------------|
| EVEX.128.NP.MAP5.W0 79 /r                      | Α   | V/V               | AVX512-FP16                             |
| VCVTPH2UDQ xmm1{k1}{z}, xmm2/m64/m16bcst       |     | ', '              | AVX512VL                                |
| EVEX.256.NP.MAP5.W0 79 /r                      | Α   | V/V               | AVX512-FP16                             |
| VCVTPH2UDQ ymm1{k1}{z}, xmm2/m128/m16bcst      |     | V / V             | AVX512VL                                |
| EVEX.512.NP.MAP5.W0 79 /r                      | Α   | V/V               | AVX512-FP16                             |
| VCVTPH2UDQ zmm1{k1}{z}, ymm2/m256/m16bcst {er} | , , | •, •              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

#### 5.12.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | HALF  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.12.2 Description

Converts packed FP16 values in the source operand to unsigned doubleword integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

#### 5.12.3 Operation

```
VCVTPH2UDQ dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 32
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.dword[j] := Convert_fp16_to_unsigned_integer32(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.dword[j] := 0
19
       // else dest.dword[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.12.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTPH2UDQ xmm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UDQ ymm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UDQ zmm1, ymm2/m256 | E2             | IP               | AVX512-FP16           |

# 5.13 VCVTPH2UQQ

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode | CPUID        |
|------------------------------------------------|-------|-------------------|--------------|
| EVEX.128.66.MAP5.W0 79 /r                      | A     | V/V               | AVX512-FP16  |
| VCVTPH2UQQ xmm1{k1}{z}, xmm2/m32/m16bcst       |       | -, -              | AVX512VL     |
| EVEX.256.66.MAP5.W0 79 /r                      | A     | V/V               | AVX512-FP16  |
| VCVTPH2UQQ ymm1{k1}{z}, xmm2/m64/m16bcst       | , ,   | , , ,             | AVX512VL     |
| EVEX.512.66.MAP5.W0 79 /r                      | Α     | V/V               | AVX512-FP16  |
| VCVTPH2UQQ zmm1{k1}{z}, xmm2/m128/m16bcst {er} |       | •,•               | AVA312-11 10 |

#### 5.13.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | QUARTER | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.13.2 Description

Converts packed FP16 values in the source operand to unsigned quadword integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

#### 5.13.3 Operation

```
VCVTPH2UQQ dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 64
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.qword[j] := Convert_fp16_to_unsigned_integer64(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.qword[j] := 0
19
       // else dest.qword[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.13.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTPH2UQQ xmm1, xmm2/m32  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UQQ ymm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UQQ zmm1, xmm2/m128 | E2             | IP               | AVX512-FP16           |

#### 5.14 VCVTPH2UW

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode | CPUID        |
|-----------------------------------------------|-------|-------------------|--------------|
| EVEX.128.NP.MAP5.W0 7D /r                     | A     | V/V               | AVX512-FP16  |
| VCVTPH2UW xmm1{k1}{z}, xmm2/m128/m16bcst      | , ,   | .,.               | AVX512VL     |
| EVEX.256.NP.MAP5.W0 7D /r                     | A     | V/V               | AVX512-FP16  |
| VCVTPH2UW ymm1{k1}{z}, ymm2/m256/m16bcst      |       | *, *              | AVX512VL     |
| EVEX.512.NP.MAP5.W0 7D /r                     | Α     | V/V               | AVX512-FP16  |
| VCVTPH2UW zmm1{k1}{z}, zmm2/m512/m16bcst {er} |       |                   | AVA312-11 10 |

# 5.14.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.14.2 Description

50

Converts packed FP16 values in the source operand to unsigned word integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

Document Number: 347407-001US Revision 1.0

#### 5.14.3 Operation

```
VCVTPH2UW dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 16
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.word[j] := Convert_fp16_to_unsigned_integer16(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.word[j] := 0
19
       // else dest.word[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.14.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTPH2UW xmm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UW ymm1, ymm2/m256 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2UW zmm1, zmm2/m512 | E2             | IP               | AVX512-FP16           |

#### 5.15 VCVTPH2W

| Encoding / Instruction                       |     | 64/32-bit<br>mode | CPUID        |
|----------------------------------------------|-----|-------------------|--------------|
| EVEX.128.66.MAP5.W0 7D /r                    | Α   | V/V               | AVX512-FP16  |
| VCVTPH2W xmm1{k1}{z}, xmm2/m128/m16bcst      |     | ', '              | AVX512VL     |
| EVEX.256.66.MAP5.W0 7D /r                    | Α   | V/V               | AVX512-FP16  |
| VCVTPH2W ymm1{k1}{z}, ymm2/m256/m16bcst      |     | ', '              | AVX512VL     |
| EVEX.512.66.MAP5.W0 7D /r                    | Α   | V/V               | AVX512-FP16  |
| VCVTPH2W zmm1{k1}{z}, zmm2/m512/m16bcst {er} | , , | ,,,               | 7W/G12 11 10 |

#### 5.15.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.15.2 Description

Converts packed FP16 values in the source operand to signed word integers in destination operand.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

#### 5.15.3 Operation

```
VCVTPH2W dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 16
    IF *SRC is a register* and (VL = 512) and (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.fp16[0]
13
          ELSE
14
             tsrc := SRC.fp16[j]
16
          DEST.word[j] := Convert_fp16_to_integer16(tsrc)
       ELSE IF *zeroing*:
18
          DEST.word[j] := 0
19
       // else dest.word[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.15.4 Exceptions

| Instruction              | Exception Type | Arithmetic Flags | CPUID                 |
|--------------------------|----------------|------------------|-----------------------|
| VCVTPH2W xmm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2W ymm1, ymm2/m256 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTPH2W zmm1, zmm2/m512 | E2             | IP               | AVX512-FP16           |

# 5.16 VCVTPS2PH[,X]

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode                     | CPUID       |  |
|------------------------------------------------|-------|---------------------------------------|-------------|--|
| VEX.128.66.0F3A.W0 1D /r /ib                   | Α     | V/V                                   | F16C        |  |
| VCVTPS2PH xmm1/m64, xmm2, imm8                 |       | •,•                                   | 1100        |  |
| VEX.256.66.0F3A.W0 1D /r /ib                   | A     | V/V                                   | F16C        |  |
| VCVTPS2PH xmm1/m128, ymm2, imm8                |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1100        |  |
| EVEX.128.66.0F3A.W0 1D 11:rrr:bbb /ib          | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH xmm1{k1}{z}, xmm2, imm8              |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL    |  |
| EVEX.128.66.0F3A.W0 1D !(11):rrr:bbb /ib       | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH m64{k1}, xmm1, imm8                  |       | V / V                                 | AVX512VL    |  |
| EVEX.256.66.0F3A.W0 1D 11:rrr:bbb /ib          | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH xmm1{k1}{z}, ymm2, imm8              |       | V / V                                 | AVX512VL    |  |
| EVEX.256.66.0F3A.W0 1D !(11):rrr:bbb /ib       | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH m128{k1}, ymm1, imm8                 |       | V/ V                                  | AVX512VL    |  |
| EVEX.512.66.0F3A.W0 1D 11:rrr:bbb /ib          | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH ymm1{k1}{z}, zmm2 {sae}, imm8        |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVASTEI     |  |
| EVEX.512.66.0F3A.W0 1D !(11):rrr:bbb /ib       | В     | V/V                                   | AVX512F     |  |
| VCVTPS2PH m256{k1}, zmm1, imm8                 |       | V / V                                 | AVASTEI     |  |
| EVEX.128.66.MAP5.W0 1D /r                      | С     | V/V                                   | AVX512-FP16 |  |
| VCVTPS2PHX xmm1{k1}{z}, xmm2/m128/m32bcst      |       | V / V                                 | AVX512VL    |  |
| EVEX.256.66.MAP5.W0 1D /r                      | С     | V/V                                   | AVX512-FP16 |  |
| VCVTPS2PHX xmm1{k1}{z}, ymm2/m256/m32bcst      | V/V   |                                       | AVX512VL    |  |
| EVEX.512.66.MAP5.W0 1D /r                      | С     | V/V                                   | AVX512-FP16 |  |
| VCVTPS2PHX ymm1{k1}{z}, zmm2/m512/m32bcst {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVASTETITO  |  |

# 5.16.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | N/A     | MODRM.R/M(w) | MODRM.REG(r) | IMM8(r)   | N/A       |
| В     | HALFMEM | MODRM.R/M(w) | MODRM.REG(r) | IMM8(r)   | N/A       |
| С     | FULL    | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

54 Document Number: 347407-001US Revision 1.0

#### 5.16.2 Description

The load form of the VCVTPS2PHX instruction, without imm8, is new. VCVTPS2PHX supports broadcasting. The store (with imm8) versions (VCVTPS2PH) were introduced with AVX512F and F16C.

The instructions associated with AVX512\_FP16 use MXCSR.DAZ for handling FP32 inputs. FP16 outputs can be normal or denormal numbers, and are not conditionally flushed based on MXCSR settings.

The legacy VCVTPS2PH instructions associated with the CPUID bits F16C and AVX512F continue to use MXCSR.DAZ for their inputs.

#### 5.16.3 Operation

```
VCVTPS2PHX dest, src
                             (AVX512_FP16 load version with broadcast support)
    VL = 128, 256, or 512
2
    KL := VL / 32
    IF *SRC is a register* and (VL == 512) and (EVEX.b = 1):
6
           SET_RM(EVEX.RC)
7
    ELSE:
8
           SET_RM(MXCSR.RC)
9
10
    FOR j := 0 TO KL-1:
11
       IF k1[j] OR *no writemask*:
12
          IF *SRC is memory* and EVEX.b = 1:
13
             tsrc := SRC.fp32[0]
          ELSE
15
             tsrc := SRC.fp32[j]
17
          DEST.fp16[j] := Convert_fp32_to_fp16(tsrc)
18
       ELSE IF *zeroing*:
19
          DEST.fp16[j] := 0
20
       // else dest.fp16[j] remains unchanged
21
    DEST[MAXVL-1:VL/2] := 0
23
```

#### 5.16.4 Exceptions

56

#### CHAPTER 5. INSTRUCTIONS

| Instruction                     | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|---------------------------------|-----------------------|------------------|-----------------------|
| VCVTPS2PH xmm1/m64, xmm2, imm8  | 11                    | IOUPD            | F16C                  |
| VCVTPS2PH xmm1/m128, ymm2, imm8 | 11                    | IOUPD            | F16C                  |
| VCVTPS2PH xmm1, xmm2, imm8      | E11                   | IOUPD            | AVX512F, AVX512VL     |
| VCVTPS2PH m64, xmm1, imm8       | E11                   | IOUPD            | AVX512F, AVX512VL     |
| VCVTPS2PH xmm1, ymm2, imm8      | E11                   | IOUPD            | AVX512F, AVX512VL     |
| VCVTPS2PH m128, ymm1, imm8      | E11                   | IOUPD            | AVX512F, AVX512VL     |
| VCVTPS2PH ymm1, zmm2, imm8      | E11                   | IOUPD            | AVX512F               |
| VCVTPS2PH m256, zmm1, imm8      | E11                   | IOUPD            | AVX512F               |
| VCVTPS2PHX xmm1, xmm2/m128      | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VCVTPS2PHX xmm1, ymm2/m256      | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VCVTPS2PHX ymm1, zmm2/m512      | E2                    | IOUPD            | AVX512-FP16           |

Document Number: 347407-001US Revision 1.0

# 5.17 VCVTQQ2PH

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode                     | CPUID        |
|-----------------------------------------------|-------|---------------------------------------|--------------|
| EVEX.128.NP.MAP5.W1 5B /r                     | A     | V/V                                   | AVX512-FP16  |
| VCVTQQ2PH xmm1{k1}{z}, xmm2/m128/m64bcst      |       | ., .                                  | AVX512VL     |
| EVEX.256.NP.MAP5.W1 5B /r                     | A     | V/V                                   | AVX512-FP16  |
| VCVTQQ2PH xmm1{k1}{z}, ymm2/m256/m64bcst      | , ,   | V / V                                 | AVX512VL     |
| EVEX.512.NP.MAP5.W1 5B /r                     | Α     | V/V                                   | AVX512-FP16  |
| VCVTQQ2PH xmm1{k1}{z}, zmm2/m512/m64bcst {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVA312-11 10 |

# 5.17.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.17.2 Description

Converts packed quadword integers in the source operand to packed FP16 values in the destination operand. The destination elements are updated according to the writemask.

EVEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

#### 5.17.3 Operation

```
VCVTQQ2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 64
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.qword[0]
13
          ELSE
14
             tsrc := SRC.qword[j]
16
          DEST.fp16[j] := Convert_integer64_to_fp16(tsrc)
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL/4] := 0
22
```

#### 5.17.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTQQ2PH xmm1, xmm2/m128 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTQQ2PH xmm1, ymm2/m256 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTQQ2PH xmm1, zmm2/m512 | E2             | PO               | AVX512-FP16           |

#### 5.18 VCVTSD2SH

| Encoding / Instruction                     | Op/En | 64/32-bit<br>mode   | CPUID          |
|--------------------------------------------|-------|---------------------|----------------|
| EVEX.LLIG.F2.MAP5.W1 5A /r                 | Δ     | V/V                 | AVX512-FP16    |
| VCVTSD2SH xmm1{k1}{z}, xmm2, xmm3/m64 {er} | ^     | <b>V</b> / <b>V</b> | 7,07,512 11 10 |

#### 5.18.1 Instruction Operand Encoding

|   | Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|---|-------|--------|--------------|-----------|--------------|-----------|
| ĺ | Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.18.2 Description

Converts the low FP64 value in the second source operand to a FP16 value in the low element of the destination operand.

When the conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

# 5.18.3 Operation

```
VCVTSD2SH dest, src1, src2
   IF *SRC2 is a register* and (EVEX.b = 1):
3
           SET_RM(EVEX.RC)
   ELSE:
5
           SET_RM(MXCSR.RC)
   IF k1[0] OR *no writemask*:
8
       DEST.fp16[0] := Convert_fp64_to_fp16(SRC2.fp64[0])
9
   ELSE IF *zeroing*:
10
       DEST.fp16[0] := 0
11
   // else dest.fp16[0] remains unchanged
12
13
   DEST[127:16] := SRC1[127:16]
14
   DEST[MAXVL-1:128] := 0
```

# 5.18.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VCVTSD2SH xmm1, xmm2, xmm3/m64 | E3             | IOUPD            | AVX512-FP16 |

#### 5.19 VCVTSH2SD

| Encoding / Instruction                      | Op/En | 64/32-bit<br>mode | CPUID          |
|---------------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.F3.MAP5.W0 5A /r                  | Δ     | V/V               | AVX512-FP16    |
| VCVTSH2SD xmm1{k1}{z}, xmm2, xmm3/m16 {sae} | ^     | ","               | , was 12 11 10 |

#### 5.19.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.19.2 Description

Converts the low FP16 element in the second source operand to a FP64 element in the low element of the destination operand.

Bits 127:64 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP64 element of the destination is updated according to the writemask.

#### 5.19.3 Operation

```
VCVTSH2SD dest, src1, src2

IF k1[0] OR *no writemask*:
    DEST.fp64[0] := Convert_fp16_to_fp64(SRC2.fp16[0])

ELSE IF *zeroing*:
    DEST.fp64[0] := 0

// else dest.fp64[0] remains unchanged

DEST[127:64] := SRC1[127:64]

DEST[MAXVL-1:128] := 0
```

#### 5.19.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VCVTSH2SD xmm1, xmm2, xmm3/m16 | E3             | ID               | AVX512-FP16 |

#### 5.20 VCVTSH2SI

| Encoding / Instruction                                                                            | Op/En    | 64/32-bit<br>mode | CPUID        |  |  |  |
|---------------------------------------------------------------------------------------------------|----------|-------------------|--------------|--|--|--|
| EVEX.LLIG.F3.MAP5.W0 2D /r                                                                        | Α        | V/V <sup>1</sup>  | AVX512-FP16  |  |  |  |
| VCVTSH2SI r32, xmm1/m16 {er}                                                                      |          | V / V             | AVA312 11 10 |  |  |  |
| EVEX.LLIG.F3.MAP5.W1 2D /r                                                                        | A V/N.E. | AVX512-FP16       |              |  |  |  |
| VCVTSH2SI r64, xmm1/m16 {er}                                                                      |          | V/IV.L.           | AVA312 11 10 |  |  |  |
| Notes:                                                                                            |          |                   |              |  |  |  |
| 1: Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used. |          |                   |              |  |  |  |

#### 5.20.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.20.2 Description

Converts the low FP16 element in the source operand to a signed integer in the destination general purpose register.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

#### 5.20.3 Operation

```
VCVTSH2SI dest, src
2
    IF *SRC is a register* and (EVEX.b = 1):
3
           SET_RM(EVEX.RC)
4
    ELSE:
           SET_RM(MXCSR.RC)
6
    IF 64-mode and OperandSize == 64:
8
      DEST.qword := Convert_fp16_to_integer64(SRC.fp16[0])
   ELSE:
10
      DEST.dword := Convert_fp16_to_integer32(SRC.fp16[0])
11
```

63

# 5.20.4 Exceptions

| Instruction             | Exception Type | Arithmetic Flags | CPUID       |
|-------------------------|----------------|------------------|-------------|
| VCVTSH2SI r32, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |
| VCVTSH2SI r64, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |

Document Number: 347407-001US Revision 1.0

#### 5.21 VCVTSH2SS

| Encoding / Instruction                      | Op/En | 64/32-bit<br>mode | CPUID                                   |
|---------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.LLIG.NP.MAP6.W0 13 /r                  | A     | V/V               | AVX512-FP16                             |
| VCVTSH2SS xmm1{k1}{z}, xmm2, xmm3/m16 {sae} |       | ', '              | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

#### 5.21.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.21.2 Description

Converts the low FP16 element in the second source operand to the low FP32 element of the destination operand.

Bits 127:32 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.21.3 Operation

```
VCVTSH2SS dest, src1, src2

IF k1[0] OR *no writemask*:
    DEST.fp32[0] := Convert_fp16_to_fp32(SRC2.fp16[0])

ELSE IF *zeroing*:
    DEST.fp32[0] := 0

// else dest.fp32[0] remains unchanged

DEST[127:32] := SRC1[127:32]

DEST[MAXVL-1:128] := 0
```

# 5.21.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VCVTSH2SS xmm1, xmm2, xmm3/m16 | E3             | ID               | AVX512-FP16 |

#### 5.22 VCVTSH2USI

| Encoding / Instruction                                                                            | Op/En | 64/32-bit<br>mode    | CPUID        |  |  |  |
|---------------------------------------------------------------------------------------------------|-------|----------------------|--------------|--|--|--|
| EVEX.LLIG.F3.MAP5.W0 79 /r                                                                        | Α     | V/V <sup>1</sup>     | AVX512-FP16  |  |  |  |
| VCVTSH2USI r32, xmm1/m16 {er}                                                                     |       | V / V                | AVASTETITO   |  |  |  |
| EVEX.LLIG.F3.MAP5.W1 79 /r                                                                        | Δ     | A V/N.E. AVX512-FP16 | Δ\/Y512_ED16 |  |  |  |
| VCVTSH2USI r64, xmm1/m16 {er}                                                                     |       |                      | AVA312-11 10 |  |  |  |
| Notes:                                                                                            |       |                      |              |  |  |  |
| 1: Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used. |       |                      |              |  |  |  |

#### 5.22.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.22.2 Description

Converts the low FP16 element in the source operand to an unsigned integer in the destination general purpose register.

When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

#### 5.22.3 Operation

```
VCVTSH2USI dest, src
2
   // SET_RM() sets the rounding mode used for this instruction.
3
   IF *SRC is a register* and (EVEX.b = 1):
           SET RM(EVEX.RC)
5
   ELSE:
           SET_RM(MXCSR.RC)
8
    IF 64-mode and OperandSize == 64:
9
      DEST.qword := Convert_fp16_to_unsigned_integer64(SRC.fp16[0])
   ELSE:
11
      DEST.dword := Convert_fp16_to_unsigned_integer32(SRC.fp16[0])
```

66

# 5.22.4 Exceptions

| Instruction              | <b>Exception Type</b> | Arithmetic Flags | CPUID       |
|--------------------------|-----------------------|------------------|-------------|
| VCVTSH2USI r32, xmm1/m16 | E3NF                  | IP               | AVX512-FP16 |
| VCVTSH2USI r64, xmm1/m16 | E3NF                  | IP               | AVX512-FP16 |

Document Number: 347407-001US Revision 1.0

# 5.23 VCVTSI2SH

| Encoding / Instruction                                                                            | Op/En | 64/32-bit<br>mode                     | CPUID        |  |  |
|---------------------------------------------------------------------------------------------------|-------|---------------------------------------|--------------|--|--|
| EVEX.LLIG.F3.MAP5.W0 2A /r                                                                        | Α     | V/V <sup>1</sup>                      | AVX512-FP16  |  |  |
| VCVTSI2SH xmm1, xmm2, r32/m32 {er}                                                                | , ,   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 747/3121110  |  |  |
| EVEX.LLIG.F3.MAP5.W1 2A /r                                                                        | Δ     | A V/N.E. AVX                          | AVX512-FP16  |  |  |
| VCVTSI2SH xmm1, xmm2, r64/m64 {er}                                                                |       |                                       | AVA312-11 10 |  |  |
| Notes:                                                                                            |       |                                       |              |  |  |
| 1: Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used. |       |                                       |              |  |  |

#### 5.23.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.23.2 Description

Converts an signed doubleword integer (or signed quadword integer if operand size is 64 bits) in the second source operand to a FP16 value in the destination operand. The result is stored in the low word of the destination operand. When conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or embedded rounding controls.

The second source operand can be a general-purpose register or a 32/64-bit memory location. The first source and destination operands are XMM registers. Bits 127:16 of the XMM register destination are copied from corresponding bits in the first source operand. Bits MAXVL-1:128 of the destination register are zeroed.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

# 5.23.3 Operation

```
VCVTSI2SH dest, src1, src2
   IF *SRC2 is a register* and (EVEX.b = 1):
3
           SET_RM(EVEX.RC)
   ELSE:
5
           SET_RM(MXCSR.RC)
   IF 64-mode and OperandSize == 64:
8
       DEST.fp16[0] := Convert_integer64_to_fp16(SRC2.qword)
9
10
       DEST.fp16[0] := Convert_integer32_to_fp16(SRC2.dword)
11
12
   DEST[127:16] := SRC1[127:16]
13
   DEST[MAXVL-1:128] := 0
14
```

# 5.23.4 Exceptions

| Instruction                   | Exception Type | Arithmetic Flags | CPUID       |
|-------------------------------|----------------|------------------|-------------|
| VCVTSI2SH xmm1, xmm2, r32/m32 | E3NF           | PO               | AVX512-FP16 |
| VCVTSI2SH xmm1, xmm2, r64/m64 | E3NF           | PO               | AVX512-FP16 |

#### 5.24 VCVTSS2SH

| Encoding / Instruction                     | Op/En | 64/32-bit<br>mode | CPUID                                   |
|--------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.LLIG.NP.MAP5.W0 1D /r                 | A     | V/V               | AVX512-FP16                             |
| VCVTSS2SH xmm1{k1}{z}, xmm2, xmm3/m32 {er} | ^`    | ', '              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

#### 5.24.1 Instruction Operand Encoding

|   | Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|---|-------|--------|--------------|-----------|--------------|-----------|
| ĺ | Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.24.2 Description

Converts the low FP32 value in the second source operand to a FP16 value in the low element of the destination operand.

When the conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

# 5.24.3 Operation

```
VCVTSS2SH dest, src1, src2
   IF *SRC2 is a register* and (EVEX.b = 1):
3
           SET_RM(EVEX.RC)
   ELSE:
5
           SET_RM(MXCSR.RC)
   IF k1[0] OR *no writemask*:
8
       DEST.fp16[0] := Convert_fp32_to_fp16(SRC2.fp32[0])
9
   ELSE IF *zeroing*:
10
       DEST.fp16[0] := 0
11
   // else dest.fp16[0] remains unchanged
12
13
   DEST[127:16] := SRC1[127:16]
14
   DEST[MAXVL-1:128] := 0
```

# 5.24.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VCVTSS2SH xmm1, xmm2, xmm3/m32 | E3             | IOUPD            | AVX512-FP16 |

# 5.25 VCVTTPH2DQ

| Encoding / Instruction                          | Op/En                                 | 64/32-bit<br>mode                     | CPUID        |
|-------------------------------------------------|---------------------------------------|---------------------------------------|--------------|
| EVEX.128.F3.MAP5.W0 5B /r                       | Α                                     | V/V                                   | AVX512-FP16  |
| VCVTTPH2DQ xmm1{k1}{z}, xmm2/m64/m16bcst        | , ,                                   | .,.                                   | AVX512VL     |
| EVEX.256.F3.MAP5.W0 5B /r                       | Α                                     | V/V                                   | AVX512-FP16  |
| VCVTTPH2DQ ymm1{k1}{z}, xmm2/m128/m16bcst       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V / V                                 | AVX512VL     |
| EVEX.512.F3.MAP5.W0 5B /r                       | Α                                     | V/V                                   | AVX512-FP16  |
| VCVTTPH2DQ zmm1{k1}{z}, ymm2/m256/m16bcst {sae} |                                       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVA312-11 10 |

# 5.25.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | HALF  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.25.2 Description

71

Converts packed FP16 values in the source operand to signed doubleword integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result is larger than the maximum signed doubleword integer, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

Document Number: 347407-001US Revision 1.0

#### 5.25.3 Operation

```
VCVTTPH2DQ dest, src
    VL = 128, 256 \text{ or } 512
2
3
   KL := VL / 32
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.fp32[j] := Convert_fp16_to_integer32_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.fp32[j] := 0
       // else dest.fp32[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.25.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTTPH2DQ xmm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2DQ ymm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2DQ zmm1, ymm2/m256 | E2             | IP               | AVX512-FP16           |

# 5.26 VCVTTPH2QQ

| Encoding / Instruction                          | Op/En | 64/32-bit<br>mode                     | CPUID        |  |
|-------------------------------------------------|-------|---------------------------------------|--------------|--|
| EVEX.128.66.MAP5.W0 7A /r                       | Α     | V/V                                   | AVX512-FP16  |  |
| VCVTTPH2QQ xmm1{k1}{z}, xmm2/m32/m16bcst        |       | ,,,                                   | AVX512VL     |  |
| EVEX.256.66.MAP5.W0 7A /r                       | Α     | V/V                                   | AVX512-FP16  |  |
| VCVTTPH2QQ ymm1{k1}{z}, xmm2/m64/m16bcst        | , (   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL     |  |
| EVEX.512.66.MAP5.W0 7A /r                       | Α     | V/V                                   | AVX512-FP16  |  |
| VCVTTPH2QQ zmm1{k1}{z}, xmm2/m128/m16bcst {sae} |       |                                       | AVA312-11 10 |  |

# 5.26.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | QUARTER | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.26.2 Description

73

Converts packed FP16 values in the source operand to signed quadword integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the indefinite integer value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

### 5.26.3 Operation

```
VCVTTPH2QQ dest, src
    VL = 128, 256 \text{ or } 512
2
3
   KL := VL / 64
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.qword[j] := Convert_fp16_to_integer64_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.qword[j] := 0
       // else dest.qword[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.26.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTTPH2QQ xmm1, xmm2/m32  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2QQ ymm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2QQ zmm1, xmm2/m128 | E2             | IP               | AVX512-FP16           |

# 5.27 VCVTTPH2UDQ

| Encoding / Instruction                           | Op/En | 64/32-bit<br>mode | CPUID       |  |
|--------------------------------------------------|-------|-------------------|-------------|--|
| EVEX.128.NP.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16 |  |
| VCVTTPH2UDQ xmm1{k1}{z}, xmm2/m64/m16bcst        |       | ', '              | AVX512VL    |  |
| EVEX.256.NP.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16 |  |
| VCVTTPH2UDQ ymm1{k1}{z}, xmm2/m128/m16bcst       | , ,   | ","               | AVX512VL    |  |
| EVEX.512.NP.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16 |  |
| VCVTTPH2UDQ zmm1{k1}{z}, ymm2/m256/m16bcst {sae} |       | •,•               | AVASTETITO  |  |

# 5.27.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | HALF  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.27.2 Description

Converts packed FP16 values in the source operand to unsigned doubleword integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

### 5.27.3 Operation

```
VCVTTPH2UDQ dest, src
    VL = 128, 256 \text{ or } 512
2
   KL := VL / 32
5
    FOR j := 0 TO KL-1:
       IF k1[j] OR *no writemask*:
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.dword[j] := Convert_fp16_to_unsigned_integer32_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.dword[j] := 0
       // else dest.dword[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.27.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID                 |
|-----------------------------|----------------|------------------|-----------------------|
| VCVTTPH2UDQ xmm1, xmm2/m64  | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UDQ ymm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UDQ zmm1, ymm2/m256 | E2             | IP               | AVX512-FP16           |

# 5.28 VCVTTPH2UQQ

| Encoding / Instruction                           | Op/En | 64/32-bit<br>mode | CPUID                                   |
|--------------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.128.66.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16                             |
| VCVTTPH2UQQ xmm1{k1}{z}, xmm2/m32/m16bcst        |       | ,                 | AVX512VL                                |
| EVEX.256.66.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16                             |
| VCVTTPH2UQQ ymm1{k1}{z}, xmm2/m64/m16bcst        | ^     | ','               | AVX512VL                                |
| EVEX.512.66.MAP5.W0 78 /r                        | Α     | V/V               | AVX512-FP16                             |
| VCVTTPH2UQQ zmm1{k1}{z}, xmm2/m128/m16bcst {sae} | ( )   | ', '              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

# 5.28.1 Instruction Operand Encoding

| Op/En | Tuple   | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|---------|--------------|--------------|-----------|-----------|
| Α     | QUARTER | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.28.2 Description

77

Converts packed FP16 values in the source operand to unsigned quadword integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

### 5.28.3 Operation

```
VCVTTPH2UQQ dest, src
    VL = 128, 256 \text{ or } 512
2
   KL := VL / 64
5
    FOR j := 0 TO KL-1:
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.qword[j] := Convert_fp16_to_unsigned_integer64_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.qword[j] := 0
       // else dest.qword[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.28.4 Exceptions

| Instruction                 | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|-----------------------------|-----------------------|------------------|-----------------------|
| VCVTTPH2UQQ xmm1, xmm2/m32  | E2                    | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UQQ ymm1, xmm2/m64  | E2                    | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UQQ zmm1, xmm2/m128 | E2                    | IP               | AVX512-FP16           |

#### 5.29 VCVTTPH2UW

| Encoding / Instruction                          | Op/En | 64/32-bit<br>mode | CPUID       |
|-------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.MAP5.W0 7C /r                       | Α     | V/V               | AVX512-FP16 |
| VCVTTPH2UW xmm1{k1}{z}, xmm2/m128/m16bcst       |       | ,                 | AVX512VL    |
| EVEX.256.NP.MAP5.W0 7C /r                       | Α     | V/V               | AVX512-FP16 |
| VCVTTPH2UW ymm1{k1}{z}, ymm2/m256/m16bcst       | , ,   | ', '              | AVX512VL    |
| EVEX.512.NP.MAP5.W0 7C /r                       | Α     | V/V               | AVX512-FP16 |
| VCVTTPH2UW zmm1{k1}{z}, zmm2/m512/m16bcst {sae} |       | V / V             | AVASTETITO  |

# 5.29.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.29.2 Description

79

Converts packed FP16 values in the source operand to unsigned word integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

### 5.29.3 Operation

```
VCVTTPH2UW dest, src
    VL = 128, 256 \text{ or } 512
2
3
   KL := VL / 16
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.word[j] := Convert_fp16_to_unsigned_integer16_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.word[j] := 0
       // else dest.word[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.29.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTTPH2UW xmm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UW ymm1, ymm2/m256 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2UW zmm1, zmm2/m512 | E2             | IP               | AVX512-FP16           |

#### 5.30 VCVTTPH2W

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode | CPUID                                   |
|------------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.128.66.MAP5.W0 7C /r                      | A     | V/V               | AVX512-FP16                             |
| VCVTTPH2W xmm1{k1}{z}, xmm2/m128/m16bcst       |       | ,                 | AVX512VL                                |
| EVEX.256.66.MAP5.W0 7C /r                      | A     | V/V               | AVX512-FP16                             |
| VCVTTPH2W ymm1{k1}{z}, ymm2/m256/m16bcst       | , ,   | ','               | AVX512VL                                |
| EVEX.512.66.MAP5.W0 7C /r                      | Α     | V/V               | AVX512-FP16                             |
| VCVTTPH2W zmm1{k1}{z}, zmm2/m512/m16bcst {sae} | , ,   | .,.               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

# 5.30.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.30.2 Description

Converts packed FP16 values in the source operand to signed word integers in destination operand.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

The destination elements are updated according to the writemask.

### 5.30.3 Operation

```
VCVTTPH2W dest, src
    VL = 128, 256 \text{ or } 512
2
   KL := VL / 16
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
7
          IF *SRC is memory* and EVEX.b = 1:
8
             tsrc := SRC.fp16[0]
9
          ELSE
10
             tsrc := SRC.fp16[j]
11
12
          DEST.word[j] := Convert_fp16_to_integer16_truncate(tsrc)
13
       ELSE IF *zeroing*:
14
          DEST.word[j] := 0
       // else dest.word[j] remains unchanged
16
   DEST[MAXVL-1:VL] := 0
18
```

### 5.30.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VCVTTPH2W xmm1, xmm2/m128 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2W ymm1, ymm2/m256 | E2             | IP               | AVX512-FP16, AVX512VL |
| VCVTTPH2W zmm1, zmm2/m512 | E2             | IP               | AVX512-FP16           |

#### 5.31 VCVTTSH2SI

| Encoding / Instruction                                                                            | Op/En | 64/32-bit<br>mode                     | CPUID        |  |  |
|---------------------------------------------------------------------------------------------------|-------|---------------------------------------|--------------|--|--|
| EVEX.LLIG.F3.MAP5.W0 2C /r                                                                        | Α     | V/V <sup>1</sup>                      | AVX512-FP16  |  |  |
| VCVTTSH2SI r32, xmm1/m16 {sae}                                                                    |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVA312-11 10 |  |  |
| EVEX.LLIG.F3.MAP5.W1 2C /r                                                                        | A     | V/N.E.                                | AVX512-FP16  |  |  |
| VCVTTSH2SI r64, xmm1/m16 {sae}                                                                    |       | V/IV.L.                               | AVA312-11 10 |  |  |
| Notes:                                                                                            |       |                                       |              |  |  |
| 1: Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used. |       |                                       |              |  |  |

#### 5.31.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.31.2 Description

Converts the low FP16 element in the source operand to a signed integer in the destination general purpose register.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

#### 5.31.3 Operation

```
VCVTTSH2SI dest, src

IF 64-mode and OperandSize == 64:

DEST.qword := Convert_fp16_to_integer64_truncate(SRC.fp16[0])

ELSE:

DEST.dword := Convert_fp16_to_integer32_truncate(SRC.fp16[0])
```

# 5.31.4 Exceptions

| Instruction              | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------|----------------|------------------|-------------|
| VCVTTSH2SI r32, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |
| VCVTTSH2SI r64, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |

#### 5.32 VCVTTSH2USI

| Encoding / Instruction                                                                          | Op/En    | 64/32-bit<br>mode | CPUID        |  |  |
|-------------------------------------------------------------------------------------------------|----------|-------------------|--------------|--|--|
| EVEX.LLIG.F3.MAP5.W0 78 /r                                                                      | Α        | V/V <sup>1</sup>  | AVX512-FP16  |  |  |
| VCVTTSH2USI r32, xmm1/m16 {sae}                                                                 |          | V / V             | AVASTETTTO   |  |  |
| EVEX.LLIG.F3.MAP5.W1 78 /r                                                                      | A V/N.E. |                   | AVX512-FP16  |  |  |
| VCVTTSH2USI r64, xmm1/m16 {sae}                                                                 |          | V/IV.L.           | AVA312-11 10 |  |  |
| Notes:                                                                                          |          |                   |              |  |  |
| 1: Outside of 64b mode the EVEX W field is ignored. The instruction behaves as if W=0 were used |          |                   |              |  |  |

<sup>1:</sup> Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used.

#### 5.32.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.32.2 Description

Converts the low FP16 element in the source operand to an unsigned integer in the destination general purpose register.

When a conversion is inexact, a truncated (round toward zero) value is returned. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer indefinite value is returned; See Section 4.4.

#### 5.32.3 Operation

```
VCVTTSH2USI dest, src

IF 64-mode and OperandSize == 64:
    DEST.qword := Convert_fp16_to_unsigned_integer64_truncate(SRC.fp16[0])
ELSE:
    DEST.dword := Convert_fp16_to_unsigned_integer32_truncate(SRC.fp16[0])
```

# 5.32.4 Exceptions

86

| Instruction               | Exception Type | Arithmetic Flags | CPUID       |
|---------------------------|----------------|------------------|-------------|
| VCVTTSH2USI r32, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |
| VCVTTSH2USI r64, xmm1/m16 | E3NF           | IP               | AVX512-FP16 |

# 5.33 VCVTUDQ2PH

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode | CPUID                                   |
|------------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.128.F2.MAP5.W0 7A /r                      | Α     | V/V               | AVX512-FP16                             |
| VCVTUDQ2PH xmm1{k1}{z}, xmm2/m128/m32bcst      |       | .,.               | AVX512VL                                |
| EVEX.256.F2.MAP5.W0 7A /r                      | Α     | V/V               | AVX512-FP16                             |
| VCVTUDQ2PH xmm1{k1}{z}, ymm2/m256/m32bcst      |       | , , ,             | AVX512VL                                |
| EVEX.512.F2.MAP5.W0 7A /r                      | Α     | V/V               | AVX512-FP16                             |
| VCVTUDQ2PH ymm1{k1}{z}, zmm2/m512/m32bcst {er} | , ,   | •,•               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

# 5.33.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.33.2 Description

87

Converts packed unsigned doubleword integers in the source operand to packed FP16 values in the destination operand. The destination elements are updated according to the writemask.

EVEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

### 5.33.3 Operation

```
VCVTUDQ2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 32
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.dword[0]
13
          ELSE
14
             tsrc := SRC.dword[j]
16
          DEST.fp16[j] := Convert_unsigned_integer32_to_fp16(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL/2] := 0
22
```

#### 5.33.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTUDQ2PH xmm1, xmm2/m128 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTUDQ2PH xmm1, ymm2/m256 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTUDQ2PH ymm1, zmm2/m512 | E2             | PO               | AVX512-FP16           |

# 5.34 VCVTUQQ2PH

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode | CPUID        |
|------------------------------------------------|-------|-------------------|--------------|
| EVEX.128.F2.MAP5.W1 7A /r                      | A     | V/V               | AVX512-FP16  |
| VCVTUQQ2PH xmm1{k1}{z}, xmm2/m128/m64bcst      |       | .,.               | AVX512VL     |
| EVEX.256.F2.MAP5.W1 7A /r                      | A     | V/V               | AVX512-FP16  |
| VCVTUQQ2PH xmm1{k1}{z}, ymm2/m256/m64bcst      | , ,   | , , ,             | AVX512VL     |
| EVEX.512.F2.MAP5.W1 7A /r                      | Α     | V/V               | AVX512-FP16  |
| VCVTUQQ2PH xmm1{k1}{z}, zmm2/m512/m64bcst {er} |       |                   | AVA312-11 10 |

# 5.34.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.34.2 Description

Converts packed unsigned quadword integers in the source operand to packed FP16 values in the destination operand. The destination elements are updated according to the writemask.

EVEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

### 5.34.3 Operation

```
VCVTUQQ2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 64
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.qword[0]
13
          ELSE
14
             tsrc := SRC.qword[j]
16
          DEST.fp16[j] := Convert_unsigned_integer64_to_fp16(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL/4] := 0
22
```

#### 5.34.4 Exceptions

| Instruction                | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------|----------------|------------------|-----------------------|
| VCVTUQQ2PH xmm1, xmm2/m128 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTUQQ2PH xmm1, ymm2/m256 | E2             | PO               | AVX512-FP16, AVX512VL |
| VCVTUQQ2PH xmm1, zmm2/m512 | E2             | PO               | AVX512-FP16           |

#### 5.35 VCVTUSI2SH

| Encoding / Instruction                                                                            | Op/En    | 64/32-bit<br>mode | CPUID        |  |  |
|---------------------------------------------------------------------------------------------------|----------|-------------------|--------------|--|--|
| EVEX.LLIG.F3.MAP5.W0 7B /r                                                                        | Α        | V/V <sup>1</sup>  | AVX512-FP16  |  |  |
| VCVTUSI2SH xmm1, xmm2, r32/m32 {er}                                                               |          | V / V             | AVASTETITO   |  |  |
| EVEX.LLIG.F3.MAP5.W1 7B /r                                                                        | A V/N.E. | V/N.E.            | AVX512-FP16  |  |  |
| VCVTUSI2SH xmm1, xmm2, r64/m64 {er}                                                               |          | V/IV.L.           | AVA312-11 10 |  |  |
| Notes:                                                                                            |          |                   |              |  |  |
| 1: Outside of 64b mode, the EVEX.W field is ignored. The instruction behaves as if W=0 were used. |          |                   |              |  |  |

#### 5.35.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.35.2 Description

91

Converts an unsigned doubleword integer (or unsigned quadword integer if operand size is 64 bits) in the second source operand to a FP16 value in the destination operand. The result is stored in the low word of the destination operand. When conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or embedded rounding controls.

The second source operand can be a general-purpose register or a 32/64-bit memory location. The first source and destination operands are XMM registers. Bits 127:16 of the XMM register destination are copied from corresponding bits in the first source operand. Bits MAXVL-1:128 of the destination register are zeroed.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

### 5.35.3 Operation

```
VCVTUSI2SH dest, src1, src2
   IF *SRC2 is a register* and (EVEX.b = 1):
3
           SET_RM(EVEX.RC)
   ELSE:
5
           SET_RM(MXCSR.RC)
   IF 64-mode and OperandSize == 64:
8
       DEST.fp16[0] := Convert_unsigned_integer64_to_fp16(SRC2.qword)
9
10
       DEST.fp16[0] := Convert_unsigned_integer32_to_fp16(SRC2.dword)
11
12
   DEST[127:16] := SRC1[127:16]
13
   DEST[MAXVL-1:128] := 0
14
```

### 5.35.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VCVTUSI2SH xmm1, xmm2, r32/m32 | E3NF           | PO               | AVX512-FP16 |
| VCVTUSI2SH xmm1, xmm2, r64/m64 | E3NF           | PO               | AVX512-FP16 |

#### 5.36 VCVTUW2PH

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode | CPUID                                   |
|-----------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.128.F2.MAP5.W0 7D /r                     | A     | V/V               | AVX512-FP16                             |
| VCVTUW2PH xmm1{k1}{z}, xmm2/m128/m16bcst      |       | ,                 | AVX512VL                                |
| EVEX.256.F2.MAP5.W0 7D /r                     | A     | V/V               | AVX512-FP16                             |
| VCVTUW2PH ymm1{k1}{z}, ymm2/m256/m16bcst      | \ \ \ | *, *              | AVX512VL                                |
| EVEX.512.F2.MAP5.W0 7D /r                     | Α     | V/V               | AVX512-FP16                             |
| VCVTUW2PH zmm1{k1}{z}, zmm2/m512/m16bcst {er} | ' '   | ', '              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

#### 5.36.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.36.2 Description

93

Converts packed unsigned word integers in the source operand to FP16 values in the destination operand. When conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or embedded rounding controls.

The destination elements are updated according to the writemask.

If the result of the convert operation is overflow and MXCSR.OM=0 then a SIMD exception will be raised with OE=1, PE=1.

### 5.36.3 Operation

```
VCVTUW2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 16
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
             tsrc := SRC.word[0]
13
          ELSE
14
             tsrc := SRC.word[j]
16
          DEST.fp16[j] := Convert_unsignd_integer16_to_fp16(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

#### 5.36.4 Exceptions

| Instruction               | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|---------------------------|-----------------------|------------------|-----------------------|
| VCVTUW2PH xmm1, xmm2/m128 | E2                    | PO               | AVX512-FP16, AVX512VL |
| VCVTUW2PH ymm1, ymm2/m256 | E2                    | PO               | AVX512-FP16, AVX512VL |
| VCVTUW2PH zmm1, zmm2/m512 | E2                    | PO               | AVX512-FP16           |

#### 5.37 VCVTW2PH

| Encoding / Instruction                       | Op/En                                 | 64/32-bit<br>mode | CPUID       |
|----------------------------------------------|---------------------------------------|-------------------|-------------|
| EVEX.128.F3.MAP5.W0 7D /r                    | Α                                     | V/V               | AVX512-FP16 |
| VCVTW2PH xmm1{k1}{z}, xmm2/m128/m16bcst      | , ,                                   | .,.               | AVX512VL    |
| EVEX.256.F3.MAP5.W0 7D /r                    | Α                                     | V/V               | AVX512-FP16 |
| VCVTW2PH ymm1{k1}{z}, ymm2/m256/m16bcst      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | V / V             | AVX512VL    |
| EVEX.512.F3.MAP5.W0 7D /r                    | Α                                     | V/V               | AVX512-FP16 |
| VCVTW2PH zmm1{k1}{z}, zmm2/m512/m16bcst {er} |                                       | V / V             | AVASTETITO  |

# 5.37.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.37.2 Description

Converts packed signed word integers in the source operand to FP16 values in the destination operand. When conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or embedded rounding controls.

The destination elements are updated according to the writemask.

### 5.37.3 Operation

```
VCVTW2PH dest, src
    VL = 128, 256 \text{ or } 512
    KL := VL / 16
    IF *SRC is a register* and (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE:
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *SRC is memory* and EVEX.b = 1:
12
              tsrc := SRC.word[0]
13
          ELSE
14
             tsrc := SRC.word[j]
16
          DEST.fp16[j] := Convert_integer16_to_fp16(tsrc)
17
       ELSE IF *zeroing*:
18
          DEST.fp16[j] := 0
19
       // else dest.fp16[j] remains unchanged
20
21
    DEST[MAXVL-1:VL] := 0
22
```

# 5.37.4 Exceptions

| Instruction              | Exception Type | Arithmetic Flags | CPUID                 |
|--------------------------|----------------|------------------|-----------------------|
| VCVTW2PH xmm1, xmm2/m128 | E2             | Р                | AVX512-FP16, AVX512VL |
| VCVTW2PH ymm1, ymm2/m256 | E2             | Р                | AVX512-FP16, AVX512VL |
| VCVTW2PH zmm1, zmm2/m512 | E2             | Р                | AVX512-FP16           |

### **5.38 VDIVPH**

| Encoding / Instruction                           | Op/En | 64/32-bit<br>mode | CPUID       |
|--------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.MAP5.W0 5E /r                        | A     | V/V               | AVX512-FP16 |
| VDIVPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      | , ,   | ., .              | AVX512VL    |
| EVEX.256.NP.MAP5.W0 5E /r                        | Α     | V/V               | AVX512-FP16 |
| VDIVPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      | , ,   | ", "              | AVX512VL    |
| EVEX.512.NP.MAP5.W0 5E /r                        | A     | V/V               | AVX512-FP16 |
| VDIVPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V / V             | AVASTETTTO  |

# 5.38.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 |              | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.38.2 Description

97

Divide packed FP16 values from first source operand by the corresponding elements in the second source operand, storing the packed FP16 result in the destination operand. The destination elements are updated according to the writemask.

### 5.38.3 Operation

```
VDIVPH (EVEX encoded versions) when src2 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          DEST.fp16[j] := SRC1.fp16[j] / SRC2.fp16[j]
12
       ELSE IF *zeroing*:
13
          DEST.fp16[j] := 0
14
       // else dest.fp16[j] remains unchanged
16
    DEST[MAXVL-1:VL] := 0
```

```
VDIVPH (EVEX encoded versions) when src2 operand is a memory source
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
7
              DEST.fp16[j] := SRC1.fp16[j] / SRC2.fp16[0]
8
          ELSE:
9
              DEST.fp16[j] := SRC1.fp16[j] / SRC2.fp16[j]
10
       ELSE IF *zeroing*:
11
          DEST.fp16[j] := 0
12
       // else dest.fp16[j] remains unchanged
13
14
    DEST[MAXVL-1:VL] := 0
```

### 5.38.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VDIVPH xmm1, xmm2, xmm3/m128 | E2             | IOUPDZ           | AVX512-FP16, AVX512VL |
| VDIVPH ymm1, ymm2, ymm3/m256 | E2             | IOUPDZ           | AVX512-FP16, AVX512VL |
| VDIVPH zmm1, zmm2, zmm3/m512 | E2             | IOUPDZ           | AVX512-FP16           |

#### **5.39 VDIVSH**

| Encoding / Instruction                  | Op/En | 64/32-bit<br>mode | CPUID          |
|-----------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.F3.MAP5.W0 5E /r              | Δ     | V/V               | AVX512-FP16    |
| VDIVSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} | , ,   | ', '              | 7,47,612 11 16 |

### 5.39.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.39.2 Description

Divide the low FP16 value from the first source operand by the corresponding value in the second source operand, storing the FP16 result in the destination operand. Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.39.3 Operation

```
VDIVSH (EVEX encoded versions)
    IF EVEX.b = 1 and SRC2 is a register:
2
           SET_RM(EVEX.RC)
3
    ELSE
4
           SET_RM(MXCSR.RC)
5
6
7
    IF k1[0] OR *no writemask*:
       DEST.fp16[0] := SRC1.fp16[0] / SRC2.fp16[0]
    ELSE IF *zeroing*:
9
       DEST.fp16[0] := 0
10
    // else dest.fp16[0] remains unchanged
11
   DEST[127:16] := SRC1[127:16]
13
   DEST[MAXVL-1:128] := 0
```

100

# 5.39.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VDIVSH xmm1, xmm2, xmm3/m16 | E3             | IOUPDZ           | AVX512-FP16 |

# 5.40 VF[,C]MADDCPH

| Encoding / Instruction                               | Op/En | 64/32-bit<br>mode                     | CPUID          |
|------------------------------------------------------|-------|---------------------------------------|----------------|
| EVEX.128.F2.MAP6.W0 56 /r                            | Α     | V/V                                   | AVX512-FP16    |
| VFCMADDCPH xmm1{k1}{z}, xmm2, xmm3/m128/m32bcst      |       | ., .                                  | AVX512VL       |
| EVEX.256.F2.MAP6.W0 56 /r                            | A     | V/V                                   | AVX512-FP16    |
| VFCMADDCPH ymm1{k1}{z}, ymm2, ymm3/m256/m32bcst      | ^     | ","                                   | AVX512VL       |
| EVEX.512.F2.MAP6.W0 56 /r                            | Α     | V/V                                   | AVX512-FP16    |
| VFCMADDCPH zmm1{k1}{z}, zmm2, zmm3/m512/m32bcst {er} | , ,   | ., .                                  | 71070 12 11 10 |
| EVEX.128.F3.MAP6.W0 56 /r                            | Α     | V/V                                   | AVX512-FP16    |
| VFMADDCPH xmm1{k1}{z}, xmm2, xmm3/m128/m32bcst       | , ,   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL       |
| EVEX.256.F3.MAP6.W0 56 /r                            | Α     | V/V                                   | AVX512-FP16    |
| VFMADDCPH ymm1{k1}{z}, ymm2, ymm3/m256/m32bcst       | , ,   | V / V                                 | AVX512VL       |
| EVEX.512.F3.MAP6.W0 56 /r                            | Α     | V/V                                   | AVX512-FP16    |
| VFMADDCPH zmm1{k1}{z}, zmm2, zmm3/m512/m32bcst {er}  |       | V / V                                 | AVAS12 11 10   |

### 5.40.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|---------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.40.2 Description

This instruction performs a complex multiply and accumulate operation. There are normal and complex conjugate forms of the operation.

The broadcasting and masking for this operation is done on 32-bit quantities representing a pair of FP16 values.

Rounding is performed at every FMA (fused multiply and add) boundary. Execution occurs as if all MXCSR exceptions are masked. MXCSR status bits are updated to reflect exceptional conditions.

#### 5.40.3 Operation

```
VFMADDCPH dest{k1}, src1, src2 (AVX512)
    v1 = 128, 256, 512
3
    kl := vl / 32
5
    for i := 0 to kl-1:
        if k1[i] or *no writemask*:
7
            if broadcasting and src2 is memory:
8
                tsrc2.fp16[2*i+0] := src2.fp16[0]
q
                 tsrc2.fp16[2*i+1] := src2.fp16[1]
10
            else:
11
                 tsrc2.fp16[2*i+0] := src2.fp16[2*i+0]
12
                 tsrc2.fp16[2*i+1] := src2.fp16[2*i+1]
13
14
    for i := 0 to kl-1:
15
        if k1[i] or *no writemask*:
16
            tmp[2*i+0] := dest.fp16[2*i+0] +
17
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+0]
18
            tmp[2*i+1] := dest.fp16[2*i+1] +
19
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+0]
20
21
    for i := 0 to kl-1:
22
        if k1[i] or *no writemask*:
23
            // non-conjugate version subtracts even term
24
            dest.fp16[2*i+0] := tmp[2*i+0] -
25
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+1]
26
            dest.fp16[2*i+1] := tmp[2*i+1] +
27
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+1]
28
        else if *zeroing*:
29
            dest.fp16[2*i+0] := 0
30
            dest.fp16[2*i+1] := 0
31
32
    dest[MAXVL-1:vl] := 0
33
```

```
VFCMADDCPH dest{k1}, src1, src2 (AVX512)
    vl = 128, 256, 512
2
3
    kl := vl / 32
4
5
    for i := 0 to kl-1:
6
        if k1[i] or *no writemask*:
            if broadcasting and src2 is memory:
8
                 tsrc2.fp16[2*i+0] := src2.fp16[0]
9
                 tsrc2.fp16[2*i+1] := src2.fp16[1]
10
            else:
11
                 tsrc2.fp16[2*i+0] := src2.fp16[2*i+0]
12
                 tsrc2.fp16[2*i+1] := src2.fp16[2*i+1]
13
14
    for i := 0 to kl-1:
15
        if k1[i] or *no writemask*:
16
            tmp[2*i+0] := dest.fp16[2*i+0] +
17
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+0]
18
            tmp[2*i+1] := dest.fp16[2*i+1] +
19
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+0]
20
21
    for i := 0 to kl-1:
22
        if k1[i] or *no writemask*:
23
            // conjugate version subtracts odd final term
24
            dest.fp16[2*i+0] := tmp[2*i+0] +
25
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+1]
            dest.fp16[2*i+1] := tmp[2*i+1] -
27
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+1]
28
        else if *zeroing*:
29
            dest.fp16[2*i+0] := 0
30
            dest.fp16[2*i+1] := 0
31
32
    dest[MAXVL-1:vl] := 0
33
```

#### 5.40.4 Exceptions

| Instruction                      | Exception Type | Arithmetic Flags | CPUID                 |
|----------------------------------|----------------|------------------|-----------------------|
| VFCMADDCPH xmm1, xmm2, xmm3/m128 | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFCMADDCPH ymm1, ymm2, ymm3/m256 | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFCMADDCPH zmm1, zmm2, zmm3/m512 | E4*            | IOUPD            | AVX512-FP16           |
| VFMADDCPH xmm1, xmm2, xmm3/m128  | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDCPH ymm1, ymm2, ymm3/m256  | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDCPH zmm1, zmm2, zmm3/m512  | E4*            | IOUPD            | AVX512-FP16           |

### Additionally:

```
#UD if (dest_reg == src1_reg) or ( dest_reg == src2_reg)
```

# 5.41 VF[,C]MADDCSH

| Encoding / Instruction                      | Op/En | 64/32-bit<br>mode | CPUID                                   |
|---------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.LLIG.F2.MAP6.W0 57 /r                  | Α     | V/V               | AVX512-FP16                             |
| VFCMADDCSH xmm1{k1}{z}, xmm2, xmm3/m32 {er} |       | ,                 |                                         |
| EVEX.LLIG.F3.MAP6.W0 57 /r                  | Α     | V/V               | AVX512-FP16                             |
| VFMADDCSH xmm1{k1}{z}, xmm2, xmm3/m32 {er}  | , ,   | ', '              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

### 5.41.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|---------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.41.2 Description

This instruction performs a complex multiply and accumulate operation. There are normal and complex conjugate forms of the operation.

The masking for this operation is done on 32-bit quantities representing a pair of FP16 values.

Bits 127:32 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

Rounding is performed at every FMA (fused multiply and add) boundary. Execution occurs as if all MXCSR exceptions are masked. MXCSR status bits are updated to reflect exceptional conditions.

#### 5.41.3 Operation

```
VFMADDCSH dest{k1}, src1, src2 (AVX512)
1
2
    if k1[0] or *no writemask*:
3
        tmp[0] := dest.fp16[0] +
5
             src1.fp16[0] * src2.fp16[0]
        tmp[1] := dest.fp16[1] +
7
             src1.fp16[1] * src2.fp16[0]
8
q
        // non-conjugate version subtracts last even term
10
        dest.fp16[0] := tmp[0] -
11
             src1.fp16[1] * src2.fp16[1]
12
        dest.fp16[1] := tmp[1] +
13
             src1.fp16[0] * src2.fp16[1]
14
    else if *zeroing*:
15
        dest.fp16[0] := 0
16
        dest.fp16[1] := 0
17
18
    dest[127:32] := src1[127:32] // copy upper part of src1
19
    dest[MAXVL-1:128] := 0
20
```

```
VFCMADDCSH dest{k1}, src1, src2 (AVX512)
2
    if k1[0] or *no writemask*:
3
        tmp[0] := dest.fp16[0] +
4
             src1.fp16[0] * src2.fp16[0]
5
        tmp[1] := dest.fp16[1] +
6
             src1.fp16[1] * src2.fp16[0]
7
        // conjugate version subtracts odd final term
9
        dest.fp16[0] := tmp[0] +
10
             src1.fp16[1] * src2.fp16[1]
11
        dest.fp16[1] := tmp[1] -
12
             src1.fp16[0] * src2.fp16[1]
13
    else if *zeroing*:
14
        dest.fp16[0] := 0
15
16
        dest.fp16[1] := 0
17
18
    dest[127:32] := src1[127:32] // copy upper part of src1
19
    dest[MAXVL-1:128] := 0
20
```

# 5.41.4 Exceptions

| Instruction                     | Exception Type | Arithmetic Flags | CPUID       |
|---------------------------------|----------------|------------------|-------------|
| VFCMADDCSH xmm1, xmm2, xmm3/m32 | E10*           | IOUPD            | AVX512-FP16 |
| VFMADDCSH xmm1, xmm2, xmm3/m32  | E10*           | IOUPD            | AVX512-FP16 |

### Additionally:

#UD if (dest\_reg == src1\_reg) or ( dest\_reg == src2\_reg)

# 5.42 VF[,C]MULCPH

| Encoding / Instruction                              | Op/En           | 64/32-bit<br>mode                     | CPUID                   |
|-----------------------------------------------------|-----------------|---------------------------------------|-------------------------|
| EVEX.128.F2.MAP6.W0 D6 /r                           | '   A   V/V     |                                       | AVX512-FP16             |
| VFCMULCPH xmm1{k1}{z}, xmm2, xmm3/m128/m32bcst      |                 |                                       | AVX512VL                |
| EVEX.256.F2.MAP6.W0 D6 /r                           | A               |                                       | AVX512-FP16<br>AVX512VL |
| VFCMULCPH ymm1{k1}{z}, ymm2, ymm3/m256/m32bcst      |                 |                                       |                         |
| EVEX.512.F2.MAP6.W0 D6 /r                           | A V             | V/V                                   | AVX512-FP16             |
| VFCMULCPH zmm1{k1}{z}, zmm2, zmm3/m512/m32bcst {er} | <b>A</b>        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                         |
| EVEX.128.F3.MAP6.W0 D6 /r                           | Α               | V/V                                   | AVX512-FP16<br>AVX512VL |
| VFMULCPH xmm1{k1}{z}, xmm2, xmm3/m128/m32bcst       | ^               | V/ V                                  |                         |
| EVEX.256.F3.MAP6.W0 D6 /r                           | A               | V/V                                   | AVX512-FP16<br>AVX512VL |
| VFMULCPH ymm1{k1}{z}, ymm2, ymm3/m256/m32bcst       | ^               |                                       |                         |
| EVEX.512.F3.MAP6.W0 D6 /r                           | 96.W0 D6 /r A V |                                       | AVX512-FP16             |
| VFMULCPH zmm1{k1}{z}, zmm2, zmm3/m512/m32bcst {er}  |                 | V/V                                   | , (V, S) 2 11 10        |

### 5.42.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.42.2 Description

This instruction performs a complex multiply operation. There are normal and complex conjugate forms of the operation. The broadcasting and masking for this operation is done on 32-bit quantities representing a pair of FP16 values.

Rounding is performed at every FMA (fused multiply and add) boundary. Execution occurs as if all MXCSR exceptions are masked. MXCSR status bits are updated to reflect exceptional conditions.

### 5.42.3 Operation

```
VFMULCPH dest{k1}, src1, src2 (AVX512)
    v1 = 128, 256, 512
3
    kl := vl / 32
5
    for i := 0 to kl-1:
        if k1[i] or *no writemask*:
7
            if broadcasting and src2 is memory:
8
                 tsrc2.fp16[2*i+0] := src2.fp16[0]
q
                 tsrc2.fp16[2*i+1] := src2.fp16[1]
10
            else:
11
                 tsrc2.fp16[2*i+0] := src2.fp16[2*i+0]
12
                 tsrc2.fp16[2*i+1] := src2.fp16[2*i+1]
13
14
    for i := 0 to kl-1:
15
        if k1[i] or *no writemask*:
16
            tmp.fp16[2*i+0] := src1.fp16[2*i+0] * tsrc2.fp16[2*i+0]
17
            tmp.fp16[2*i+1] := src1.fp16[2*i+1] * tsrc2.fp16[2*i+0]
18
19
    for i := 0 to kl-1:
20
        if k1[i] or *no writemask*:
21
            // non-conjugate version subtracts last even term
22
            dest.fp16[2*i+0] := tmp.fp16[2*i+0] -
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+1]
24
            dest.fp16[2*i+1] := tmp.fp16[2*i+1] +
25
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+1]
26
        else if *zeroing*:
27
            dest.fp16[2*i+0] := 0
28
            dest.fp16[2*i+1] := 0
29
30
    dest[MAXVL-1:vl] := 0
31
```

```
VFCMULCPH dest{k1}, src1, src2 (AVX512)
    vl = 128, 256, 512
3
    kl := vl / 32
4
    for i := 0 to kl-1:
6
        if k1[i] or *no writemask*:
            if broadcasting and src2 is memory:
8
                 tsrc2.fp16[2*i+0] := src2.fp16[0]
9
                 tsrc2.fp16[2*i+1] := src2.fp16[1]
10
            else:
11
                 tsrc2.fp16[2*i+0] := src2.fp16[2*i+0]
12
                 tsrc2.fp16[2*i+1] := src2.fp16[2*i+1]
13
14
    for i := 0 to kl-1:
15
        if k1[i] or *no writemask*:
16
            tmp.fp16[2*i+0] := src1.fp16[2*i+0] * tsrc2.fp16[2*i+0]
17
            tmp.fp16[2*i+1] := src1.fp16[2*i+1] * tsrc2.fp16[2*i+0]
18
19
    for i := 0 to kl-1:
20
        if k1[i] or *no writemask*:
21
            // conjugate version subtracts odd final term
22
            dest.fp16[2*i] := tmp.fp16[2*i+0] +
23
                  src1.fp16[2*i+1] * tsrc2.fp16[2*i+1]
24
            dest.fp16[2*i+1] := tmp.fp16[2*i+1] -
25
                  src1.fp16[2*i+0] * tsrc2.fp16[2*i+1]
        else if *zeroing*:
27
            dest.fp16[2*i+0] := 0
            dest.fp16[2*i+1] := 0
29
30
    dest[MAXVL-1:vl] := 0
31
```

### 5.42.4 Exceptions

| Instruction                     | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------------|----------------|------------------|-----------------------|
| VFCMULCPH xmm1, xmm2, xmm3/m128 | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFCMULCPH ymm1, ymm2, ymm3/m256 | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFCMULCPH zmm1, zmm2, zmm3/m512 | E4*            | IOUPD            | AVX512-FP16           |
| VFMULCPH xmm1, xmm2, xmm3/m128  | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFMULCPH ymm1, ymm2, ymm3/m256  | E4*            | IOUPD            | AVX512-FP16, AVX512VL |
| VFMULCPH zmm1, zmm2, zmm3/m512  | E4*            | IOUPD            | AVX512-FP16           |

Additionally:

#UD if (dest\_reg == src1\_reg) or ( dest\_reg == src2\_reg)

# 5.43 VF[,C]MULCSH

| Encoding / Instruction                     |     | 64/32-bit<br>mode | CPUID                                   |
|--------------------------------------------|-----|-------------------|-----------------------------------------|
| EVEX.LLIG.F2.MAP6.W0 D7 /r                 | Α   | V/V               | AVX512-FP16                             |
| VFCMULCSH xmm1{k1}{z}, xmm2, xmm3/m32 {er} |     | .,.               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| EVEX.LLIG.F3.MAP6.W0 D7 /r                 | Α   | V/V               | AVX512-FP16                             |
| VFMULCSH xmm1{k1}{z}, xmm2, xmm3/m32 {er}  | , , | , , ,             | 7,07,312 11 10                          |

# 5.43.1 Instruction Operand Encoding

| Op | /En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|----|-----|--------|--------------|-----------|--------------|-----------|
| Α  |     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.43.2 Description

This instruction performs a complex multiply operation. There are normal and complex conjugate forms of the operation. The masking for this operation is done on 32-bit quantities representing a pair of FP16 values.

Bits 127:32 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

Rounding is performed at every FMA (fused multiply and add) boundary. Execution occurs as if all MXCSR exceptions are masked. MXCSR status bits are updated to reflect exceptional conditions.

### 5.43.3 Operation

```
VFMULCSH dest{k1}, src1, src2 (AVX512)
    kl := vl / 32
3
    if k1[0] or *no writemask*:
        // non-conjugate version subtracts last even term
5
        tmp.fp16[0] := src1.fp16[0] * src2.fp16[0]
6
        tmp.fp16[1] := src1.fp16[1] * src2.fp16[0]
7
8
        dest.fp16[0] := tmp.fp16[0] -
q
             src1.fp16[1] * src2.fp16[1]
10
        dest.fp16[1] := tmp.fp16[1] +
11
             src1.fp16[0] * src2.fp16[1]
12
    else if *zeroing*:
13
        dest.fp16[0] := 0
14
        dest.fp16[1] := 0
15
16
    dest[127:32] := src1[127:32] // copy upper part of src1
17
    dest[MAXVL-1:128] := 0
18
```

```
VFCMULCSH dest{k1}, src1, src2 (AVX512)
    kl := vl / 32
2
3
    if k1[0] or *no writemask*:
4
5
        tmp.fp16[0] := src1.fp16[0] * src2.fp16[0]
6
        tmp.fp16[1] := src1.fp16[1] * src2.fp16[0]
8
        // conjugate version subtracts odd final term
9
        dest.fp16[0] := tmp.fp16[0] +
10
             src1.fp16[1] * src2.fp16[1]
11
        dest.fp16[1] := tmp.fp16[1] -
12
             src1.fp16[0] * src2.fp16[1]
13
    else if *zeroing*:
14
        dest.fp16[0] := 0
15
        dest.fp16[1] := 0
16
17
    dest[127:32] := src1[127:32] // copy upper part of src1
    dest[MAXVL-1:128] := 0
19
```

# 5.43.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VFCMULCSH xmm1, xmm2, xmm3/m32 | E10*           | IOUPD            | AVX512-FP16 |
| VFMULCSH xmm1, xmm2, xmm3/m32  | E10*           | IOUPD            | AVX512-FP16 |

# Additionally:

#UD if (dest\_reg == src1\_reg) or ( dest\_reg == src2\_reg)

# 5.44 VFMADDSUB[132,213,231]PH

| Encoding / Instruction                                   | Op/En | 64/32-bit<br>mode                     | CPUID       |
|----------------------------------------------------------|-------|---------------------------------------|-------------|
| EVEX.128.66.MAP6.W0 96 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | .,.                                   | AVX512VL    |
| EVEX.256.66.MAP6.W0 96 /r                                | A     | V/V                                   | AVX512-FP16 |
| VFMADDSUB132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL    |
| EVEX.512.66.MAP6.W0 96 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVA512-FF10 |
| EVEX.128.66.MAP6.W0 A6 /r                                | A     | V/V                                   | AVX512-FP16 |
| VFMADDSUB213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V                                 | AVX512VL    |
| EVEX.256.66.MAP6.W0 A6 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V/V                                   | AVX512VL    |
| EVEX.512.66.MAP6.W0 A6 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVASTZ-FFT0 |
| EVEX.128.66.MAP6.W0 B6 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V                                 | AVX512VL    |
| EVEX.256.66.MAP6.W0 B6 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V                                 | AVX512VL    |
| EVEX.512.66.MAP6.W0 B6 /r                                | Α     | V/V                                   | AVX512-FP16 |
| VFMADDSUB231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | v / v                                 | AVASIZ-FP10 |

### 5.44.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|---------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.44.2 Description

Performs a packed multiply-add (odd elements) or multiply-subtract (even elements) computation on FP16 values using three source operands and writes the results in the destination operand. The destination operand is also the first source operand. The notation' "132", "213" and "231" indicate the use of the operands in  $A*B\pm C$ , where each digit corresponds to the operand number, with the destination being operand 1.

115 Document Number: 347407-001US Revision 1.0

|     | odd elements          | even elements         |
|-----|-----------------------|-----------------------|
| 132 | dest = dest*src3+src2 | dest = dest*src3-src2 |
| 231 | dest = src2*src3+dest | dest = src2*src3-dest |
| 213 | dest = src2*dest+src3 | dest = src2*dest-src3 |

The destination elements are updated according to the writemask.

### 5.44.3 Operation

```
VFMADDSUB132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
    ELSE
7
           SET_RM(MXCSR.RC)
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
          IF *j is even*:
12
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * SRC3.fp16[j] - SRC2.fp16[j])
13
          ELSE:
14
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * SRC3.fp16[j] + SRC2.fp16[j])
15
       ELSE
              IF *zeroing*:
16
          DEST.fp16[j] := 0
       // else dest.fp16[j] remains unchanged
18
    DEST[MAXVL-1:VL] := 0
20
```

```
VFMADDSUB132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
               DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 - SRC2.fp16[j])
12
          ELSE:
13
               DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 + SRC2.fp16[j])
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMADDSUB213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
4
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
           IF *j is even*:
11
             DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] - SRC3.fp16[j])
12
           ELSE
13
             DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] + SRC3.fp16[j])
             IF *zeroing*:
15
          DEST.fp16[j] := 0
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMADDSUB213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
               DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] - t3)
12
          ELSE:
13
               DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] + t3)
14
       ELSE IF *zeroing*:
15
           DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMADDSUB231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
4
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
        IF k1[j] OR *no writemask*:
10
            IF *j is even:
11
                 DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * SRC3.fp16[j] - DEST.fp16[j])
12
            ELSE:
13
                DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * SRC3.fp16[j] + DEST.fp16[j])
        ELSE IF *zeroing*:
15
            DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMADDSUB231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 - DEST.fp16[j])
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 + DEST.fp16[j])
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

#### 5.44.4 Exceptions

| Instruction                          | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|--------------------------------------|-----------------------|------------------|-----------------------|
| VFMADDSUB132PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB132PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB132PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFMADDSUB213PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB213PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB213PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFMADDSUB231PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB231PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADDSUB231PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |

# 5.45 VFMSUBADD[132,213,231]PH

| Encoding / Instruction                                   | Op/En | 64/32-bit<br>mode | CPUID       |
|----------------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.66.MAP6.W0 97 /r                                | А     | V/V               | AVX512-FP16 |
| VFMSUBADD132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      | , ,   | .,.               | AVX512VL    |
| EVEX.256.66.MAP6.W0 97 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V             | AVX512VL    |
| EVEX.512.66.MAP6.W0 97 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V / V             | AVA512-FP10 |
| EVEX.128.66.MAP6.W0 A7 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V             | AVX512VL    |
| EVEX.256.66.MAP6.W0 A7 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | v / v             | AVX512VL    |
| EVEX.512.66.MAP6.W0 A7 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V / V             | AVASTZ-FPT0 |
| EVEX.128.66.MAP6.W0 B7 /r                                | Α     | V/V               | AVX512-FP16 |
| VFMSUBADD231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V             | AVX512VL    |
| EVEX.256.66.MAP6.W0 B7 /r                                | А     | V/V               | AVX512-FP16 |
| VFMSUBADD231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      | ^     | V / V             | AVX512VL    |
| EVEX.512.66.MAP6.W0 B7 /r                                | А     | V/V               | AVX512-FP16 |
| VFMSUBADD231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | v / v             | AVX512-FP10 |

### 5.45.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|---------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.45.2 Description

Performs a packed multiply-add (even elements) or multiply-subtract (odd elements) computation on FP16 values using three source operands and writes the results in the destination operand. The destination operand is also the first source operand. The notation' "132", "213" and "231" indicate the use of the operands in  $A*B\pm C$ , where each digit corresponds to the operand number, with the destination being operand 1.

120 Document Number: 347407-001US Revision 1.0

|     | odd elements          | even elements         |
|-----|-----------------------|-----------------------|
| 132 | dest = dest*src3-src2 | dest = dest*src3+src2 |
| 231 | dest = src2*src3-dest | dest = src2*src3+dest |
| 213 | dest = src2*dest-src3 | dest = src2*dest+src3 |

The destination elements are updated according to the writemask.

# 5.45.3 Operation

```
VFMSUBADD132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
5
    ELSE
           SET_RM(MXCSR.RC)
7
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          IF *j is even*:
11
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j]*SRC3.fp16[j] + SRC2.fp16[j])
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j]*SRC3.fp16[j] - SRC2.fp16[j])
14
       ELSE
              IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
```

```
VFMSUBADD132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
               DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 + SRC2.fp16[j])
12
          ELSE:
13
               DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 - SRC2.fp16[j])
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMSUBADD213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
4
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
           IF *j is even*:
11
             DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] + SRC3.fp16[j])
12
           ELSE
13
             DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] - SRC3.fp16[j])
             IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMSUBADD213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
               DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] + t3 )
12
          ELSE:
13
               DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] - t3 )
14
       ELSE IF *zeroing*:
15
           DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMSUBADD231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
4
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
        IF k1[j] OR *no writemask*:
10
            IF *j is even:
11
                 DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*SRC3.fp16[j] + DEST.fp16[j])
12
            ELSE:
13
                DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*SRC3.fp16[j] - DEST.fp16[j])
        ELSE IF *zeroing*:
15
            DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

```
VFMSUBADD231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
    VL = 128, 256 \text{ or } 512
2
   KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *j is even*:
11
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 + DEST.fp16[j] )
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 - DEST.fp16[j] )
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

#### 5.45.4 Exceptions

| Instruction                          | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|--------------------------------------|-----------------------|------------------|-----------------------|
| VFMSUBADD132PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD132PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD132PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFMSUBADD213PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD213PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD213PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFMSUBADD231PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD231PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUBADD231PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |

# 5.46 VF[,N]MADD[132,213,231]PH

| Encoding / Instruction                                 | Op/En | 64/32-bit<br>mode   | CPUID        |
|--------------------------------------------------------|-------|---------------------|--------------|
| EVEX.128.66.MAP6.W0 98 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       | , ,   | <b>V</b> / <b>V</b> | AVX512VL     |
| EVEX.256.66.MAP6.W0 98 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       | , ,   | <b>V</b> / <b>V</b> | AVX512VL     |
| EVEX.512.66.MAP6.W0 98 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  | , ,   | <b>V</b> / <b>V</b> | 7475121110   |
| EVEX.128.66.MAP6.W0 A8 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       |       | V / V               | AVX512VL     |
| EVEX.256.66.MAP6.W0 A8 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       |       | V / V               | AVX512VL     |
| EVEX.512.66.MAP6.W0 A8 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  |       | V / V               | AVX312-11 10 |
| EVEX.128.66.MAP6.W0 B8 /r                              | A     | V/V                 | AVX512-FP16  |
| VFMADD231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       |       | V / V               | AVX512VL     |
| EVEX.256.66.MAP6.W0 B8 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       |       | V / V               | AVX512VL     |
| EVEX.512.66.MAP6.W0 B8 /r                              | Α     | V/V                 | AVX512-FP16  |
| VFMADD231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  |       | V / V               | AVA512 11 10 |
| EVEX.128.66.MAP6.W0 9C /r                              | Α     | V/V                 | AVX512-FP16  |
| VFNMADD132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V               | AVX512VL     |
| EVEX.256.66.MAP6.W0 9C /r                              | Α     | V/V                 | AVX512-FP16  |
| VFNMADD132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V               | AVX512VL     |
| EVEX.512.66.MAP6.W0 9C /r                              | Α     | V/V                 | AVX512-FP16  |
| VFNMADD132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} | ^     | V / V               | AVA312-17 10 |
| EVEX.128.66.MAP6.W0 AC /r                              | Α     | V/V                 | AVX512-FP16  |
| VFNMADD213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V               | AVX512VL     |
| EVEX.256.66.MAP6.W0 AC /r                              | А     | V/V                 | AVX512-FP16  |
| VFNMADD213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | v / v               | AVX512VL     |
| EVEX.512.66.MAP6.W0 AC /r                              | Α     | V/V                 | AVX512-FP16  |
| VFNMADD213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V / V               | 7473121110   |

Table continued on next page...

| Encoding / Instruction                                 | Op/En | 64/32-bit<br>mode | CPUID        |
|--------------------------------------------------------|-------|-------------------|--------------|
| EVEX.128.66.MAP6.W0 BC /r                              | Α     | V/V               | AVX512-FP16  |
| VFNMADD231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      | , ,   | •,•               | AVX512VL     |
| EVEX.256.66.MAP6.W0 BC /r                              |       | V/V               | AVX512-FP16  |
| VFNMADD231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      | , (   | V / V             | AVX512VL     |
| EVEX.512.66.MAP6.W0 BC /r                              | Α     | V/V               | AVX512-FP16  |
| VFNMADD231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | */ *              | AVA312-11 10 |

# 5.46.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|---------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.46.2 Description

Performs a packed multiply-add or negated multiply-add computation on FP16 values using three source operands and writes the results in the destination operand. The destination operand is also the first source operand. The "N" (negated) forms of this instruction add the negated infinite precision intermediate product from the corresponding remaining operand. The notation "132", "213" and "231" indicate the use of the operands in  $\pm A*B+C$ , where each digit corresponds to the operand number, with the destination being operand 1.

| 132 | dest = $\pm$ dest*src3+src2 |
|-----|-----------------------------|
| 231 | dest = $\pm$ src2*src3+dest |
| 213 | dest = $\pm$ src2*dest+src3 |

The destination elements are updated according to the writemask.

### 5.46.3 Operation

```
VF[,N]MADD132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
           SET RM(EVEX.RC)
5
    ELSE
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-DEST.fp16[j]*SRC3.fp16[j] + SRC2.fp16[j])
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j]*SRC3.fp16[j] + SRC2.fp16[j])
14
       ELSE
              IF *zeroing*:
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VF[,N]MADD132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
4
5
    FOR j := 0 TO KL-1:
6
       IF k1[j] OR *no writemask*:
          IF EVEX.b = 1:
8
             t3 := SRC3.fp16[0]
9
          ELSE:
10
             t3 := SRC3.fp16[j]
11
          IF *negative form*:
12
               DEST.fp16[j] := RoundFPControl(-DEST.fp16[j] * t3 + SRC2.fp16[j])
13
14
               DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 + SRC2.fp16[j])
       ELSE IF *zeroing*:
16
17
          DEST.fp16[j] := 0
       // else dest.fp16[j] remains unchanged
18
19
    DEST[MAXVL-1:VL] := 0
20
```

```
VF[,N]MADD213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
6
    ELSE
7
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
       IF k1[j] OR *no writemask*:
11
           IF *negative form*:
12
              DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j]*DEST.fp16[j] + SRC3.fp16[j])
13
14
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] + SRC3.fp16[j])
15
       ELSE IF *zeroing*:
16
          DEST.fp16[j] := 0
17
       // else dest.fp16[j] remains unchanged
18
19
    DEST[MAXVL-1:VL] := 0
20
```

```
VF[,N]MADD213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
7
             t3 := SRC3.fp16[0]
          ELSE:
q
             t3 := SRC3.fp16[j]
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j] * DEST.fp16[j] + t3 )
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] + t3 )
14
       ELSE IF *zeroing*:
15
           DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
```

```
VF[,N]MADD231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
5
           SET_RM(EVEX.RC)
6
    ELSE
           SET_RM(MXCSR.RC)
8
9
    FOR j := 0 TO KL-1:
10
        IF k1[j] OR *no writemask*:
11
            IF *negative form:
12
                 DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j]*SRC3.fp16[j] + DEST.fp16[j])
13
14
                 DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*SRC3.fp16[j] + DEST.fp16[j])
15
        ELSE IF *zeroing*:
16
            DEST.fp16[j] := 0
17
       // else dest.fp16[j] remains unchanged
18
19
    DEST[MAXVL-1:VL] := 0
20
```

```
VF[,N]MADD231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
6
       IF k1[j] OR *no writemask*:
          IF EVEX.b = 1:
7
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *negative form*:
11
               DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j] * t3 + DEST.fp16[j] )
12
          ELSE:
13
               DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 + DEST.fp16[j] )
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

#### 5.46.4 Exceptions

130

| Instruction                        | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|------------------------------------|-----------------------|------------------|-----------------------|
| VFMADD132PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD132PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD132PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFMADD213PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD213PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD213PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFMADD231PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD231PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMADD231PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFNMADD132PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD132PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD132PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFNMADD213PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD213PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD213PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFNMADD231PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD231PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMADD231PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |

Document Number: 347407-001US Revision 1.0

# 5.47 VF[,N]MADD[132,213,231]SH

| Encoding / Instruction                        | Op/En    | 64/32-bit<br>mode                     | CPUID           |
|-----------------------------------------------|----------|---------------------------------------|-----------------|
| EVEX.LLIG.66.MAP6.W0 99 /r                    | A        | V/V                                   | AVX512-FP16     |
| VFMADD132SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  | , ,      | ., .                                  | , who is in its |
| EVEX.LLIG.66.MAP6.W0 A9 /r                    | Α        | V/V                                   | AVX512-FP16     |
| VFMADD213SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  | , ,      | <b>V</b> , <b>V</b>                   | AVASTETT TO     |
| EVEX.LLIG.66.MAP6.W0 B9 /r                    | A        | V/V                                   | AVX512-FP16     |
| VFMADD231SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  | <b>A</b> | V / V                                 | AVASTETITO      |
| EVEX.LLIG.66.MAP6.W0 9D /r                    | Α        | V/V                                   | AVX512-FP16     |
| VFNMADD132SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} | ^        | V / V                                 | AVA312-11 10    |
| EVEX.LLIG.66.MAP6.W0 AD /r                    | Α        | V/V                                   | AVX512-FP16     |
| VFNMADD213SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |          | V / V                                 | AVASTETITO      |
| EVEX.LLIG.66.MAP6.W0 BD /r                    | Α        | V/V                                   | AVX512-FP16     |
| VFNMADD231SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVA312-11 10    |

# 5.47.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|---------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.47.2 Description

Performs a scalar multiply-add or negated multiply-add computation on the low FP16 values using three source operands and writes the result in the destination operand. The destination operand is also the first source operand. The "N" (negated) forms of this instruction add the negated infinite precision intermediate product from the corresponding remaining operand. The notation "132", "213" and "231" indicate the use of the operands in  $\pm A*B+C$ , where each digit corresponds to the operand number, with the destination being operand 1.

| 132 | dest = $\pm$ dest*src3+src2 |
|-----|-----------------------------|
| 231 | dest = $\pm$ src2*src3+dest |
| 213 | dest = $\pm$ src2*dest+src3 |

Bits 127:16 of the destination operand are preserved. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

### 5.47.3 Operation

```
VF[,N]MADD132SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
           SET_RM(EVEX.RC)
3
    ELSE
           SET RM(MXCSR.RC)
5
    IF k1[0] OR *no writemask*:
7
       IF *negative form*:
8
           DEST.fp16[0] := RoundFPControl(-DEST.fp16[0]*SRC3.fp16[0] + SRC2.fp16[0])
q
       ELSE:
10
           DEST.fp16[0] := RoundFPControl(DEST.fp16[0]*SRC3.fp16[0] + SRC2.fp16[0])
11
    ELSE IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
    //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
```

```
VF[,N]MADD213SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
2
           SET_RM(EVEX.RC)
3
    ELSE
           SET_RM(MXCSR.RC)
5
6
    IF k1[0] OR *no writemask*:
7
       IF *negative form:
8
           DEST.fp16[0] := RoundFPControl(-SRC2.fp16[0]*DEST.fp16[0] + SRC3.fp16[0])
9
10
           DEST.fp16[0] := RoundFPControl(SRC2.fp16[0]*DEST.fp16[0] + SRC3.fp16[0])
11
           IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
   //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
```

```
VF[,N]MADD231SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
           SET_RM(EVEX.RC)
3
    ELSE
4
           SET_RM(MXCSR.RC)
5
6
    IF k1[0] OR *no writemask*:
       IF *negative form*:
8
           DEST.fp16[0] := RoundFPControl(-SRC2.fp16[0]*SRC3.fp16[0] + DEST.fp16[0])
9
10
           DEST.fp16[0] := RoundFPControl(SRC2.fp16[0]*SRC3.fp16[0] + DEST.fp16[0])
11
    ELSE IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
   //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
17
```

### 5.47.4 Exceptions

| Instruction                       | <b>Exception Type</b> | Arithmetic Flags | CPUID       |
|-----------------------------------|-----------------------|------------------|-------------|
| VFMADD132SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFMADD213SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFMADD231SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFNMADD132SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |
| VFNMADD213SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |
| VFNMADD231SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |

# 5.48 VF[,N]MSUB[132,213,231]PH

| Encoding / Instruction                                 | Op/En | 64/32-bit<br>mode                     | CPUID         |
|--------------------------------------------------------|-------|---------------------------------------|---------------|
| EVEX.128.66.MAP6.W0 9A /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       | ^     | <b>V V</b>                            | AVX512VL      |
| EVEX.256.66.MAP6.W0 9A /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       | ^     | <b>V</b> / <b>V</b>                   | AVX512VL      |
| EVEX.512.66.MAP6.W0 9A /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  |       | <b>V</b> / <b>V</b>                   | 7475121110    |
| EVEX.128.66.MAP6.W0 AA /r                              | Α     | V/V                                   | AVX512-FP16   |
| VFMSUB213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL      |
| EVEX.256.66.MAP6.W0 AA /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       |       | V / V                                 | AVX512VL      |
| EVEX.512.66.MAP6.W0 AA /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  |       | V / V                                 | AVA512 11 10  |
| EVEX.128.66.MAP6.W0 BA /r                              | Α     | V/V                                   | AVX512-FP16   |
| VFMSUB231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       |       | V / V                                 | AVX512VL      |
| EVEX.256.66.MAP6.W0 BA /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       |       | <b>V</b> / <b>V</b>                   | AVX512VL      |
| EVEX.512.66.MAP6.W0 BA /r                              | A     | V/V                                   | AVX512-FP16   |
| VFMSUB231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er}  |       | <b>V</b> / <b>V</b>                   | 7475121110    |
| EVEX.128.66.MAP6.W0 9E /r                              | A     | V/V                                   | AVX512-FP16   |
| VFNMSUB132PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | <b>V</b> / <b>V</b>                   | AVX512VL      |
| EVEX.256.66.MAP6.W0 9E /r                              | A     | V/V                                   | AVX512-FP16   |
| VFNMSUB132PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | <b>V</b> / <b>V</b>                   | AVX512VL      |
| EVEX.512.66.MAP6.W0 9E /r                              | A     | V/V                                   | AVX512-FP16   |
| VFNMSUB132PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | V , V                                 | 7473121110    |
| EVEX.128.66.MAP6.W0 AE /r                              | Α     | V/V                                   | AVX512-FP16   |
| VFNMSUB213PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | V / V                                 | AVX512VL      |
| EVEX.256.66.MAP6.W0 AE /r                              | Α     | V/V                                   | AVX512-FP16   |
| VFNMSUB213PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V                                 | AVX512VL      |
| EVEX.512.66.MAP6.W0 AE /r                              | Α     | V/V                                   | AVX512-FP16   |
| VFNMSUB213PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} | '`    | •,•                                   | 7.7.312 11 10 |

Table continued on next page...

| Encoding / Instruction                                 | Op/En | 64/32-bit<br>mode                     | CPUID        |
|--------------------------------------------------------|-------|---------------------------------------|--------------|
| EVEX.128.66.MAP6.W0 BE /r                              | Α     | V/V                                   | AVX512-FP16  |
| VFNMSUB231PH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      | '     | •, •                                  | AVX512VL     |
| EVEX.256.66.MAP6.W0 BE /r                              |       | V/V                                   | AVX512-FP16  |
| VFNMSUB231PH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | V / V                                 | AVX512VL     |
| EVEX.512.66.MAP6.W0 BE /r                              | Α     | V/V                                   | AVX512-FP16  |
| VFNMSUB231PH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX312-11 10 |

# 5.48.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|---------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.48.2 Description

Performs a packed multiply-subtract or a negated multiply-subtract computation on FP16 values using three source operands and writes the results in the destination operand. The destination operand is also the first source operand. The "N" (negated) forms of this instruction subtract the remaining operand from the negated infinite precision intermediate product. The notation' "132", "213" and "231" indicate the use of the operands in  $\pm A*B-C$ , where each digit corresponds to the operand number, with the destination being operand 1.

| 132 | dest = $\pm$ dest*src3-src2 |
|-----|-----------------------------|
| 231 | dest = $\pm$ src2*src3-dest |
| 213 | dest = $\pm$ src2*dest-src3 |

The destination elements are updated according to the writemask.

### 5.48.3 Operation

```
VF[,N]MSUB132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
            SET RM(EVEX.RC)
5
    ELSE
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-DEST.fp16[j]*SRC3.fp16[j] - SRC2.fp16[j])
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j]*SRC3.fp16[j] - SRC2.fp16[j])
14
              IF *zeroing*:
       ELSE
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VF[,N]MSUB132PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
1
    VL = 128, 256 or 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
             t3 := SRC3.fp16[0]
8
          ELSE:
9
             t3 := SRC3.fp16[j]
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-DEST.fp16[j] * t3 - SRC2.fp16[j])
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(DEST.fp16[j] * t3 - SRC2.fp16[j])
14
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
17
       // else dest.fp16[j] remains unchanged
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VF[,N]MSUB213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
1
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
           IF *negative form*:
11
             DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j]*DEST.fp16[j] - SRC3.fp16[j])
12
           ELSE
13
             DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*DEST.fp16[j] - SRC3.fp16[j])
14
             IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VF[,N]MSUB213PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
4
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
7
             t3 := SRC3.fp16[0]
8
9
          ELSE:
             t3 := SRC3.fp16[j]
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j] * DEST.fp16[j] - t3 )
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * DEST.fp16[j] - t3 )
       ELSE IF *zeroing*:
15
           DEST.fp16[j] := 0
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

137

```
VF[,N]MSUB231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a register
1
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
8
    FOR j := 0 TO KL-1:
9
        IF k1[j] OR *no writemask*:
10
            IF *negative form:
11
                 DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j]*SRC3.fp16[j] - DEST.fp16[j])
12
            ELSE:
13
                DEST.fp16[j] := RoundFPControl(SRC2.fp16[j]*SRC3.fp16[j] - DEST.fp16[j])
14
        ELSE IF *zeroing*:
15
            DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
18
    DEST[MAXVL-1:VL] := 0
19
```

```
VF[,N]MSUB231PH DEST, SRC2, SRC3 (EVEX encoded versions) when src3 operand is a memory source
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
4
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
7
             t3 := SRC3.fp16[0]
8
9
          ELSE:
             t3 := SRC3.fp16[j]
10
          IF *negative form*:
11
              DEST.fp16[j] := RoundFPControl(-SRC2.fp16[j] * t3 - DEST.fp16[j] )
12
          ELSE:
13
              DEST.fp16[j] := RoundFPControl(SRC2.fp16[j] * t3 - DEST.fp16[j] )
       ELSE IF *zeroing*:
15
          DEST.fp16[j] := 0
16
       // else dest.fp16[j] remains unchanged
17
    DEST[MAXVL-1:VL] := 0
19
```

#### 5.48.4 Exceptions

139

| Instruction                        | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|------------------------------------|-----------------------|------------------|-----------------------|
| VFMSUB132PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB132PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB132PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFMSUB213PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB213PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB213PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFMSUB231PH xmm1, xmm2, xmm3/m128  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB231PH ymm1, ymm2, ymm3/m256  | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFMSUB231PH zmm1, zmm2, zmm3/m512  | E2                    | IOUPD            | AVX512-FP16           |
| VFNMSUB132PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB132PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB132PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFNMSUB213PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB213PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB213PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |
| VFNMSUB231PH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB231PH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VFNMSUB231PH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |

Document Number: 347407-001US Revision 1.0

# 5.49 VF[,N]MSUB[132,213,231]SH

| Encoding / Instruction                        | Op/En | 64/32-bit<br>mode                     | CPUID        |
|-----------------------------------------------|-------|---------------------------------------|--------------|
| EVEX.LLIG.66.MAP6.W0 9B /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFMSUB132SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  | , ,   | •,•                                   | AVX312-11 10 |
| EVEX.LLIG.66.MAP6.W0 AB /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFMSUB213SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  | , ,   |                                       | 707012 11 10 |
| EVEX.LLIG.66.MAP6.W0 BB /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFMSUB231SH xmm1{k1}{z}, xmm2, xmm3/m16 {er}  |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVAS12-11 10 |
| EVEX.LLIG.66.MAP6.W0 9F /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFNMSUB132SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |       | V / V                                 | AVASTETTTO   |
| EVEX.LLIG.66.MAP6.W0 AF /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFNMSUB213SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |       |                                       | AVASTETTTO   |
| EVEX.LLIG.66.MAP6.W0 BF /r                    | Α     | V/V                                   | AVX512-FP16  |
| VFNMSUB231SH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVAS12 11 10 |

# 5.49.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1     | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|---------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(rw) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.49.2 Description

Performs a scalar multiply-subtract or negated multiply-subtract computation on the low FP16 values using three source operands and writes the result in the destination operand. The destination operand is also the first source operand. The "N" (negated) forms of this instruction subtract the remaining operand from the negated infinite precision intermediate product. The notation' "132", "213" and "231" indicate the use of the operands in  $\pm A*B-C$ , where each digit corresponds to the operand number, with the destination being operand 1.

| 132 | dest = $\pm$ dest*src3-src2 |
|-----|-----------------------------|
| 231 | dest = $\pm$ src2*src3-dest |
| 213 | dest = $\pm$ src2*dest-src3 |

Bits 127:16 of the destination operand are preserved. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

### 5.49.3 Operation

```
VF[,N]MSUB132SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
           SET_RM(EVEX.RC)
3
    ELSE
           SET RM(MXCSR.RC)
5
    IF k1[0] OR *no writemask*:
7
       IF *negative form*:
8
           DEST.fp16[0] := RoundFPControl(-DEST.fp16[0]*SRC3.fp16[0] - SRC2.fp16[0])
q
       ELSE:
10
           DEST.fp16[0] := RoundFPControl(DEST.fp16[0]*SRC3.fp16[0] - SRC2.fp16[0])
11
    ELSE IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
    //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
```

```
VF[,N]MSUB213SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
2
           SET_RM(EVEX.RC)
3
    ELSE
           SET_RM(MXCSR.RC)
5
6
    IF k1[0] OR *no writemask*:
7
       IF *negative form:
8
           DEST.fp16[0] := RoundFPControl(-SRC2.fp16[0]*DEST.fp16[0] - SRC3.fp16[0])
9
10
           DEST.fp16[0] := RoundFPControl(SRC2.fp16[0]*DEST.fp16[0] - SRC3.fp16[0])
11
           IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
   //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
```

141

```
VF[,N]MSUB231SH DEST, SRC2, SRC3 (EVEX encoded versions)
    IF EVEX.b = 1 and SRC3 is a register:
           SET_RM(EVEX.RC)
3
    ELSE
4
           SET_RM(MXCSR.RC)
5
6
    IF k1[0] OR *no writemask*:
       IF *negative form*:
8
           DEST.fp16[0] := RoundFPControl(-SRC2.fp16[0]*SRC3.fp16[0] - DEST.fp16[0])
9
10
           DEST.fp16[0] := RoundFPControl(SRC2.fp16[0]*SRC3.fp16[0] - DEST.fp16[0])
11
    ELSE
          IF *zeroing*:
12
       DEST.fp16[0] := 0
13
    // else DEST.fp16[0] remains unchanged
14
15
   //DEST[127:16] remains unchanged
16
   DEST[MAXVL-1:128] := 0
17
```

### 5.49.4 Exceptions

| Instruction                       | <b>Exception Type</b> | Arithmetic Flags | CPUID       |
|-----------------------------------|-----------------------|------------------|-------------|
| VFMSUB132SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFMSUB213SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFMSUB231SH xmm1, xmm2, xmm3/m16  | E3                    | IOUPD            | AVX512-FP16 |
| VFNMSUB132SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |
| VFNMSUB213SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |
| VFNMSUB231SH xmm1, xmm2, xmm3/m16 | E3                    | IOUPD            | AVX512-FP16 |

### 5.50 VFPCLASSPH

| Encoding / Instruction                     | Op/En | 64/32-bit<br>mode | CPUID       |
|--------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.0F3A.W0 66 /r /ib              | Α     | V/V               | AVX512-FP16 |
| VFPCLASSPH k1{k2}, xmm1/m128/m16bcst, imm8 | , ,   | .,.               | AVX512VL    |
| EVEX.256.NP.0F3A.W0 66 /r /ib              | A     | V/V               | AVX512-FP16 |
| VFPCLASSPH k1{k2}, ymm1/m256/m16bcst, imm8 | , ,   | ,,,               | AVX512VL    |
| EVEX.512.NP.0F3A.W0 66 /r /ib              | Α     | V/V               | AVX512-FP16 |
| VFPCLASSPH k1{k2}, zmm1/m512/m16bcst, imm8 |       | *, *              | AVASTETITO  |

### 5.50.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | IMM8(r)   | N/A       |

### 5.50.2 Description

Checks the packed FP16 values in the source operand for special categories, specified by the set bits in the imm8 byte. Each set bit in imm8 specifies a category of floating-point values that the input data element is classified against. See Figure 5.1 for the categories. The classified results of all specified categories of an input value are ORed together to form the final boolean result for the input element. The result is written to the corresponding bits in the destination mask register according to the writemask.

| Bits    | Category | Classifier                 |
|---------|----------|----------------------------|
| imm8[0] | QNAN     | Checks for QNAN            |
| imm8[1] | PosZero  | Checks +0                  |
| imm8[2] | NegZero  | Checks for -0              |
| imm8[3] | PosINF   | Checks for $+\infty$       |
| imm8[4] | NegINF   | Checks for $-\infty$       |
| imm8[5] | Denormal | Checks for Denormal        |
| imm8[6] | Negative | Checks for Negative finite |
| imm8[7] | SNAN     | Checks for SNAN            |

Figure 5.1: Classifier operations for VFPCLASS[PH,SH]

Document Number: 347407-001US Revision 1.0

### 5.50.3 Operation

```
def check_fp_class_fp16(tsrc, imm8):
       negative := tsrc[15]
2
       exponent_all_ones := (tsrc[14:10] == 0x1F)
3
       exponent_all_zeros := (tsrc[14:10] == 0)
       mantissa_all_zeros := (tsrc[9:0] == 0)
5
       zero := exponent_all_zeros and mantissa_all_zeros
       signaling_bit := tsrc[9]
8
       snan := exponent_all_ones and not(mantissa_all_zeros) and not(signaling_bit)
q
       qnan := exponent all ones and not(mantissa all zeros) and signaling bit
10
       positive_zero := not(negative) and zero
11
       negative_zero := negative
12
       positive_infinity := not(negative) and exponent_all_ones and mantissa_all_zeros
13
       negative_infinity := negative
                                           and exponent_all_ones and mantissa_all_zeros
14
       denormal := exponent_all_zeros and not(mantissa_all_zeros)
       finite_negative := negative and not(exponent_all_ones) and not(zero)
16
17
       return (imm8[0] and qnan) OR
18
              (imm8[1] and positive_zero) OR
19
              (imm8[2] and negative_zero) OR
20
              (imm8[3] and positive_infinity) OR
21
              (imm8[4] and negative infinity) OR
22
              (imm8[5] and denormal) OR
              (imm8[6] and finite negative) OR
24
              (imm8[7] and snan)
```

```
VFPCLASSPH dest{k2}, src, imm8
    VL = 128, 256, or 512
2
3
    KL := VL / 16
4
5
6
    FOR i := 0 to KL-1:
        IF k2[i] or *no writemask*:
7
            IF SRC is memory and (EVEX.b = 1):
8
              tsrc := SRC.fp16[0]
9
           ELSE:
10
11
              tsrc := SRC.fp16[i]
            DEST.bit[i] := check_fp_class_fp16(tsrc, imm8)
12
        ELSE:
13
            DEST.bit[i] := 0
14
15
16
    DEST[MAXKL-1:kl] := 0
17
```

144

# 5.50.4 Exceptions

| Instruction                    | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|--------------------------------|-----------------------|------------------|-----------------------|
| VFPCLASSPH k1, xmm1/m128, imm8 | E4                    | N/A              | AVX512-FP16, AVX512VL |
| VFPCLASSPH k1, ymm1/m256, imm8 | E4                    | N/A              | AVX512-FP16, AVX512VL |
| VFPCLASSPH k1, zmm1/m512, imm8 | E4                    | N/A              | AVX512-FP16           |

#### 5.51 VFPCLASSSH

| Encoding / Instruction            | Op/En | 64/32-bit<br>mode | CPUID            |
|-----------------------------------|-------|-------------------|------------------|
| EVEX.LLIG.NP.0F3A.W0 67 /r /ib    | Α     | V/V               | AVX512-FP16      |
| VFPCLASSSH k1{k2}, xmm1/m16, imm8 | , ,   | ", "              | 7.V.7.3 12 11 10 |

## 5.51.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | IMM8(r)   | N/A       |

## 5.51.2 Description

Checks the low FP16 value in the source operand for special categories, specified by the set bits in the imm8 byte. Each set bit in imm8 specifies a category of floating-point values that the input data element is classified against. See Figure 5.1 for the categories. The classified results of all specified categories of an input value are ORed together to form the final boolean result for the input element. The result is written to the low bit in the destination mask register according to the writemask. The other bits in the destination mask register are zeroed.

#### 5.51.3 Operation

```
VFPCLASSSH dest{k2}, src, imm8

IF k2[0] or *no writemask*:
    DEST.bit[0] := check_fp_class_fp16(src.fp16[0], imm8) // see VFPCLASSPH

ELSE:
    DEST.bit[0] := 0

DEST[MAXKL-1:1] := 0
```

## 5.51.4 Exceptions

| Instruction                   | Exception Type | Arithmetic Flags | CPUID       |
|-------------------------------|----------------|------------------|-------------|
| VFPCLASSSH k1, xmm1/m16, imm8 | E10            | N/A              | AVX512-FP16 |

#### 5.52 VGETEXPPH

| Encoding / Instruction                         | Op/En | 64/32-bit<br>mode | CPUID                                   |
|------------------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.128.66.MAP6.W0 42 /r                      | A     | V/V               | AVX512-FP16                             |
| VGETEXPPH xmm1{k1}{z}, xmm2/m128/m16bcst       |       | ,                 | AVX512VL                                |
| EVEX.256.66.MAP6.W0 42 /r                      | A     | V/V               | AVX512-FP16                             |
| VGETEXPPH ymm1{k1}{z}, ymm2/m256/m16bcst       | , ,   | ', '              | AVX512VL                                |
| EVEX.512.66.MAP6.W0 42 /r                      | Α     | V/V               | AVX512-FP16                             |
| VGETEXPPH zmm1{k1}{z}, zmm2/m512/m16bcst {sae} | '`    | ', '              | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

## 5.52.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

#### 5.52.2 Description

Extracts the biased exponents from the normalized FP16 representation of each word element of the source operand (the second operand) as unbiased signed integer value, or convert the denormal representation of input data to unbiased negative integer values. Each integer value of the unbiased exponent is converted to an FP16 value and written to the corresponding word elements of the destination operand (the first operand) as FP16 numbers.

The destination elements are updated according to the writemask.

Each GETEXP operation converts the exponent value into a FP number (permitting input value in denormal representation). Special cases of input values are listed in Figure 5.2.

The formula is:

 $GETEXP(x) = floor(log_2(|x|))$ 

Notation floor(x) stands for maximal integer not exceeding real number x.

Software usage of VGETEXPxx and VGETMANTxx instructions generally involve a combination of GETEXP operation and GETMANT operation (see VGETMANTPH). Thus VGETEXPxx instruction do not require software to handle SIMD FP exceptions.

| input operand         | result                  | comments                     |
|-----------------------|-------------------------|------------------------------|
| src1 = NaN            | QNaN(src1)              | if SRC == SNaN, then #IE.    |
| $0 <  src1  < \infty$ | floor( $log_2$ ( src1 ) | if SRC == denormal, then #DE |
| $ src1  = +\infty$    | $+\infty$               |                              |
| src1  = 0             | $-\infty$               |                              |

Figure 5.2: VGETEXPPH special cases

## 5.52.3 Operation

```
def normalize_exponent_tiny_fp16(src):
      jbit := 0
2
      // src & dst are FP16 numbers with sign(1b), exp(5b) and fraction (10b) fields
3
      dst.exp := 1  // write bits 14:10
4
      dst.fraction := src.fraction // copy bits 9:0
5
      while jbit == 0:
6
          jbit := dst.fraction[9]
                                    // msb of the fraction
7
          dst.fraction := dst.fraction << 1</pre>
8
          dst.exp := dst.exp - 1
9
      dst.fraction := 0
10
      return dst
```

148

```
def getexp_fp16(src):
1
2
       src.sign := 0 // make positive
       exponent_all_ones := (src[14:10] == 0x1F)
3
       exponent_all_zeros := (src[14:10] == 0)
       mantissa_all_zeros := (src[9:0] == 0)
5
       zero := exponent_all_zeros and mantissa_all_zeros
6
       signaling_bit := src[9]
8
       nan := exponent_all_ones and not(mantissa_all_zeros)
9
       snan := nan and not(signaling_bit)
10
       qnan := nan and signaling_bit
11
       positive_infinity := not(negative) and exponent_all_ones and mantissa_all_zeros
12
       denormal := exponent_all_zeros and not(mantissa_all_zeros)
13
14
       if nan:
15
          if snan:
16
              MXCSR.IE := 1
17
          return qnan(src)
                                // convert snan to a qnan
18
       if positive_infinity:
19
          return src
20
       if zero:
21
          return -INF
22
       if denormal:
23
          tmp := normalize_exponent_tiny_fp16(src)
24
          MXCSR.DE := 1
25
       else:
          tmp := src
27
       tmp := SAR(tmp, 10) // shift arithmetic right
28
       tmp := tmp - 15
                          // subtract bias
29
       return convert_integer_to_fp16(tmp)
30
```

```
VGETEXPPH dest{k1}, src
    VL = 128, 256, or 512
2
3
    KL := VL / 16
4
    FOR i := 0 to KL-1:
6
        IF k1[i] or *no writemask*:
           IF SRC is memory and (EVEX.b = 1):
8
             tsrc := src.fp16[0]
9
           ELSE:
10
             tsrc := src.fp16[i]
11
           DEST.fp16[i] := getexp_fp16(tsrc)
12
        ELSE IF *zeroing*:
13
           DEST.fp16[i] := 0
14
        //else DEST.fp16[i] remains unchanged
15
16
    dest[MAXVL-1:vl] := 0
17
```

### 5.52.4 Exceptions

| Instruction               | Exception Type | Arithmetic Flags | CPUID                 |
|---------------------------|----------------|------------------|-----------------------|
| VGETEXPPH xmm1, xmm2/m128 | E2             | ID               | AVX512-FP16, AVX512VL |
| VGETEXPPH ymm1, ymm2/m256 | E2             | ID               | AVX512-FP16, AVX512VL |
| VGETEXPPH zmm1, zmm2/m512 | E2             | ID               | AVX512-FP16           |

#### 5.53 VGETEXPSH

| Encoding / Instruction                      | Op/En | 64/32-bit<br>mode | CPUID          |
|---------------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.66.MAP6.W0 43 /r                  | Δ     | V/V               | AVX512-FP16    |
| VGETEXPSH xmm1{k1}{z}, xmm2, xmm3/m16 {sae} | ^     | ","               | , was 12 11 10 |

## 5.53.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

## 5.53.2 Description

Extracts the biased exponents from the normalized FP16 representation of the low word element of the source operand (the second operand) as unbiased signed integer value, or convert the denormal representation of input data to an unbiased negative integer value. The integer value of the unbiased exponent is converted to an FP16 value and written to the low word element of the destination operand (the first operand) as an FP16 number.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

Each GETEXP operation converts the exponent value into a FP number (permitting input value in denormal representation). Special cases of input values are listed in Figure 5.2.

The formula is:

151

 $GETEXP(x) = floor(log_2(|x|))$ 

Notation floor(x) stands for maximal integer not exceeding real number x.

Software usage of VGETEXPxx and VGETMANTxx instructions generally involve a combination of GETEXP operation and GETMANT operation (see VGETMANTSH). Thus VGETEXPxx instruction do not require software to handle SIMD FP exceptions.

## 5.53.3 Operation

## 5.53.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VGETEXPSH xmm1, xmm2, xmm3/m16 | E3             | ID               | AVX512-FP16 |

### 5.54 VGETMANTPH

| Encoding / Instruction                                | Op/En | 64/32-bit<br>mode | CPUID       |
|-------------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.0F3A.W0 26 /r /ib                         | Α     | V/V               | AVX512-FP16 |
| VGETMANTPH xmm1{k1}{z}, xmm2/m128/m16bcst, imm8       |       | ., .              | AVX512VL    |
| EVEX.256.NP.0F3A.W0 26 /r /ib                         | A     | V/V               | AVX512-FP16 |
| VGETMANTPH ymm1{k1}{z}, ymm2/m256/m16bcst, imm8       | '     |                   | AVX512VL    |
| EVEX.512.NP.0F3A.W0 26 /r /ib                         | Α     | V/V               | AVX512-FP16 |
| VGETMANTPH zmm1{k1}{z}, zmm2/m512/m16bcst {sae}, imm8 |       | V / V             | AVA512-FF10 |

## 5.54.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | IMM8(r)   | N/A       |

## 5.54.2 Description

Convert FP16 values in the source operand (the second operand) to FP16 values with the mantissa normalization and sign control specified by the imm8 byte, see Figure 5.3. The converted results are written to the destination operand (the first operand) using writemask k1. The normalized mantissa is specified by interv (imm8[1:0]) and the sign control (SC) is specified by bits 3:2 of the immediate byte.

The destination elements are updated according to the writemask.

| imm8[3:2] | Sign Control (SC)                       |
|-----------|-----------------------------------------|
|           | 0b00 -> sign(SRC)                       |
|           | 0b01 -> 0                               |
|           | 0b1x -> qNaN_Indefinite if sign(SRC)!=0 |
| imm8[1:0] | Interv                                  |
|           | 0b00 -> interval is $[1, 2)$            |
|           | 0b01 -> interval is $[1/2, 2)$          |
|           | <b>0b10</b> -> interval is $[1/2, 1)$   |
|           | 0b11 -> interval is $[3/4, 3/2)$        |

Figure 5.3: Imm8 controls for vgetmant\*

For each input FP16 value x, The conversion operation is: GetMant(x) =  $\pm \ 2^k |x.significand|$  where:  $1 \le |x.significand| < 2$ .

Unbiased exponent k depends on the interval range defined by interv and whether the exponent of the source is even or odd. The sign of the final result is determined by sc and the source sign and the leading fraction bit.

The encoded value of imm8[1:0] and sign control are shown in Figure 5.3.

Each converted FP16 result is encoded according to the sign control, the unbiased exponent k (adding bias) and a mantissa normalized to the range specified by interv.

The GetMant() function follows Figure 5.4 when dealing with floating-point special numbers.

| Input     | Result                                                           | Exceptions, Comments                  |
|-----------|------------------------------------------------------------------|---------------------------------------|
| NaN       | QNaN(SRC)                                                        | Ignore Interv. If (SRC=SNaN then #IE. |
| $+\infty$ | 1.0                                                              | Ignore Interv.                        |
| +0        | 1.0                                                              | Ignore Interv.                        |
| -0        | if SC[0] then +1.0 else -1.0                                     | Ignore Interv.                        |
| $-\infty$ | if SC[1] then QNaN_Indefinite, else if SC[0] then +1.0 else -1.0 | Ignore Interv. If SC[1] then #IE.     |
| negative  | $SC[1]$ ? QNaN_Indefinite : $Getmant(SRC)^1$                     | if SC[1] then #IE                     |

#### NOTES:

1. In case SC[1]==0, the sign of Getmant(SRC) is declared according to SC[0].

Figure 5.4: Special cases vgetmant\*

#### 5.54.3 Operation

```
def getmant_fp16(src, sign_control, normalization_interval):
                      := 15
       bias
2
       dst.sign
                      := sign_control[0] ? 0 : src.sign
3
       signed_one
                      := sign_control[0] ? +1.0 : -1.0
       dst.exp
                      := src.exp
5
       dst.fraction := src.fraction
                     := (dst.exp = 0) and (dst.fraction = 0)
       zero
7
                      := (dst.exp = 0) and (dst.fraction != 0)
       denormal
8
                      := (dst.exp = 0x1F) and (dst.fraction = 0)
       infinity
q
                      := (dst.exp = 0x1F) and (dst.fraction != 0)
10
       src_signaling := src.fraction[9]
11
                      := nan and (src_signaling = 0)
       snan
12
                      := (src.sign = 0)
       positive
13
                     := (src.sign = 1)
       negative
14
       if nan:
15
           if snan:
16
              MXCSR.IE := 1
17
           return qnan(src)
18
19
       if positive and (zero or infinity):
20
           return 1.0
21
       if negative:
22
          if zero:
23
              return signed_one
24
          if infinity:
25
              if sign_control[1]:
26
                  MXCSR.IE := 1
27
                  return QNaN_Indefinite
28
              return signed_one
29
          if sign_control[1]:
30
              MXCSR.IE := 1
31
              return QNaN_Indefinite
32
33
       // continued on next page...
```

```
if denormal:
1
2
          jbit := 0
          dst.exp := bias // set exponent to bias value
3
          while jbit = 0:
4
               jbit := dst.fraction[9]
5
              dst.fraction := dst.fraction << 1</pre>
6
              dst.exp : = dst.exp - 1
          MXCSR.DE := 1
8
9
       unbaiased_exp := dst.exp - bias
10
       odd_exp
                    := unbaiased_exp[0]
11
       signaling_bit := dst.fraction[9]
12
       if normalization_interval = 0b00:
13
            dst.exp := bias
14
       else if normalization_interval = 0b01:
15
            dst.exp := odd_exp ? bias-1 : bias
16
       else if normalization_interval = 0b10:
17
            dst.exp := bias-1
18
       else if normalization_interval = 0b11:
19
            dst.exp := signaling_bit ? bias-1 : bias
20
       return dst
21
```

```
VGETMANTPH dest{k1}, src, imm8
    VL = 128, 256, or 512
2
    KL := VL / 16
3
                            := imm8[3:2]
    sign_control
4
    normalization_interval := imm8[1:0]
6
    FOR i := 0 to KL-1:
7
        IF k1[i] or *no writemask*:
8
           IF SRC is memory and (EVEX.b = 1):
9
             tsrc := src.fp16[0]
10
           ELSE:
11
             tsrc := src.fp16[i]
12
           DEST.fp16[i] := getmant_fp16(tsrc, sign_control, normalization_interval)
13
        ELSE IF *zeroing*:
           DEST.fp16[i] := 0
15
        //else DEST.fp16[i] remains unchanged
16
17
    dest[MAXVL-1:vl] := 0
```

#### 5.54.4 Exceptions

### 5.54. VGETMANTPH

157

| Instruction                      | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|----------------------------------|-----------------------|------------------|-----------------------|
| VGETMANTPH xmm1, xmm2/m128, imm8 | E2                    | ID               | AVX512-FP16, AVX512VL |
| VGETMANTPH ymm1, ymm2/m256, imm8 | E2                    | ID               | AVX512-FP16, AVX512VL |
| VGETMANTPH zmm1, zmm2/m512, imm8 | E2                    | ID               | AVX512-FP16           |

#### 5.55 VGETMANTSH

| Encoding / Instruction                             | Op/En | 64/32-bit<br>mode | CPUID            |
|----------------------------------------------------|-------|-------------------|------------------|
| EVEX.LLIG.NP.0F3A.W0 27 /r /ib                     | Α     | V/V               | AVX512-FP16      |
| VGETMANTSH xmm1{k1}{z}, xmm2, xmm3/m16 {sae}, imm8 | , ,   | .,.               | 1.1.7.6.12.1.1.6 |

#### 5.55.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | IMM8(r)   |

## 5.55.2 Description

Convert FP16 value in the low element of the second source operand to FP16 values with the mantissa normalization and sign control specified by the imm8 byte, see Figure 5.3. The converted result is written to the low element of the destination operand using writemask k1. The normalized mantissa is specified by interv (imm8[1:0]) and the sign control (SC) is specified by bits 3:2 of the immediate byte.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

For each input FP16 value x, The conversion operation is:

GetMant(x) =  $\pm 2^k |x.significand|$ 

where:  $1 \le |x.significand| < 2$ .

Unbiased exponent k depends on the interval range defined by interv and whether the exponent of the source is even or odd. The sign of the final result is determined by sc and the source sign and the leading fraction bit.

The encoded value of imm8[1:0] and sign control are shown in Figure 5.3.

Each converted FP16 result is encoded according to the sign control, the unbiased exponent k (adding bias) and a mantissa normalized to the range specified by interv.

The GetMant() function uses Figure 5.4 when dealing with floating-point special numbers.

## 5.55.3 Operation

```
VGETMANTSH dest{k1}, src1, src2, imm8
   sign_control
                   := imm8[3:2]
   normalization_interval := imm8[1:0]
3
    IF k1[0] or *no writemask*:
5
       dest.fp16[0] := getmant_fp16(src2.fp16[0], // see VGETMANTPH
                                  sign_control,
7
                                   normalization_interval)
8
   ELSE IF *zeroing*:
9
      dest.fp16[0] := 0
10
    //else dest.fp16[0] remains unchanged
11
12
   dest[127:16] := src1[127:16]
13
   dest[MAXVL-1:128] := 0
14
```

## 5.55.4 Exceptions

| Instruction                           | Exception Type | Arithmetic Flags | CPUID       |
|---------------------------------------|----------------|------------------|-------------|
| VGETMANTSH xmm1, xmm2, xmm3/m16, imm8 | E3             | ID               | AVX512-FP16 |

#### 5.56 VMAXPH

| Encoding / Instruction                            | Op/En | 64/32-bit<br>mode | CPUID         |
|---------------------------------------------------|-------|-------------------|---------------|
| EVEX.128.NP.MAP5.W0 5F /r                         | Α     | V/V               | AVX512-FP16   |
| VMAXPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       | *     | ', '              | AVX512VL      |
| EVEX.256.NP.MAP5.W0 5F /r                         | Α     | V/V               | AVX512-FP16   |
| VMAXPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       | , ,   | ,, ,              | AVX512VL      |
| EVEX.512.NP.MAP5.W0 5F /r                         | Α     | V/V               | AVX512-FP16   |
| VMAXPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {sae} | , ,   | ", "              | 7.W.312 11 10 |

## 5.56.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 |              | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.56.2 Description

160

Performs a SIMD compare of the packed FP16 values in the first source operand and the second source operand and returns the maximum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, then SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of VMAXPH can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

EVEX encoded versions: The first source operand (the second operand) is a ZMM/YMM/XMM register. The second source operand can be a ZMM/YMM/XMM register, a 512/256/128-bit memory location or a 512/256/128-bit vector broadcast from a 16-bit memory location. The destination operand is a ZMM/YMM/XMM register conditionally updated with writemask k1.

## 5.56.3 Operation

```
def MAX(SRC1, SRC2):
1
      IF (SRC1 = 0.0) and (SRC2 = 0.0):
2
          DEST := SRC2
3
      ELSE IF (SRC1 = NaN):
          DEST := SRC2
5
      ELSE IF (SRC2 = NaN):
         DEST := SRC2
7
      ELSE IF (SRC1 > SRC2):
8
          DEST := SRC1
9
      ELSE:
10
          DEST := SRC2
11
12
13
    VMAXPH dest, src1, src2
14
    VL = 128, 256 \text{ or } 512
15
    KL := VL/16
16
17
    FOR j := 0 TO KL-1:
18
       IF k1[j] OR *no writemask*:
19
           IF EVEX.b = 1:
20
                tsrc2 := SRC2.fp16[0]
21
            ELSE:
22
                tsrc2 := SRC2.fp16[j]
23
           DEST.fp16[j] := MAX(SRC1.fp16[j], tsrc2)
24
       ELSE IF *zeroing*:
25
           DEST.fp16[j] := 0
26
       // else dest.fp16[j] remains unchanged
27
28
    DEST[MAXVL-1:VL] := 0
```

### 5.56.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VMAXPH xmm1, xmm2, xmm3/m128 | E2             | ID               | AVX512-FP16, AVX512VL |
| VMAXPH ymm1, ymm2, ymm3/m256 | E2             | ID               | AVX512-FP16, AVX512VL |
| VMAXPH zmm1, zmm2, zmm3/m512 | E2             | ID               | AVX512-FP16           |

#### 5.57 VMAXSH

| Encoding / Instruction                   | Op/En | 64/32-bit<br>mode | CPUID       |
|------------------------------------------|-------|-------------------|-------------|
| EVEX.LLIG.F3.MAP5.W0 5F /r               | Α     | V/V               | AVX512-FP16 |
| VMAXSH xmm1{k1}{z}, xmm2, xmm3/m16 {sae} |       | -, -              | ,,          |

#### 5.57.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

## 5.57.2 Description

Performs a compare of the low packed FP16 values in the first source operand and the second source operand and returns the maximum value for the pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, then SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of VMAXSH can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

## 5.57.3 Operation

```
def MAX(SRC1, SRC2):
1
      IF (SRC1 = 0.0) and (SRC2 = 0.0):
2
          DEST := SRC2
3
      ELSE IF (SRC1 = NaN):
          DEST := SRC2
5
      ELSE IF (SRC2 = NaN):
6
         DEST := SRC2
7
      ELSE IF (SRC1 > SRC2):
8
          DEST := SRC1
9
      ELSE:
10
          DEST := SRC2
11
12
13
    VMAXSH dest, src1, src2
14
    IF k1[0] OR *no writemask*:
15
        DEST.fp16[0] := MAX(SRC1.fp16[0], SRC2.fp16[0])
16
    ELSE IF *zeroing*:
17
       DEST.fp16[0] := 0
18
    // else dest.fp16[j] remains unchanged
19
20
   DEST[127:16] := SRC1[127:16]
21
   DEST[MAXVL-1:128] := 0
22
```

## 5.57.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VMAXSH xmm1, xmm2, xmm3/m16 | E3             | ID               | AVX512-FP16 |

#### **5.58 VMINPH**

| Encoding / Instruction                            | Op/En | 64/32-bit<br>mode | CPUID          |
|---------------------------------------------------|-------|-------------------|----------------|
| EVEX.128.NP.MAP5.W0 5D /r                         | Α     | V/V               | AVX512-FP16    |
| VMINPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst       |       | -, -              | AVX512VL       |
| EVEX.256.NP.MAP5.W0 5D /r                         | Α     | V/V               | AVX512-FP16    |
| VMINPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst       | , ,   | ','               | AVX512VL       |
| EVEX.512.NP.MAP5.W0 5D /r                         | Α     | V/V               | AVX512-FP16    |
| VMINPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {sae} | '     | , , ,             | 7,07,312 11 13 |

## 5.58.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 |              | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.58.2 Description

164

Performs a SIMD compare of the packed FP16 values in the first source operand and the second source operand and returns the minimum value for each pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, then SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of VMINPH can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

EVEX encoded versions: The first source operand (the second operand) is a ZMM/YMM/XMM register. The second source operand can be a ZMM/YMM/XMM register, a 512/256/128-bit memory location or a 512/256/128-bit vector broadcast from a 16-bit memory location. The destination operand is a ZMM/YMM/XMM register conditionally updated with writemask k1.

## 5.58.3 Operation

```
def MIN(SRC1, SRC2):
1
      IF (SRC1 = 0.0) and (SRC2 = 0.0):
2
          DEST := SRC2
3
      ELSE IF (SRC1 = NaN):
          DEST := SRC2
5
      ELSE IF (SRC2 = NaN):
         DEST := SRC2
7
      ELSE IF (SRC1 < SRC2):
8
          DEST := SRC1
9
      ELSE:
10
          DEST := SRC2
11
12
    VMINPH dest, src1, src2
13
    VL = 128, 256 \text{ or } 512
14
    KL := VL/16
15
16
    FOR j := 0 TO KL-1:
17
       IF k1[j] OR *no writemask*:
18
           IF EVEX.b = 1:
19
                tsrc2 := SRC2.fp16[0]
20
            ELSE:
21
                tsrc2 := SRC2.fp16[j]
22
            DEST.fp16[j] := MIN(SRC1.fp16[j], tsrc2)
23
       ELSE IF *zeroing*:
24
           DEST.fp16[j] := 0
25
       // else dest.fp16[j] remains unchanged
26
27
    DEST[MAXVL-1:VL] := 0
28
```

### 5.58.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VMINPH xmm1, xmm2, xmm3/m128 | E2             | ID               | AVX512-FP16, AVX512VL |
| VMINPH ymm1, ymm2, ymm3/m256 | E2             | ID               | AVX512-FP16, AVX512VL |
| VMINPH zmm1, zmm2, zmm3/m512 | E2             | ID               | AVX512-FP16           |

#### **5.59 VMINSH**

| Encoding / Instruction                   | Op/En | 64/32-bit<br>mode | CPUID       |
|------------------------------------------|-------|-------------------|-------------|
| EVEX.LLIG.F3.MAP5.W0 5D /r               | A     | V/V               | AVX512-FP16 |
| VMINSH xmm1{k1}{z}, xmm2, xmm3/m16 {sae} | ' '   | ','               | ,,          |

#### 5.59.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

## 5.59.2 Description

166

Performs a compare of the low packed FP16 values in the first source operand and the second source operand and returns the minimum value for the pair of values to the destination operand.

If the values being compared are both 0.0s (of either sign), the value in the second operand (source operand) is returned. If a value in the second operand is an SNaN, then SNaN is forwarded unchanged to the destination (that is, a QNaN version of the SNaN is not returned).

If only one value is a NaN (SNaN or QNaN) for this instruction, the second operand (source operand), either a NaN or a valid floating-point value, is written to the result. If instead of this behavior, it is required that the NaN source operand (from either the first or second operand) be returned, the action of VMINSH can be emulated using a sequence of instructions, such as, a comparison followed by AND, ANDN and OR.

EVEX encoded versions: The first source operand (the second operand) is a ZMM/YMM/XMM register. The second source operand can be a ZMM/YMM/XMM register, a 512/256/128-bit memory location or a 512/256/128-bit vector broadcast from a 16-bit memory location. The destination operand is a ZMM/YMM/XMM register conditionally updated with writemask k1.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

## 5.59.3 Operation

```
def MIN(SRC1, SRC2):
1
      IF (SRC1 = 0.0) and (SRC2 = 0.0):
2
          DEST := SRC2
3
      ELSE IF (SRC1 = NaN):
          DEST := SRC2
5
      ELSE IF (SRC2 = NaN):
6
         DEST := SRC2
7
      ELSE IF (SRC1 < SRC2):
8
          DEST := SRC1
9
      ELSE:
10
          DEST := SRC2
11
12
13
    VMINSH dest, src1, src2
14
    IF k1[0] OR *no writemask*:
15
        DEST.fp16[0] := MIN(SRC1.fp16[0], SRC2.fp16[0])
16
    ELSE IF *zeroing*:
17
       DEST.fp16[0] := 0
18
    // else dest.fp16[j] remains unchanged
19
20
   DEST[127:16] := SRC1[127:16]
21
   DEST[MAXVL-1:128] := 0
22
```

## 5.59.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VMINSH xmm1, xmm2, xmm3/m16 | E3             | ID               | AVX512-FP16 |

### 5.60 VMOVSH

| Encoding / Instruction         | Op/En    | 64/32-bit<br>mode | CPUID        |
|--------------------------------|----------|-------------------|--------------|
| EVEX.LLIG.F3.MAP5.W0 10 /r     | Α        | V/V               | AVX512-FP16  |
| VMOVSH xmm1{k1}{z}, m16        |          | V/V               | 747/3121113  |
| EVEX.LLIG.F3.MAP5.W0 11 /r     | В        | V/V               | AVX512-FP16  |
| VMOVSH m16{k1}, xmm1           |          | V / V             | AVA312-11 10 |
| EVEX.LLIG.F3.MAP5.W0 10 /r     | С        | V/V               | AVX512-FP16  |
| VMOVSH xmm1{k1}{z}, xmm2, xmm3 | Č        | V / V             | AVASTETITO   |
| EVEX.LLIG.F3.MAP5.W0 11 /r     | D        | V/V               | AVX512-FP16  |
| VMOVSH xmm1{k1}{z}, xmm2, xmm3 | <i>D</i> | V / V             | AVA312-11 10 |

### 5.60.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3    | Operand 4 |
|-------|--------|--------------|--------------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A          | N/A       |
| В     | SCALAR | MODRM.R/M(w) | MODRM.REG(r) | N/A          | N/A       |
| С     | N/A    | MODRM.REG(w) | VVVV(r)      | MODRM.R/M(r) | N/A       |
| D     | N/A    | MODRM.R/M(w) | VVVV(r)      | MODRM.REG(r) | N/A       |

#### 5.60.2 Description

Move a FP16 value to a register or memory.

The two register-only forms are aliases and differ only in where their operands are encoded. This is a side effect of the encodings selected.

### 5.60.3 Operation

```
VMOVSH dest, src // TWO OPERAND LOAD

IF k1[0] or no writemask:
    DEST.fp16[0] := SRC.fp16[0]

ELSE IF *zeroing*:
    DEST.fp16[0] := 0

// ELSE DEST.fp16[0] remains unchanged

DEST[MAXVL:16] := 0
```

```
VMOVSH dest, src // TWO OPERAND STORE

IF k1[0] or no writemask:
DEST.fp16[0] := SRC.fp16[0]
// ELSE DEST.fp16[0] remains unchanged
```

```
VMOVSH dest, src1, src2
                                // THREE OPERAND COPY
2
    IF k1[0] or no writemask:
3
       DEST.fp16[0] := SRC2.fp16[0]
4
    ELSE IF *zeroing*:
5
       DEST.fp16[0] := 0
6
    // ELSE DEST.fp16[0] remains unchanged
7
   DEST[127:16] := SRC1[127:16]
9
   DEST[MAXVL:128] := 0
10
```

## 5.60.4 Exceptions

| Instruction             | Exception Type | Arithmetic Flags | CPUID       |
|-------------------------|----------------|------------------|-------------|
| VMOVSH xmm1, m16        | E5             | N/A              | AVX512-FP16 |
| VMOVSH m16, xmm1        | E5             | N/A              | AVX512-FP16 |
| VMOVSH xmm1, xmm2, xmm3 | E5             | N/A              | AVX512-FP16 |

#### **5.61 VMOVW**

| Encoding / Instruction     | Op/En | 64/32-bit<br>mode | CPUID          |
|----------------------------|-------|-------------------|----------------|
| EVEX.128.66.MAP5.WIG 6E /r | А     | V/V               | AVX512-FP16    |
| VMOVW xmm1, reg/m16        |       |                   |                |
| EVEX.128.66.MAP5.WIG 7E /r | В     | V/V               | AVX512-FP16    |
| VMOVW reg/m16, xmm1        |       | .,.               | 7,47,672 77 76 |

## 5.61.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |
| В     | SCALAR | MODRM.R/M(w) | MODRM.REG(r) | N/A       | N/A       |

## 5.61.2 Description

This instruction either (a) copies a one FP16 element from an XMM register to a general purpose register or memory location or (b) copies one FP16 element from a general purpose register or memory location to an XMM register. When writing a general purpose register, the lower 16-bits of the register will contain the FP16 value. The upper bits of the general purpose register are written with zeros.

### 5.61.3 Operation

```
VMOVW dest, src  // TWO OPERAND LOAD

DEST.fp16[0] := SRC.fp16[0]
DEST[MAXVL:16] := 0
```

```
VMOVW dest, src // TWO OPERAND STORE

DEST.fp16[0] := SRC.fp16[0]

// upper bits of GPR DEST are zero'd
```

# 5.61.4 Exceptions

| Instruction         | Exception Type | Arithmetic Flags | CPUID       |
|---------------------|----------------|------------------|-------------|
| VMOVW xmm1, reg/m16 | E9NF           | N/A              | AVX512-FP16 |
| VMOVW reg/m16, xmm1 | E9NF           | N/A              | AVX512-FP16 |

#### **5.62 VMULPH**

| Encoding / Instruction                           | Op/En | 64/32-bit<br>mode | CPUID       |
|--------------------------------------------------|-------|-------------------|-------------|
| EVEX.128.NP.MAP5.W0 59 /r                        | Α     | V/V               | AVX512-FP16 |
| VMULPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |       | .,.               | AVX512VL    |
| EVEX.256.NP.MAP5.W0 59 /r                        | A     | V/V               | AVX512-FP16 |
| VMULPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      |       | •,•               | AVX512VL    |
| EVEX.512.NP.MAP5.W0 59 /r                        | A     | V/V               | AVX512-FP16 |
| VMULPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |       |                   | AVASTETITO  |

## 5.62.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

### 5.62.2 Description

Multiply packed FP16 values from source operands and stores the packed FP16 result in the destination operand. The destination elements are updated according to the writemask.

### 5.62.3 Operation

```
VMULPH (EVEX encoded versions) when src2 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
    IF (VL = 512) AND (EVEX.b = 1):
           SET_RM(EVEX.RC)
5
    ELSE
6
           SET_RM(MXCSR.RC)
7
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          DEST.fp16[j] := SRC1.fp16[j] * SRC2.fp16[j]
11
       ELSE IF *zeroing*:
12
          DEST.fp16[j] := 0
13
       // else dest.fp16[j] remains unchanged
14
15
    DEST[MAXVL-1:VL] := 0
```

```
VMULPH (EVEX encoded versions) when src2 operand is a memory source
    VL = 128, 256 \text{ or } 512
   KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
              DEST.fp16[j] := SRC1.fp16[j] * SRC2.fp16[0]
8
          ELSE:
9
              DEST.fp16[j] := SRC1.fp16[j] * SRC2.fp16[j]
10
       ELSE IF *zeroing*:
11
          DEST.fp16[j] := 0
12
       // else dest.fp16[j] remains unchanged
13
14
   DEST[MAXVL-1:VL] := 0
```

### 5.62.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VMULPH xmm1, xmm2, xmm3/m128 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VMULPH ymm1, ymm2, ymm3/m256 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VMULPH zmm1, zmm2, zmm3/m512 | E2             | IOUPD            | AVX512-FP16           |

#### **5.63 VMULSH**

| Encoding / Instruction                  | Op/En | 64/32-bit<br>mode | CPUID       |
|-----------------------------------------|-------|-------------------|-------------|
| EVEX.LLIG.F3.MAP5.W0 59 /r              | A     | V/V               | AVX512-FP16 |
| VMULSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |       | .,.               | , was 12    |

## 5.63.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

## 5.63.2 Description

Multiply the low FP16 value from the source operands and stores the FP16 result in the destination operand. Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.63.3 Operation

```
VMULSH (EVEX encoded versions)
    IF EVEX.b = 1 and SRC2 is a register:
2
           SET_RM(EVEX.RC)
3
    ELSE
4
           SET_RM(MXCSR.RC)
5
6
7
    IF k1[0] OR *no writemask*:
       DEST.fp16[0] := SRC1.fp16[0] * SRC2.fp16[0]
    ELSE IF *zeroing*:
9
       DEST.fp16[0] := 0
10
    // else dest.fp16[0] remains unchanged
11
   DEST[127:16] := SRC1[127:16]
13
   DEST[MAXVL-1:VL] := 0
```

175

# 5.63.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VMULSH xmm1, xmm2, xmm3/m16 | E3             | IOUPD            | AVX512-FP16 |

### 5.64 VRCPPH

| Encoding / Instruction                | Op/En      | 64/32-bit<br>mode | CPUID                   |
|---------------------------------------|------------|-------------------|-------------------------|
| EVEX.128.66.MAP6.W0 4C /r             | Α          | V/V               | AVX512-FP16             |
| VRCPPH xmm1{k1}{z}, xmm2/m128/m16bcst |            |                   | AVX512VL                |
| EVEX.256.66.MAP6.W0 4C /r             | Α          | V/V               | AVX512-FP16<br>AVX512VL |
| VRCPPH ymm1{k1}{z}, ymm2/m256/m16bcst | , <b>,</b> |                   |                         |
| EVEX.512.66.MAP6.W0 4C /r             | Α          | V/V               | AVX512-FP16             |
| VRCPPH zmm1{k1}{z}, zmm2/m512/m16bcst | ^          | V / V             | AVASTETTTO              |

## 5.64.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

### 5.64.2 Description

This instruction performs a SIMD computation of the approximate reciprocals of 8/16/32 packed FP16 values in the source operand (the second operand) and stores the packed FP16 results in the destination operand. The maximum relative error for this approximation is less than  $2^{-11} + 2^{-14}$ .

For special cases, see Figure 5.5.

| Input Value             | Result value | Comments            |
|-------------------------|--------------|---------------------|
| $0 \le X \le 2^{-16}$   | $\infty$     | Very small denormal |
| $-2^{-16} \le X \le -0$ | $-\infty$    | Very small denormal |
| $X = +\infty$           | +0           |                     |
| $X = -\infty$           | -0           |                     |
| $X = 2^{-n}$            | $2^n$        |                     |
| $X = -2^{-n}$           | $-2^n$       |                     |

Figure 5.5: vrcp[ph,sh] special cases

## 5.64.3 Operation

```
VRCPPH dest{k1}, src
1
    VL = 128, 256, or 512
2
3
   KL := VL / 16
5
    FOR i := 0 to KL-1:
6
        IF k1[i] or *no writemask*:
7
           IF SRC is memory and (EVEX.b = 1):
8
             tsrc := src.fp16[0]
9
           ELSE:
10
             tsrc := src.fp16[i]
11
           DEST.fp16[i] := APPROXIMATE(1.0 / tsrc)
12
        ELSE IF *zeroing*:
13
           DEST.fp16[i] := 0
14
        //else DEST.fp16[i] remains unchanged
16
    dest[MAXVL-1:vl] := 0
```

## 5.64.4 Exceptions

| Instruction            | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------|----------------|------------------|-----------------------|
| VRCPPH xmm1, xmm2/m128 | E4             | N/A              | AVX512-FP16, AVX512VL |
| VRCPPH ymm1, ymm2/m256 | E4             | N/A              | AVX512-FP16, AVX512VL |
| VRCPPH zmm1, zmm2/m512 | E4             | N/A              | AVX512-FP16           |

#### 5.65 VRCPSH

| Encoding / Instruction             | Op/En | 64/32-bit<br>mode | CPUID                                   |
|------------------------------------|-------|-------------------|-----------------------------------------|
| EVEX.LLIG.66.MAP6.W0 4D /r         | A     | V/V               | AVX512-FP16                             |
| VRCPSH xmm1{k1}{z}, xmm2, xmm3/m16 |       | .,.               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |

## 5.65.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.65.2 Description

This instruction performs a SIMD computation of the approximate reciprocal of the low FP16 value in the second source operand (the third operand) and stores the result in the low word element of the destination operand (the first operand) according to the writemask k1. Bits 127:16 of the XMM register destination are copied from corresponding bits in the first source operand (the second operand). The maximum relative error for this approximation is less than  $2^{-11} + 2^{-14}$ .

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

For special cases, see Figure 5.5.

#### 5.65.3 Operation

```
VRCPSH dest{k1}, src1, src2

IF k1[0] or *no writemask*:
    DEST.fp16[0] := APPROXIMATE(1.0 / src2.fp16[0])

ELSE IF *zeroing*:
    DEST.fp16[0] := 0

//else DEST.fp16[0] remains unchanged

dest[127:16] := src1[127:16]
dest[MAXVL-1:128] := 0
```

# 5.65.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VRCPSH xmm1, xmm2, xmm3/m16 | E10            | N/A              | AVX512-FP16 |

#### 5.66 VREDUCEPH

| Encoding / Instruction                               | Op/En                  | 64/32-bit<br>mode | CPUID                   |
|------------------------------------------------------|------------------------|-------------------|-------------------------|
| EVEX.128.NP.0F3A.W0 56 /r /ib                        | F3A.W0 56 /r /ib A V/V |                   | AVX512-FP16             |
| VREDUCEPH xmm1{k1}{z}, xmm2/m128/m16bcst, imm8       |                        | .,.               | AVX512VL                |
| EVEX.256.NP.0F3A.W0 56 /r /ib                        | Α                      | V/V               | AVX512-FP16<br>AVX512VL |
| VREDUCEPH ymm1{k1}{z}, ymm2/m256/m16bcst, imm8       | , ,                    |                   |                         |
| EVEX.512.NP.0F3A.W0 56 /r /ib                        | Α                      | V/V               | AVX512-FP16             |
| VREDUCEPH zmm1{k1}{z}, zmm2/m512/m16bcst {sae}, imm8 |                        |                   |                         |

## 5.66.1 Instruction Operand Encoding

| Op/En | Op/En   Tuple   Operand 1 |              | Operand 2    | Operand 3 | Operand 4 |
|-------|---------------------------|--------------|--------------|-----------|-----------|
| Α     | FULL                      | MODRM.REG(w) | MODRM.R/M(r) | IMM8(r)   | N/A       |

#### 5.66.2 Description

Perform reduction transformation of the packed binary encoded FP16 values in the source operand (the second operand) and store the reduced results in binary FP format to the destination operand (the first operand) under the writemask k1.

The reduction transformation subtracts the integer part and the leading M fractional bits from the binary FP source value, where M is a unsigned integer specified by imm8[7:4]. Specifically, the reduction transformation can be expressed as:

$$dest = src - (ROUND(2^{\dot{M}} * src)) * 2^{-M}$$

where ROUND() treats src,  $2^M$  and their product as binary FP numbers with normalized significand and biased exponents.

The magnitude of the reduced result can be expressed by considering  $src = 2^p * man2$ , where man2 is the normalized significand and p is the unbiased exponent.

```
Then if RC=RNE: 0 \le |ReducedResult| \le 2^{-M-1}
```

Then if RC  $\neq$  RNE:  $0 \le |ReducedResult| < 2^{-M}$ 

This instruction might end up with a precision exception set. However, in case of SPE set (i.e. Suppress Precision Exception, which is imm8[3]=1), no precision exception is reported.

This instruction may generate tiny non-zero result. If it does so, it does not report underflow exception, even if underflow exceptions are unmasked (UM flag in MXCSR register is 0).

For special cases see Figure 5.6.

|                                  | Round mode        | Returned value       |
|----------------------------------|-------------------|----------------------|
| $ Src1  < 2^{-M-1}$              | RNE               | Src1                 |
|                                  | RU, $Src1 > 0$    | $Round(Src1-2^{-M})$ |
| $ Src1  < 2^{-M}$                | RU, $Src1 \leq 0$ | Src1                 |
|                                  | RD, $Src1 \geq 0$ | Src1                 |
|                                  | RD, $Src1 < 0$    | $Round(Src1+2^{-M})$ |
| $Src1 = \pm 0$ or                | NOT RD            | +0.0                 |
| $Dest = \pm 0(Src1 \neq \infty)$ | RD                | -0.0                 |
| $Src1 = \pm \infty$              | any               | +0.0                 |
| $Src1 = \pm NAN$                 | any               | QNaN(Src1)           |

Figure 5.6: VREDUCEPH, VREDUCESH special cases. The Round(.) function uses rounding controls specified by (imm8[2]? MXCSR.RC: imm8[1:0]).

#### 5.66.3 Operation

```
def reduce_fp16(src, imm8):
1
       nan := (src.exp = 0x1F) and (src.fraction != 0)
2
3
          return QNAN(src)
       m := imm8[7:4]
5
       rc := imm8[1:0]
6
       rc_source := imm8[2]
       spe := imm[3] // suppress precision exception
8
       tmp := 2^{-m} * ROUND(2^m * src, spe, rc_source, rc)
9
       tmp := src - tmp // using same RC, SPE controls
10
       return tmp
11
```

```
VREDUCEPH dest{k1}, src, imm8
    VL = 128, 256, or 512
2
    KL := VL / 16
3
    FOR i := 0 to KL-1:
5
        IF k1[i] or *no writemask*:
6
           IF SRC is memory and (EVEX.b = 1):
7
             tsrc := src.fp16[0]
8
           ELSE:
9
             tsrc := src.fp16[i]
10
           DEST.fp16[i] := reduce_fp16(tsrc, imm8)
11
        ELSE IF *zeroing*:
12
           DEST.fp16[i] := 0
13
        //else DEST.fp16[i] remains unchanged
14
15
    dest[MAXVL-1:vl] := 0
16
```

# 5.66.4 Exceptions

| Instruction                     | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|---------------------------------|-----------------------|------------------|-----------------------|
| VREDUCEPH xmm1, xmm2/m128, imm8 | E2                    | IP               | AVX512-FP16, AVX512VL |
| VREDUCEPH ymm1, ymm2/m256, imm8 | E2                    | IP               | AVX512-FP16, AVX512VL |
| VREDUCEPH zmm1, zmm2/m512, imm8 | E2                    | IP               | AVX512-FP16           |

#### 5.67 VREDUCESH

| Encoding / Instruction                            | Op/En | 64/32-bit<br>mode | CPUID          |
|---------------------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.NP.0F3A.W0 57 /r /ib                    | Α     | V/V               | AVX512-FP16    |
| VREDUCESH xmm1{k1}{z}, xmm2, xmm3/m16 {sae}, imm8 |       | •,•               | 7,07,012 11 10 |

# 5.67.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | IMM8(r)   |

# 5.67.2 Description

Perform reduction transformation of the low binary encoded FP16 value in the source operand (the second operand) and store the reduced result in binary FP format to the low element of the destination operand (the first operand) under the writemask k1. For further details see the description of VREDUCEPH.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

This instruction might end up with a precision exception set. However, in case of SPE set (i.e. Suppress Precision Exception, which is imm8[3]=1), no precision exception is reported.

This instruction may generate tiny non-zero result. If it does so, it does not report underflow exception, even if underflow exceptions are unmasked (UM flag in MXCSR register is 0).

For special cases see Figure 5.6.

183

# 5.67.3 Operation

```
VREDUCESH dest{k1}, src, imm8

IF k1[0] or *no writemask*:
    dest.fp16[0] := reduce_fp16(src2.fp16[0], imm8)  // see VREDUCEPH

ELSE IF *zeroing*:
    dest.fp16[0] := 0

//else dest.fp16[0] remains unchanged

dest[127:16] := src1[127:16]
    dest[MAXVL-1:128] := 0
```

# 5.67.4 Exceptions

| Instruction                          | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------------|----------------|------------------|-------------|
| VREDUCESH xmm1, xmm2, xmm3/m16, imm8 | E3             | IP               | AVX512-FP16 |

#### 5.68 VRNDSCALEPH

| Encoding / Instruction                                    | Op/En | 64/32-bit<br>mode | CPUID        |
|-----------------------------------------------------------|-------|-------------------|--------------|
| EVEX.128.NP.0F3A.W0 08 /r /ib                             | Α     | V/V               | AVX512-FP16  |
| $VRNDSCALEPH\ xmm1\{k1\}\{z\},\ xmm2/m128/m16bcst,\ imm8$ |       | .,.               | AVX512VL     |
| EVEX.256.NP.0F3A.W0 08 /r /ib                             | Α     | V/V               | AVX512-FP16  |
| VRNDSCALEPH ymm1{k1}{z}, ymm2/m256/m16bcst, imm8          | , ,   | V / V             | AVX512VL     |
| EVEX.512.NP.0F3A.W0 08 /r /ib                             | Α     | V/V               | AVX512-FP16  |
| VRNDSCALEPH zmm1{k1}{z}, zmm2/m512/m16bcst {sae}, imm8    |       | V / V             | AVA312 11 10 |

#### 5.68.1 Instruction Operand Encoding

|   | Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|---|-------|-------|--------------|--------------|-----------|-----------|
| ĺ | Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | IMM8(r)   | N/A       |

#### 5.68.2 Description

Round the FP16 values in the source operand by the rounding mode specified in the immediate operand (see Figure 5.7) and places the result in the destination operand. The destination operand is conditionally updated according to the writemask.

The rounding process rounds the input to an integral value, plus number bits of fraction that are specified by imm8[7:4] (to be included in the result) and returns the result as a FP16 value.

It should be noticed that no overflow is induced while executing this instruction (although the source is scaled by the imm8[7:4] value).

The immediate operand also specifies control fields for the rounding operation, three bit fields are defined and shown in the "Immediate Control Description" figure below. Bit 3 of the immediate byte controls the processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Immediate control table below lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN.

The sign of the result of this instruction is preserved, including the sign of zero. Special cases are described in Figure 5.8.

The formula of the operation on each data element for VRNDSCALEPH is ROUND(x) =  $2^{-M}$ \*Round\_to\_INT( $x*2^{M}$ , round\_ctrl),

round\_ctrl = imm[3:0]; M=imm[7:4];

The operation of  $x * 2^M$  is computed as if the exponent range is unlimited (i.e. no overflow ever occurs).

If this instruction encoding's SPE bit (bit 3) in the immediate operand is 1, VRNDSCALEPH can set MXCSR.UE without MXCSR.PE.

EVEX.vvvv is reserved and must be 1111b, otherwise instructions will #UD.

| Number of fixed points to preserve  |
|-------------------------------------|
| Suppress Precision Exception (SPE). |
| 0 implies use MXCSR exception mask. |
| 1 implies suppress.                 |
| Round Select (RS).                  |
| 0 implies use imm8[1:0].            |
| 1 implies use MXCSR                 |
| Round Control Override.             |
| 0b00=Nearest Even                   |
| 0b01=Round Down                     |
| 0b10=Round Up                       |
| 0b11=Truncate                       |
|                                     |

Figure 5.7: Imm8 controls for VRNDSCALE\*

| Input             | Returned Value |
|-------------------|----------------|
| SRC1= $\pm\infty$ | Src1           |
| SRC1=± NaN        | QNaN(Src1)     |
| SRC1=± 0          | Src1           |

Figure 5.8: VRNDSCALE\* Special cases

#### 5.68.3 Operation

```
def round_fp16_to_integer(src, imm8):
       if imm8[2] = 1:
2
           rounding_direction := MXCSR.RC
3
       else:
           rounding_direction := imm8[1:0]
5
       m := imm8[7:4] // scaling factor
       tsrc1 := 2^m * src
8
q
       if rounding direction = 0b00:
10
          tmp := round_to_nearest_even_integer(trc1)
11
       else if rounding_direction = 0b01:
12
          tmp := round_to_equal_or_smaller_integer(trc1)
13
       else if rounding_direction = 0b10:
14
          tmp := round_to_equal_or_larger_integer(trc1)
       else if rounding_direction = 0b11:
16
          tmp := round_to_smallest_magnitude_integer(trc1)
18
       dst := 2^{-m} * tmp
19
20
       if imm8[3] == 0: // check SPE
21
           if src != dst:
22
               MXCSR.PE := 1
       return dst
24
```

```
VRNDSCALEPH dest{k1}, src, imm8
    VL = 128, 256, or 512
2
    KL := VL / 16
3
    FOR i := 0 to KL-1:
5
        IF k1[i] or *no writemask*:
6
7
           IF SRC is memory and (EVEX.b = 1):
             tsrc := src.fp16[0]
8
           ELSE:
9
             tsrc := src.fp16[i]
10
           DEST.fp16[i] := round_fp16_to_integer(tsrc, imm8)
11
12
        ELSE IF *zeroing*:
           DEST.fp16[i] := 0
13
        //else DEST.fp16[i] remains unchanged
14
15
    dest[MAXVL-1:vl] := 0
16
```

187

# 5.68.4 Exceptions

188

| Instruction                       | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|-----------------------------------|-----------------------|------------------|-----------------------|
| VRNDSCALEPH xmm1, xmm2/m128, imm8 | E2                    | IPU              | AVX512-FP16, AVX512VL |
| VRNDSCALEPH ymm1, ymm2/m256, imm8 | E2                    | IPU              | AVX512-FP16, AVX512VL |
| VRNDSCALEPH zmm1, zmm2/m512, imm8 | E2                    | IPU              | AVX512-FP16           |

#### 5.69 VRNDSCALESH

| Encoding / Instruction                              | Op/En | 64/32-bit<br>mode | CPUID           |
|-----------------------------------------------------|-------|-------------------|-----------------|
| EVEX.LLIG.NP.0F3A.W0 0A /r /ib                      | A     | V/V               | AVX512-FP16     |
| VRNDSCALESH xmm1{k1}{z}, xmm2, xmm3/m16 {sae}, imm8 |       | ', '              | 7.07.6.12.11.16 |

#### 5.69.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | IMM8(r)   |

#### 5.69.2 Description

Round the low FP16 value in the second source operand by the rounding mode specified in the immediate operand (see Figure 5.7) and places the result in the destination operand.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

The rounding process rounds the input to an integral value, plus number bits of fraction that are specified by imm8[7:4] (to be included in the result) and returns the result as a FP16 value.

It should be noticed that no overflow is induced while executing this instruction (although the source is scaled by the imm8[7:4] value).

The immediate operand also specifies control fields for the rounding operation, three bit fields are defined and shown in the "Immediate Control Description" figure below. Bit 3 of the immediate byte controls the processor behavior for a precision exception, bit 2 selects the source of rounding mode control. Bits 1:0 specify a non-sticky rounding-mode value (Immediate control table in Figure 5.7 lists the encoded values for rounding-mode field).

The Precision Floating-Point Exception is signaled according to the immediate operand. If any source operand is an SNaN then it will be converted to a QNaN.

The sign of the result of this instruction is preserved, including the sign of zero. Special cases are described in Figure 5.8.

If this instruction encoding's SPE bit (bit 3) in the immediate operand is 1, VRNDSCALESH can set MXCSR.UE without MXCSR.PE.

The formula of the operation on each data element for VRNDSCALESH is

```
ROUND(x) = 2^{-M}*Round_to_INT(x*2^M, round_ctrl), round_ctrl = imm[3:0]; M=imm[7:4]; The operation of x*2^M is computed as if the exponent range is unlimited (i.e. no overflow ever occurs).
```

# 5.69.3 Operation

```
VRNDSCALESH dest{k1}, src1, src2, imm8

IF k1[0] or *no writemask*:
    DEST.fp16[0] := round_fp16_to_integer(src2.fp16[0], imm8) // see VRNDSCALEPH

ELSE IF *zeroing*:
    DEST.fp16[0] := 0

//else DEST.fp16[0] remains unchanged

dest[127:16] = src1[127:16]
dest[MAXVL-1:128] := 0
```

## 5.69.4 Exceptions

| Instruction                            | Exception Type | Arithmetic Flags | CPUID       |
|----------------------------------------|----------------|------------------|-------------|
| VRNDSCALESH xmm1, xmm2, xmm3/m16, imm8 | E3             | IPU              | AVX512-FP16 |

# 5.70 VRSQRTPH

| Encoding / Instruction                  | Op/En | 64/32-bit<br>mode                     | CPUID          |
|-----------------------------------------|-------|---------------------------------------|----------------|
| EVEX.128.66.MAP6.W0 4E /r               | A     | V/V                                   | AVX512-FP16    |
| VRSQRTPH xmm1{k1}{z}, xmm2/m128/m16bcst | , ,   | .,.                                   | AVX512VL       |
| EVEX.256.66.MAP6.W0 4E /r               | A     | V/V                                   | AVX512-FP16    |
| VRSQRTPH ymm1{k1}{z}, ymm2/m256/m16bcst | , ,   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | AVX512VL       |
| EVEX.512.66.MAP6.W0 4E /r               | Α     | V/V                                   | AVX512-FP16    |
| VRSQRTPH zmm1{k1}{z}, zmm2/m512/m16bcst | , ,   | ", "                                  | 7,47,612 11 10 |

## 5.70.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

## 5.70.2 Description

This instruction performs a SIMD computation of the approximate reciprocals square-root of 8/16/32 packed FP16 floating-point values in the source operand (the second operand) and stores the packed FP16 floating-point results in the destination operand.

The maximum relative error for this approximation is less than  $2^{-14}$ .

For special cases, see Figure 5.9.

191

The destination elements are updated according to the writemask.

| Input Value   | Result value    | Comments                 |
|---------------|-----------------|--------------------------|
| Any denormal  | Normal          | Cannot generate overflow |
| $X = 2^{-2n}$ | $2^n$           |                          |
| X < 0         | QNaN_Indefinite | Including $-\infty$      |
| X = -0        | $-\infty$       |                          |
| X = +0        | $+\infty$       |                          |
| $X = +\infty$ | +0              |                          |

Figure 5.9: vrsqrt[ph,sh] special cases

## 5.70.3 Operation

```
\label{eq:VRSQRTPH} \ \text{dest\{k1\}, src}
1
    VL = 128, 256, or 512
2
3
    KL := VL / 16
5
    FOR i := 0 to KL-1:
6
        IF k1[i] or *no writemask*:
7
            IF SRC is memory and (EVEX.b = 1):
8
              tsrc := src.fp16[0]
9
           ELSE:
10
              tsrc := src.fp16[i]
11
            DEST.fp16[i] := APPROXIMATE(1.0 / SQRT(tsrc) )
12
        ELSE IF *zeroing*:
13
            DEST.fp16[i] := 0
14
        //else DEST.fp16[i] remains unchanged
16
    dest[MAXVL-1:vl] := 0
```

#### 5.70.4 Exceptions

| Instruction              | Exception Type | Arithmetic Flags | CPUID                 |
|--------------------------|----------------|------------------|-----------------------|
| VRSQRTPH xmm1, xmm2/m128 | E4             | N/A              | AVX512-FP16, AVX512VL |
| VRSQRTPH ymm1, ymm2/m256 | E4             | N/A              | AVX512-FP16, AVX512VL |
| VRSQRTPH zmm1, zmm2/m512 | E4             | N/A              | AVX512-FP16           |

## 5.71 VRSQRTSH

| Encoding / Instruction               | Op/En | 64/32-bit<br>mode | CPUID          |
|--------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.66.MAP6.W0 4F /r           | Δ     | V/V               | AVX512-FP16    |
| VRSQRTSH xmm1{k1}{z}, xmm2, xmm3/m16 | ^     | ', '              | 7,47,612 11 10 |

# 5.71.1 Instruction Operand Encoding

|   | Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|---|-------|--------|--------------|-----------|--------------|-----------|
| ſ | Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.71.2 Description

This instruction performs the computation of the approximate reciprocal square-root of the low FP16 value in the second source operand (the third operand) and stores the result in the low word element of the destination operand (the first operand) according to the writemask k1.

The maximum relative error for this approximation is less than  $2^{-14}$ .

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed.

For special cases, see Figure 5.9.

#### 5.71.3 Operation

```
VRCPSH dest{k1}, src1, src2

IF k1[0] or *no writemask*:
    DEST.fp16[0] := APPROXIMATE(1.0 / SQRT(src2.fp16[0]))

ELSE IF *zeroing*:
    DEST.fp16[0] := 0

//else DEST.fp16[0] remains unchanged

dest[127:16] := src1[127:16]
dest[MAXVL-1:128] := 0
```

# 5.71.4 Exceptions

| Instruction                   | <b>Exception Type</b> | Arithmetic Flags | CPUID       |
|-------------------------------|-----------------------|------------------|-------------|
| VRSQRTSH xmm1, xmm2, xmm3/m16 | E10                   | N/A              | AVX512-FP16 |

## 5.72 VSCALEFPH

| Encoding / Instruction                              | Op/En      | 64/32-bit<br>mode | CPUID       |
|-----------------------------------------------------|------------|-------------------|-------------|
| EVEX.128.66.MAP6.W0 2C /r                           | Α          | V/V               | AVX512-FP16 |
| VSCALEFPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |            | .,.               | AVX512VL    |
| EVEX.256.66.MAP6.W0 2C /r                           | Α          | V/V               | AVX512-FP16 |
| VSCALEFPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      | , <b>,</b> | V / V             | AVX512VL    |
| EVEX.512.66.MAP6.W0 2C /r                           | Α          | V/V               | AVX512-FP16 |
| VSCALEFPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |            | V / V             | AVASTETTTO  |

## 5.72.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.72.2 Description

Performs a floating-point scale of the packed FP16 values in the first source operand by multiplying it by 2 power of the FP16 values in second source operand. The destination elements are updated according to the writemask.

```
The equation of this operation is given by: zmm1 := zmm2 * 2^{floor(zmm3)}.
```

Floor(zmm3) means maximum integer value  $\leq$  zmm3.

If the result cannot be represented in FP16, then the proper overflow response (for positive scaling operand), or the proper underflow response (for negative scaling operand) is issued. The overflow and underflow responses are dependent on the rounding mode (for IEEE-compliant rounding), as well as on other settings in MXCSR (exception mask bits), and on the SAE bit.

Handling of special-case input values are listed in Figure 5.10 and Figure 5.11.

#### 5.72.3 Operation

```
def scale_fp16(src1,src2):
    tmp1 := src1
    tmp2 := src2
    return tmp1 * POW(2, FLOOR(tmp2))
```

| Src1         |            | Set IE                  |                     |                |                              |
|--------------|------------|-------------------------|---------------------|----------------|------------------------------|
|              | $\pm NaN$  | $+\infty$               | $-\infty$           | 0/Norm/Denorm  |                              |
| $\pm QNaN$   | QNaN(Src1) | $+\infty$               | +0                  | QNaN(src1)     | If either source is SNaN     |
| $\pm SNaN$   | QNaN(Src1) | QNaN(src1)              | QNaN(src1)          | QNaN(src1)     | YES                          |
| $\pm \infty$ | QNaN(Src2) | Src1                    | QNaN_Indefinite     | Src1           | If src2 is SNaN or $-\infty$ |
| ±0           | QNaN(Src2) | QNaN_Indefinite         | Src1                | Src1           | If src2 is SNaN or $+\infty$ |
| Denorm/Norm  | QNaN(Src2) | $\pm\infty$ (src1 sign) | $\pm 0$ (src1 sign) | Compute Result | If src2 is SNaN              |

Figure 5.10: VSCALEF\* special cases

| Special Case          | Returned value                                            | Faults    |
|-----------------------|-----------------------------------------------------------|-----------|
| $ result  < 2^{-24}$  | $\pm 0$ or $\pm$ Min-Denormal (src1 sign)                 | Underflow |
| $ result  \ge 2^{16}$ | $\pm\infty$ (src1 sign) or $\pm$ Max-Denormal (src1 sign) | Overflow  |

Figure 5.11: Additional VSCALEF\* special cases

```
VSCALEFPH dest{k1}, src1, src2
    VL = 128, 256, or 512
2
    KL := VL / 16
3
    IF (VL = 512) AND (EVEX.b = 1) and no memory operand:
5
           SET_RM(EVEX.RC)
6
    ELSE
7
           SET_RM(MXCSR.RC)
8
9
    FOR i := 0 to KL-1:
10
        IF k1[i] or *no writemask*:
11
           IF SRC2 is memory and (EVEX.b = 1):
12
             tsrc := src2.fp16[0]
13
           ELSE:
             tsrc := src2.fp16[i]
15
           dest.fp16[i] := scale_fp16(src1.fp16[i],tsrc)
16
        ELSE IF *zeroing*:
17
           dest.fp16[i] := 0
18
        //else dest.fp16[i] remains unchanged
19
20
    dest[MAXVL-1:vl] := 0
21
```

#### 5.72.4 Exceptions

| Instruction                     | <b>Exception Type</b> | Arithmetic Flags | CPUID                 |
|---------------------------------|-----------------------|------------------|-----------------------|
| VSCALEFPH xmm1, xmm2, xmm3/m128 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VSCALEFPH ymm1, ymm2, ymm3/m256 | E2                    | IOUPD            | AVX512-FP16, AVX512VL |
| VSCALEFPH zmm1, zmm2, zmm3/m512 | E2                    | IOUPD            | AVX512-FP16           |

Denormal-operand exception (#D) is checked and signaled for src1 operand, but not for src2 operand. The denormal-operand exception is checked for src1 operand only if the src2 operand is not NaN. If the src2 operand is NaN, the processor generates NaN and does not signal denormal-operand exception, even if src1 operand is denormal.

#### 5.73 VSCALEFSH

| Encoding / Instruction                     | Op/En | 64/32-bit<br>mode | CPUID          |
|--------------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.66.MAP6.W0 2D /r                 | Δ     | V/V               | AVX512-FP16    |
| VSCALEFSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} | , ,   | ', '              | 7,07,012 11 10 |

# 5.73.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.73.2 Description

Performs a floating-point scale of the low FP16 element in the first source operand by multiplying it by 2 power of the low FP16 element in second source operand, storing the result in the low element of the destination operand.

Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

The equation of this operation is given by:

xmm1 :=  $xmm2 * 2^{floor(xmm3)}$ .

Floor(xmm3) means maximum integer value  $\leq$  xmm3.

If the result cannot be represented in FP16, then the proper overflow response (for positive scaling operand), or the proper underflow response (for negative scaling operand) is issued. The overflow and underflow responses are dependent on the rounding mode (for IEEE-compliant rounding), as well as on other settings in MXCSR (exception mask bits, FTZ bit), and on the SAE bit.

Handling of special-case input values are listed in Figure 5.10 and Figure 5.11.

#### 5.73.3 Operation

```
VSCALEFSS dest{k1}, src1, src2
    IF (EVEX.b = 1) and no memory operand:
3
           SET_RM(EVEX.RC)
    ELSE
5
           SET_RM(MXCSR.RC)
7
    IF k1[0] or *no writemask*:
8
       dest.fp16[0] := scale_fp16(src1.fp16[0], src2.fp16[0]) // see VSCALEFPH
9
    ELSE IF *zeroing*:
10
       dest.fp16[0] := 0
11
    //else DEST.fp16[0] remains unchanged
12
13
    dest[127:16] := src1[127:16]
14
   dest[MAXVL-1:128] := 0
```

#### 5.73.4 Exceptions

| Instruction                    | Exception Type | Arithmetic Flags | CPUID       |
|--------------------------------|----------------|------------------|-------------|
| VSCALEFSH xmm1, xmm2, xmm3/m16 | E3             | IOUPD            | AVX512-FP16 |

Denormal-operand exception (#D) is checked and signaled for src1 operand, but not for src2 operand. The denormal-operand exception is checked for src1 operand only if the src2 operand is not NaN. If the src2 operand is NaN, the processor generates NaN and does not signal denormal-operand exception, even if src1 operand is denormal.

# 5.74 VSQRTPH

| Encoding / Instruction                      |   | 64/32-bit<br>mode | CPUID       |
|---------------------------------------------|---|-------------------|-------------|
| EVEX.128.NP.MAP5.W0 51 /r                   | Α | V/V               | AVX512-FP16 |
| VSQRTPH xmm1{k1}{z}, xmm2/m128/m16bcst      |   | .,.               | AVX512VL    |
| EVEX.256.NP.MAP5.W0 51 /r                   | Α | V/V               | AVX512-FP16 |
| VSQRTPH ymm1{k1}{z}, ymm2/m256/m16bcst      |   | , , ,             | AVX512VL    |
| EVEX.512.NP.MAP5.W0 51 /r                   | Α | V/V               | AVX512-FP16 |
| VSQRTPH zmm1{k1}{z}, zmm2/m512/m16bcst {er} | ^ | V / V             | AVASTETITO  |

# 5.74.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|-------|--------------|--------------|-----------|-----------|
| Α     | FULL  | MODRM.REG(w) | MODRM.R/M(r) | N/A       | N/A       |

# 5.74.2 Description

Performs a packed FP16 square-root computation on the values from source operand and stores the packed FP16 result in the destination operand. The destination elements are updated according to the writemask.

## 5.74.3 Operation

```
VSQRTPH dest{k1}, src
1
    VL = 128, 256, or 512
2
3
   KL := VL / 16
5
    FOR i := 0 to KL-1:
6
        IF k1[i] or *no writemask*:
7
           IF SRC is memory and (EVEX.b = 1):
8
             tsrc := src.fp16[0]
9
           ELSE:
10
             tsrc := src.fp16[i]
11
           DEST.fp16[i] := SQRT(tsrc)
12
        ELSE IF *zeroing*:
13
           DEST.fp16[i] := 0
14
        //else DEST.fp16[i] remains unchanged
16
    dest[MAXVL-1:vl] := 0
```

# 5.74.4 Exceptions

| Instruction             | Exception Type | Arithmetic Flags | CPUID                 |
|-------------------------|----------------|------------------|-----------------------|
| VSQRTPH xmm1, xmm2/m128 | E2             | IPD              | AVX512-FP16, AVX512VL |
| VSQRTPH ymm1, ymm2/m256 | E2             | IPD              | AVX512-FP16, AVX512VL |
| VSQRTPH zmm1, zmm2/m512 | E2             | IPD              | AVX512-FP16           |

# 5.75 VSQRTSH

| Encoding / Instruction                   | Op/En | 64/32-bit<br>mode | CPUID          |
|------------------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.F3.MAP5.W0 51 /r               | A     | V/V               | AVX512-FP16    |
| VSQRTSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} |       | ', '              | 7,07,012 11 10 |

# 5.75.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.75.2 Description

Performs a scalar FP16 square-root computation on the source operand and stores the FP16 result in the destination operand. Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.75.3 Operation

```
VSQRTSH dest{k1}, src1, src2

IF k1[0] or *no writemask*:
    DEST.fp16[0] := SQRT(src2.fp16[0])

ELSE IF *zeroing*:
    DEST.fp16[0] := 0

//else DEST.fp16[0] remains unchanged

dest[127:16] := src1[127:16]
dest[MAXVL-1:128] := 0
```

#### 5.75.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID       |
|------------------------------|----------------|------------------|-------------|
| VSQRTSH xmm1, xmm2, xmm3/m16 | E3             | IPD              | AVX512-FP16 |

#### 5.76 VSUBPH

| Encoding / Instruction                           |     | 64/32-bit<br>mode | CPUID        |
|--------------------------------------------------|-----|-------------------|--------------|
| EVEX.128.NP.MAP5.W0 5C /r                        | Α   | V/V               | AVX512-FP16  |
| VSUBPH xmm1{k1}{z}, xmm2, xmm3/m128/m16bcst      |     | -, -              | AVX512VL     |
| EVEX.256.NP.MAP5.W0 5C /r                        | Α   | V/V               | AVX512-FP16  |
| VSUBPH ymm1{k1}{z}, ymm2, ymm3/m256/m16bcst      | , , | *, *              | AVX512VL     |
| EVEX.512.NP.MAP5.W0 5C /r                        | Α   | V/V               | AVX512-FP16  |
| VSUBPH zmm1{k1}{z}, zmm2, zmm3/m512/m16bcst {er} |     | •/•               | AVA312-11 10 |

# 5.76.1 Instruction Operand Encoding

| Op/En | Tuple | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|-------|--------------|-----------|--------------|-----------|
| Α     | FULL  | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

#### 5.76.2 Description

Subtract packed FP16 values from second source operand from the corresponding elements in the first source operand, storing the packed FP16 result in the destination operand. The destination elements are updated according to the writemask.

#### 5.76.3 Operation

```
VSUBPH (EVEX encoded versions) when src2 operand is a register
    VL = 128, 256 \text{ or } 512
    KL := VL/16
3
    IF (VL = 512) AND (EVEX.b = 1):
           SET RM(EVEX.RC)
5
    ELSE
           SET_RM(MXCSR.RC)
7
8
    FOR j := 0 TO KL-1:
9
       IF k1[j] OR *no writemask*:
10
          DEST.fp16[j] := SRC1.fp16[j] - SRC2.fp16[j]
11
       ELSE IF *zeroing*:
12
          DEST.fp16[j] := 0
13
       // else dest.fp16[j] remains unchanged
14
    DEST[MAXVL-1:VL] := 0
16
```

```
VSUBPH (EVEX encoded versions) when src2 operand is a memory source
    VL = 128, 256 \text{ or } 512
2
    KL := VL/16
3
    FOR j := 0 TO KL-1:
5
       IF k1[j] OR *no writemask*:
6
          IF EVEX.b = 1:
7
               DEST.fp16[j] := SRC1.fp16[j] - SRC2.fp16[0]
8
          ELSE:
9
               DEST.fp16[j] := SRC1.fp16[j] - SRC2.fp16[j]
10
       ELSE IF *zeroing*:
11
          DEST.fp16[j] := 0
12
       // else dest.fp16[j] remains unchanged
13
14
15
    DEST[MAXVL-1:VL] := 0
```

#### 5.76.4 Exceptions

| Instruction                  | Exception Type | Arithmetic Flags | CPUID                 |
|------------------------------|----------------|------------------|-----------------------|
| VSUBPH xmm1, xmm2, xmm3/m128 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VSUBPH ymm1, ymm2, ymm3/m256 | E2             | IOUPD            | AVX512-FP16, AVX512VL |
| VSUBPH zmm1, zmm2, zmm3/m512 | E2             | IOUPD            | AVX512-FP16           |

#### 5.77 VSUBSH

| Encoding / Instruction                  | Op/En | 64/32-bit<br>mode | CPUID       |
|-----------------------------------------|-------|-------------------|-------------|
| EVEX.LLIG.F3.MAP5.W0 5C /r              | Α     | V/V               | AVX512-FP16 |
| VSUBSH xmm1{k1}{z}, xmm2, xmm3/m16 {er} | , ,   | ', '              |             |

#### 5.77.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2 | Operand 3    | Operand 4 |
|-------|--------|--------------|-----------|--------------|-----------|
| Α     | SCALAR | MODRM.REG(w) | VVVV(r)   | MODRM.R/M(r) | N/A       |

# 5.77.2 Description

Subtract the low FP16 value from the second source operand from the corresponding value in the first source operand, storing the FP16 result in the destination operand. Bits 127:16 of the destination operand are copied from the corresponding bits of the first source operand. Bits MAXVL-1:128 of the destination operand are zeroed. The low FP16 element of the destination is updated according to the writemask.

#### 5.77.3 Operation

```
VSUBSH (EVEX encoded versions)
    IF EVEX.b = 1 and SRC2 is a register:
2
           SET_RM(EVEX.RC)
3
    ELSE
           SET_RM(MXCSR.RC)
5
6
7
    IF k1[0] OR *no writemask*:
       DEST.fp16[0] := SRC1.fp16[0] - SRC2.fp16[0]
    ELSE IF *zeroing*:
9
       DEST.fp16[0] := 0
10
    // else dest.fp16[0] remains unchanged
11
   DEST[127:16] := SRC1[127:16]
13
    DEST[MAXVL-1:128] := 0
```

206

# 5.77.4 Exceptions

| Instruction                 | Exception Type | Arithmetic Flags | CPUID       |
|-----------------------------|----------------|------------------|-------------|
| VSUBSH xmm1, xmm2, xmm3/m16 | E3             | IOUPD            | AVX512-FP16 |

#### 5.78 VUCOMISH

| Encoding / Instruction        | Op/En | 64/32-bit<br>mode | CPUID          |
|-------------------------------|-------|-------------------|----------------|
| EVEX.LLIG.NP.MAP5.W0 2E /r    | A     | V/V AVX512-FP16   | AVX512-FP16    |
| VUCOMISH xmm1, xmm2/m16 {sae} | , ,   |                   | 7,47,312 11 10 |

## 5.78.1 Instruction Operand Encoding

| Op/En | Tuple  | Operand 1    | Operand 2    | Operand 3 | Operand 4 |
|-------|--------|--------------|--------------|-----------|-----------|
| Α     | SCALAR | MODRM.REG(r) | MODRM.R/M(r) | N/A       | N/A       |

### 5.78.2 Description

Compares the FP16 values in the low word of operand 1 (first operand) and operand 2 (second operand), and sets the ZF, PF, and CF flags in the EFLAGS register according to the result (unordered, greater than, less than, or equal). The OF, SF and AF flags in the EFLAGS register are set to 0. The unordered result is returned if either source operand is a NaN (QNaN or SNaN).

Operand 1 is an XMM register; operand 2 can be an XMM register or a 16-bit memory location.

The VUCOMISH instruction differs from the VCOMISH instruction in that it signals a SIMD floating-point invalid operation exception (#I) only if a source operand is an SNaN. The COMISS instruction signals an invalid numeric exception when a source operand is either a QNaN or SNaN.

The EFLAGS register is not updated if an unmasked SIMD floating-point exception is generated.

EVEX.vvvv are reserved and must be 1111b, otherwise instructions will #UD.

## 5.78.3 Operation

```
VUCOMISH
   RESULT := UnorderedCompare(SRC1.fp16[0],SRC2.fp16[0])
3
   if RESULT is UNORDERED:
        ZF, PF, CF := 1, 1, 1
5
   else if RESULT is GREATER_THAN:
       ZF, PF, CF := 0, 0, 0
7
    else if RESULT is LESS_THAN:
8
       ZF, PF, CF := 0, 0, 1
9
    else: // RESULT is EQUALS
10
       ZF, PF, CF := 1, 0, 0
11
12
   OF, AF, SF := 0, 0, 0
13
```

# 5.78.4 Exceptions

| Instruction             | Exception Type | Arithmetic Flags | CPUID       |
|-------------------------|----------------|------------------|-------------|
| VUCOMISH xmm1, xmm2/m16 | E3NF           | ID               | AVX512-FP16 |