#### **DIGITAL CIRCUIT DESIGN AND IMPLEMENTATION**

#### **CALCULATOR OPERATIONS:**

- Addition
- Subtraction
- Multiplication
- Division

#### **DETAILS OF MODULES AND SUBMODULES**

- Calculator
  - o num\_latch
    - D latch
  - o multiplier
    - One Bit Full Adder
  - o Full Adder Substractor
    - One\_Bit\_Full\_Adder
  - Eight\_Bit\_Full\_Adder
    - One\_Bit\_Full\_Adder
  - Eight\_bit\_divider
    - Divide\_module
      - > One Bit Full Substractor
      - > Two one mux
  - o four one mux
  - o overflowDetector
  - debounce
    - d ff
- Debounce
  - $\circ$  d\_ff
- Display\_num
  - o BCD\_7Segment
  - o binary to BCD
    - add3
- frequencyDivider
- FSM
  - $\circ \quad d\_ff$

#### **BLOCK DIAGRAM OF OVER ALL CALCULATOR SYSTEM**



# ✓ MODULE: DISPLAY NUM

SUBMODULE: BCD\_7SEGMENT

| D | С | В | Α | а | b | С | d | е | f | g |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |

### TABLE 01: TRUTH TABLE FOR 7 SEGMENT

| а | (A~B~C~D)+(~AC~D)         |
|---|---------------------------|
| b | (CD)+(B~CD)+(A~BC)+(~ABC) |
| С | (CD)+(AD)+(~AB~C)         |
| d | (A~B~C)+(ABC~D)+(~A~BC~D) |
| е | (A~D)+(~BC~D)+(A~B~CD)    |
| f | (A~D~C)+(BA~D)+(B~D~C)    |
| g | (~B~C~D)+(ABC~D)          |

TABLE 02: BOOLEAN LOGIC EQUATIONS USING K'MAP



# SUBMODULE: BINARY\_TO\_BCD



### SUBMODULE: ADD3



| D | С | В | Α | OUT3 | OUT2 | OUT1 | OUT0 |
|---|---|---|---|------|------|------|------|
| 0 | 0 | 0 | 0 | 0    | 0    | 0    | 0    |
| 0 | 0 | 0 | 1 | 0    | 0    | 0    | 1    |
| 0 | 0 | 1 | 0 | 0    | 0    | 1    | 0    |
| 0 | 0 | 1 | 1 | 0    | 0    | 1    | 1    |
| 0 | 1 | 0 | 0 | 0    | 1    | 0    | 0    |
| 0 | 1 | 0 | 1 | 1    | 0    | 0    | 0    |
| 0 | 1 | 1 | 0 | 1    | 0    | 0    | 1    |
| 0 | 1 | 1 | 1 | 1    | 0    | 1    | 0    |
| 1 | 0 | 0 | 0 | 1    | 0    | 1    | 1    |
| 1 | 0 | 0 | 1 | 1    | 1    | 0    | 0    |
| 1 | 0 | 1 | 0 | 0    | 0    | 0    | 0    |
| 1 | 0 | 1 | 1 | 0    | 0    | 0    | 0    |
| 1 | 1 | 0 | 0 | 0    | 0    | 0    | 0    |
| 1 | 1 | 0 | 1 | 0    | 0    | 0    | 0    |
| 1 | 1 | 1 | 0 | 0    | 0    | 0    | 0    |
| 1 | 1 | 1 | 1 | 0    | 0    | 0    | 0    |

TABLE 03: TRUTH TABLE FOR BINARY TO BCD

| OUT0 | (A~C~D)+(~ABC~D)+(~A~B~C~D) |
|------|-----------------------------|
| OUT1 | (AB~D)+(B~C~D)+(~A~B~C~D)   |
| OUT2 | (~A~BC~D)+(A~B~CD)          |
| OUT3 | (~B~CD)+(AC~D)+(BC~D)       |

TABLE 04: BOOLEAN LOGIC EQUATIONS USING K'MAP

# **✓** MODULE: FREQUENCY DIVIDER



# **✓** MODULE: DEBOUNCE



# SUBMODULE: D\_FF



| CLK | Q(t) | D | Q(t+1) |
|-----|------|---|--------|
| 0   | 0    | 0 | 0      |
| 0   | 0    | 1 | 1      |
| 0   | 1    | 0 | 0      |
| 0   | 1    | 1 | 1      |
| 1   | 0    | 0 | 0      |
| 1   | 0    | 1 | 1      |
| 1   | 1    | 0 | 0      |
| 1   | 1    | 1 | 1      |

STATE TABLE



STATE DIAGRAM

STATE EQUATION: Q(t+1)=D

# ✓ MODULE: FSM



| Input Mode     | 00 | LED6 |
|----------------|----|------|
| Operation Mode | 01 | LED7 |
| Output Mode    | 10 | LED8 |
| Reset Mode     | 11 | LED9 |

| A(t) | B(t) | Key0 | A(t+1) | B(t+1) | Y0 | Y1 | Y2 | Y3 | dA | dB |
|------|------|------|--------|--------|----|----|----|----|----|----|
| 0    | 0    | 0    | 0      | 0      | 1  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 1    | 0      | 1      | 1  | 0  | 0  | 0  | 0  | 1  |
| 0    | 1    | 0    | 0      | 1      | 0  | 1  | 0  | 0  | 0  | 1  |
| 0    | 1    | 1    | 1      | 0      | 0  | 1  | 0  | 0  | 1  | 0  |
| 1    | 0    | 0    | 1      | 0      | 0  | 0  | 1  | 0  | 1  | 0  |
| 1    | 0    | 1    | 1      | 1      | 0  | 0  | 1  | 0  | 1  | 1  |
| 1    | 1    | 0    | 1      | 1      | 0  | 0  | 0  | 1  | 1  | 1  |
| 1    | 1    | 1    | 0      | 0      | 0  | 0  | 0  | 1  | 0  | 0  |

### STATE TABLE



# State equation:

$$dA = (\sim kA(t)) + (A(t) \sim B(t)) + (\sim A(t)B(t)k)$$
  
$$dB = (\sim kB(t)) + (k\sim B(t))$$

# ✓ MODULE: CALCULATOR



SUB MODULE: EIGHT\_BIT\_FULL\_ADDER



### SUB MODULE: FULL\_ADDER\_SUBSTRACTOR



SUBMODULE: ONE\_BIT\_FULL\_ADDER



| Α | В | С | SUM | CARRY | DIFFERENCE | BORROW |
|---|---|---|-----|-------|------------|--------|
| 0 | 0 | 0 | 0   | 0     | 0          | 0      |
| 0 | 0 | 1 | 1   | 0     | 1          | 1      |
| 0 | 1 | 0 | 1   | 0     | 1          | 1      |
| 0 | 1 | 1 | 0   | 1     | 0          | 1      |
| 1 | 0 | 0 | 1   | 0     | 1          | 0      |
| 1 | 0 | 1 | 0   | 1     | 0          | 0      |
| 1 | 1 | 0 | 0   | 1     | 0          | 0      |
| 1 | 1 | 1 | 1   | 1     | 1          | 1      |

TABLE 03: TRUTH TABLE FOR FULL ADDER AND SUBSTRACTOR

### SUBMODULE: MULTIPLIER



SUBMODULE: EIGHT\_BIT\_DIVIDER





SUBMODULE: ONE\_BIT\_FULL\_SUBSTRACTOR



SUBMODULE: TWO\_ONE\_MUX



#### SUBMODULE: 5 ARRAY LATCH



#### SUBMODULE: LATCH



#### SUBMODULE: DEBOUNCE



SUBMODULE: FOUR\_ONE\_MUX



SUBMODULE: OVERFLOW\_DETECTOR

