Ojas Anand, David Luria, and Maulik Patel

EECE 2060C Laboratory – 002

Lab 4: Project Design Report

Report Due: October 2, 2017

#### **Signed 2's Complement Five Bit Adder Design**

#### **Requirements:**

- <u>Summary</u> Design an adder of a computer and gain understanding of designing a computing circuit through usage of a 74181 IC and logic gate.
- <u>Inputs</u> First Number (A<sub>0</sub>, A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub>, A<sub>4</sub>), Second Number (B<sub>0</sub>, B<sub>1</sub>, B<sub>2</sub>, B<sub>3</sub>, B<sub>4</sub>)
- Outputs Output Number (F<sub>0</sub>, F<sub>1</sub>, F<sub>2</sub>, F<sub>3</sub>, F<sub>4</sub>), Overflow Indicator (V), Carry-out (C5)
- First task must be to test understand the usage of the 74181 IC. The second will be to implement the 5-bit adder design utilizing the 74181
- Since there are 10 inputs, V<sub>cc</sub> and Gnd can be utilized for the remaining two inputs after the switches are used.
- LEDs will display output results

#### Task 1:

- Design:
  - 1. Properly wire 74181 for first test  $(S_0 Gnd(0), S_1 Gnd(0), S_2 Gnd(0), S_3 V_{dd}(1), M Gnd(0), C_n V_{dd}(1))$
  - 2. Utilize Table 1 below in order to wire switches for first and second number
  - 3. Execute each test, recording the binary output and carry-out value
  - **4.** Rewire 74181 for second test  $(S_0 V_{dd}(1), S_1 Gnd(0), S_2 Gnd(0), S_3 V_{dd}(1), M Gnd(0), C_n V_{dd}(1))$  and repeat steps 2 and 3
  - 5. Evaluate results to see if expected results were achieved.

    Note: If the binary output is wrong altogether, recheck wiring and check if  $C_n$  must be different. If the number is right but carry-out value is wrong, see pattern of carry-out values in results. It is possible that carry-out 1 is represented as logic zero.

| Pattern<br>no. | 1st<br>number<br>A3-A0 | 2nd number<br>B3-B0 | Expected<br>Results<br>C(n+4), F3-<br>F0 | Actual<br>Results<br>S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0=</sub><br>0001<br>C(n+4), F3-<br>F0 | Actual<br>Results<br>S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0=</sub><br>1001<br>C(n+4),<br>F3-F0 | Purpose                 |
|----------------|------------------------|---------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------|
| 1              | 0110                   | 0001                | (0)0111                                  |                                                                                                                |                                                                                                               | Pos+pos $C(n+4) = 0$    |
| 2              | 1110                   | 1110                | (1)1100                                  |                                                                                                                |                                                                                                               | $Neg+neg \\ C(n+4) = 1$ |
| 3              | 0110                   | 1110                | (1)0100                                  |                                                                                                                |                                                                                                               | Pos+neg<br>C(n+4)=1     |
| 4              | 1110                   | 0110                | (1)0100                                  |                                                                                                                |                                                                                                               | Neg+pos<br>C(n+4)=1     |

Table 1. Test Patterns for Task 1

# **Task 2:**

# • <u>Design:</u>

# • Last Stage Circuit:



Figure 1. Last Stage Circuit for MSB

#### • Full Circuit Design:



Figure 2. Full Circuit Design with Last Stage and Overflow Checker

- $S_0$ ,  $S_1$ ,  $S_2$ , and  $S_3$  will be used in order to properly utilize the addition functionality of the 74181 and properly define the C(n+4) as logic 1 in the event of a carry-out
- The C(n+4) will be used to aid in the final bit addition by providing the carry-out for the single bit adder.

# **Test Procedure:**

| Pattern<br>no. | 1st number<br>A4-A0 | 2nd number<br>B4-B0 | Expected<br>Results<br>V, C5, F4-F0 | Actual<br>Results<br>V, C5, F4-F0 | Purpose                                              |
|----------------|---------------------|---------------------|-------------------------------------|-----------------------------------|------------------------------------------------------|
| 1              | 00000               | 00000               | 0, 0, 00000                         |                                   | Test no input                                        |
| 2              | 00010               | 00001               | 0, 0, 00011                         |                                   | Test small<br>pos+pos                                |
| 3              | 01111               | 01001               | 1, 0, 11000                         |                                   | Test pos+pos<br>overflow                             |
| 4              | 00001               | 11110               | 0. 0, 11111                         |                                   | Test pos+neg<br>small                                |
| 5              | 00100               | 11110               | 0, 1, 00010                         |                                   | Test pos+neg with sign change and carry-out          |
| 6              | 11000               | 00010               | 0, 0, 11010                         |                                   | Test neg+pos<br>small                                |
| 7              | 10110               | 01110               | 0, 1, 00100                         |                                   | Test neg+pos<br>with carry-out<br>and sign<br>change |
| 8              | 10100               | 11111               | 0, 1, 11101                         |                                   | Test small<br>neg+neg                                |
| 9              | 10000               | 10001               | 1, 1, 00001                         |                                   | Test neg+neg<br>overflow                             |
| 10             | 11111               | 11111               | 0, 1, 11110                         |                                   | Test all active                                      |

Table 2. Full Circuit Test Patterns

**Design Time:** 4 hours