## 國立中山大學 101 學年度第一學期資工系組合語言與微處理機期末考試題 學號: 姓名: 選擇與是非題(每題3分,15分) ) 1. 關於 APCS (ARM Procedure Call Standard) 何者錯誤? ①four argument registers (r0~r3) which pass values into the function @r0~r3 are callee-saved register variables @five (r4~r8) register variables which the function must return with unchanged values @ r14: link register • ) 2. 關於 Thumb instruction 何者錯誤? ① most instructions are executed conditionally ② many data processing instructions use a 2-address format ③less regular than ARM instruction format Thumb code uses 40% more instructions than the ARM code • ) 3. FPA10 coprocessor 的 register bank 中有 8 個 double precision floating-point registers。 4. ARM code 使用 BX 指令呼叫 Thumb subroutine, 而 Thumb subroutine 使用 BLX r14 返回 ARM ) 5. 若 memory 為 32-bit, Thumb code 執行較快; 若 memory 為 16-bit, ARM code 執行較快。 二、問答題(88分) 1. Write the decimal number 2013 in IEEE 754 single precision floating-point format as shown in Fig. 1. (6%) 2. Please explain the meaning of the following ARM instructions. (10%) (1) MRS r0, CPSR p6, C5, [r0] r0, r0, #&20000000 p6, 6, C1, C5, C7, 4 ORR **CDPEQ MSR** CPSR\_f, r0 **MCR** p6, 3, r2, C1, C2 3. Please write the binary encodings of the following ARM instructions by Fig. 2 to Fig. 5 and the following coding table of shift operation. (12%) (1) ADDLT r3, r6, r9, LSL #2 (2) LDR r3, [r5, #4]! (3) STRNE r9, [r1, r7, LSR r2] 00 LSL 01 LSR 10 **ASR** ROR **4.** Find the instruction coding of Thumb instruction "BL target" in the following program according to the Thumb branch instruction binary encoding shown in Fig. 6. pc = 1024BL target pc=1028 MOV r1, r2 pc = 1030SUB r3, r1 pc=9274 target ADD r1, r2 5. The instruction coding of Thumb data processing instructions is shown in Fig. 7. (1) Check if the following Thumb instruction syntax is correct. If not, you should also explain why. (9%) (b) ADD r1, r2, r3, LSR #2 (a) SUB r8, r1, #32 (c) SUBEQ SP, SP, #58 (2) Write the equivalent 32-bit ARM instruction for the following Thumb instruction: (9%) (c) PUSH {r2, r5} (a) ADC r0, r6 (b) ASR r1, r3, #3 **6.** Translate the following C programs into the ARM assembly language programs with higher performance using the following register allocation: $i\rightarrow r0$ , $x\rightarrow r1$ , $y\rightarrow r2$ , sum $\rightarrow r3$ . (8%, 8%, 10%)(1) for (i=0; i<100; i++) { (2) while (x > y) { (3) switch (i) { a[i] = 0;1: statements 1; break; sum = sum + x;2: statements 2; break; x = x - y; N: statements N; break; default:

7. Suppose one ARM-based embedded system uses total of 2G-bytes ROM and 2G-bytes of SRAM memory. Please explain the behavior of the simple ARM memory system control logic shown in Fig. 8(b). (8%)



(

1. H=0 LR:=PC+(sign-extended offset shifted left 12 places); 2. H=1 PC:=LR+(offset shifted left 1 place); LR:=oldPC+3.



Fig. 6



Fig. 7 Thumb data processing instruction binary encodings

| Opcode [31:28] | Mnemonic extension | Interpretation               | Opcode [24:21] | Mnemo | nic Meaning                 |
|----------------|--------------------|------------------------------|----------------|-------|-----------------------------|
| 0000           | EQ                 | Equal / equals zero          | 0010           | SUB   | Subtract                    |
| 0001           | NE                 | Not equal                    | 0011           | RSB   | Reverse subtract            |
| 1000           | HI                 | Unsignedhigher               | 0100           | ADD   | Add                         |
| 1001           | LS                 | Unsigned lower or same       | 0101           | ADC   | Add with carry              |
| 1010           | GE                 | Signed greater than or equal | 0110           | SBC   | Subtract with carry         |
| 1011           | LT                 | Signed less than             | 0111           | RSC   | Reverse subtract with carry |
| 1100           | GT                 | Signed greater than          | 1000           | TST   | Test                        |
| 1101           | LE                 | Signed less than or equal    | 1001           | TEQ   | Test equivalence            |
| 1110           | AL                 | Always                       | 1010           | CMP   | Compare                     |
| 1111           | NV                 | Never (do not use!)          | 1101           | MOV   | Move                        |

Fig. 2 ARM condition codes

Fig. 3 ARM data processing instructions





Fig. 5 data transfer instruction binary encoding

Fig. 8 Simple ARM memory system control logic