# INTEGRATED CIRCUITS

# DATA SHEET

# 74ALS161B/74ALS163B

4-bit binary counter

Product specification

1991 Feb 08

IC05 Data Handbook





# 4-bit binary counter

### 74ALS161B/74ALS163B

74ALS161B 4-bit binary counter, asynchronous reset 74ALS163B 4-bit binary counter, synchronous reset

#### **FEATURES**

- Synchronous counting and loading
- Two count enable inputs for n-bit cascading
- Positive edge-triggered clock
- Asynchronous reset (74ALS161B)
- Synchronous reset (74ALS163B)
- High speed synchronous expansion
- Typical count rate of 140MHz

| TYPE      | TYPICAL f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |
|-----------|--------------------------|--------------------------------------|
| 74ALS161B | 140MHz                   | 10mA                                 |
| 74ALS163B | 140MHz                   | 10mA                                 |

#### ORDERING INFORMATION

|                                | ORDER CODE                                                                |                   |  |
|--------------------------------|---------------------------------------------------------------------------|-------------------|--|
| DESCRIPTION                    | COMMERCIAL RANGE<br>$V_{CC} = 5V \pm 10\%$ ,<br>$T_{amb} = 0$ °C to +70°C | DRAWING<br>NUMBER |  |
| 16-pin plastic DIP             | 74ALS161BN, 74ALS163BN                                                    | SOT38-4           |  |
| 16-pin plastic SO              | 74ALS161BD, 74ALS163BD                                                    | SOT109-1          |  |
| 16-pin plastic SSOP<br>Type II | 74ALS161BDB,<br>74ALS163BDB                                               | SOT338-1          |  |

### **DESCRIPTION**

Synchronous presettable 4-bit binary counters (74ALS161B, 74ALS163B) feature an internal carry look-ahead and can be used for high speed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock. The clock input is buffered.

The outputs of the counters may be preset to High or Low level. A Low level at the parallel enable ( $\overline{PE}$ ) input disables the counting action and causes the data at the D0 – D3 inputs to be loaded into the counter on the positive-going edge of the clock (provided that the setup and hold requirements for  $\overline{PE}$  are met). Preset takes place regardless of the levels at count enable (CEP, CET) inputs.

A Low level at the master reset ( $\overline{MR}$ ) input sets all the four outputs of the flip-flops (Q0 – Q3) in 74ALS161B to Low levels, regardless of the levels at CP, PE, CET and CEP inputs (thus providing an asynchronous clear function).

For the 74ALS163B the clear function is synchronous. A Low level at the synchronous reset  $(\overline{SR})$  input sets all four outputs of the flip-flops (Q0-Q3) to Low levels after the next positive-going transition on the clock (CP) input ( provided that the setup and hold time requirements for  $\overline{SR}$  are met). This action occurs regardless of the levels at CP,  $\overline{PE}$ ,  $\overline{CET}$  and  $\overline{CEP}$  inputs. The synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate (see Figure 1).

The carry look-ahead simplifies serial cascading of the counters. Both count enable (CEP and CET) inputs must be High to count. The CET input is fed forward to enable the TC output. The TC output thus enabled will produce a High output pulse of a duration approximately equal to the High level output of Q0. This pulse can be used to enable the next cascaded stage (see Figure 2).

The TC output is subjected to decoding spikes due to internal race conditions, Therefore, it is not recommended for use as clock or asynchronous reset for flip-flops, registers, or counters.

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS    | DESCRIPTION                                                | 74ALS (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|---------|------------------------------------------------------------|--------------------------|------------------------|
| D0 – D3 | Data inputs                                                | 1.0/1.0                  | 20μA/0.1mA             |
| CEP     | Count enable parallel input (active-Low)                   | 1.0/1.0                  | 20μA/0.1mA             |
| CET     | Count enable trickle input (active-Low)                    | 1.0/1.0                  | 20μA/0.1mA             |
| СР      | Clock input (active rising edge)                           | 1.0/1.0                  | 20μA/0.1mA             |
| PE      | Parallel enable input (active-Low)                         | 1.0/1.0                  | 20μA/0.1mA             |
| MR      | Asynchronous master reset input (active-Low) for 74ALS161B | 1.0/1.0                  | 20μA/0.1mA             |
| SR      | Asynchronous reset input (active-Low) for 74ALS163B        | 1.0/1.0                  | 20μA/0.1mA             |
| Q0 – Q3 | Flip-flop outputs                                          | 20/80                    | 0.4mA/8mA              |
| TC      | Terminal count output (active-Low)                         | 20/80                    | 0.4mA/8mA              |

**NOTE:** One (1.0) ALS unit load is defined as: 20μA in the High state and 0.1mA in the Low state.

# 4-bit binary counter

# 74ALS161B/74ALS163B

### **STATE DIAGRAM**



### **APPLICATIONS**



Figure 1. Maximum Count Modifying Scheme Terminal Count = 6



Figure 2. Synchronous Multistage Counting Scheme

# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **PIN CONFIGURATION - 74ALS161B**



#### **PIN CONFIGURATION - 74ALS163B**



### **LOGIC SYMBOL - 74ALS161B**



### **LOGIC SYMBOL - 74ALS163B**



### IEC/IEEE SYMBOL - 74ALS161B



### IEC/IEEE SYMBOL - 74ALS163B



# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **LOGIC DIAGRAM - 74ALS161B**



### **MODE SELECTION FUNCTION TABLE - 74ALS161B**

|    | INPUTS |     |     |    |    |       | PUTS | OPERATING MODE       |  |  |
|----|--------|-----|-----|----|----|-------|------|----------------------|--|--|
| MR | СР     | CEP | CET | PE | Dn | Qn    | TC   | OPERATING MODE       |  |  |
| L  | Х      | Х   | Х   | Х  | Х  | L     | L    | Reset (clear)        |  |  |
| Н  | 1      | Х   | Х   | I  | I  | L     | L    | Parallel load        |  |  |
| Н  | 1      | Х   | Х   | I  | h  | Н     | (a)  | Falallel load        |  |  |
| Н  | 1      | h   | h   | h  | Х  | count | (a)  | Count                |  |  |
| h  | Х      | I   | Х   | h  | Х  | qn    | (a)  | Hold (do nothing)    |  |  |
| h  | Х      | Х   | I   | h  | Х  | qn    | L    | Tiola (ao fiotining) |  |  |

H = High-voltage level

= High state must be present one setup time before the Low-to-High clock transition

Low-voltage level

I = Low state must be present one setup time before the Low-to-High clock transition
qn = Lower case letters indicate the state of the referenced output prior to the Low-to-High clock transition

 $\dot{X}$  = Don't care

The output is High when CET is High and the counter is at terminal count (HHHH) Low-to-High clock transition

# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **LOGIC DIAGRAM - 74ALS163B**



### **MODE SELECTION FUNCTION TABLE - 74ALS163B**

| INPUTS |    |     |     |    |    | OUTI  | PUTS | OPERATING MODE       |  |  |
|--------|----|-----|-----|----|----|-------|------|----------------------|--|--|
| SR     | СР | CEP | CET | PE | Dn | Qn    | TC   | OPERATING MODE       |  |  |
| I      | 1  | Х   | Х   | Х  | Х  | L     | L    | Reset (clear)        |  |  |
| h      | 1  | Х   | Х   | I  | I  | L     | L    | Parallel load        |  |  |
| h      | 1  | Х   | Х   | I  | h  | Н     | (a)  | Farallel IOau        |  |  |
| h      | 1  | h   | h   | h  | Х  | count | (a)  | Count                |  |  |
| h      | Х  | I   | Х   | h  | Х  | qn    | (a)  | Hold (do nothing)    |  |  |
| h      | Х  | Х   | I   | h  | Х  | qn    | Ĺ    | Tiola (ao fiotiling) |  |  |

H = High-voltage level
h = High state must be present one setup time before the Low-to-High clock transition

Low-voltage level

Low state must be present one setup time before the Low-to-High clock transition

Question and the state of the referenced output prior to the Low-to-High clock transition

X = Don't care

(a) = The output is High when CET is High and the counter is at terminal count (HHHH)

1 = Low-to-High clock transition

Low-to-High clock transition

# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                  | UNIT |
|------------------|------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0            | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0            | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5               | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | −0.5 to V <sub>CC</sub> | V    |
| I <sub>OUT</sub> | Current applied to output in Low output state  | 16                      | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70                | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150             | °C   |

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            |     | UNIT |      |      |  |
|------------------|--------------------------------------|-----|------|------|------|--|
| STIVIBUL         | PARAINETER .                         | MIN | NOM  | MAX  | UNIT |  |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5  | V    |  |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |      | V    |  |
| $V_{IL}$         | Low-level input voltage              |     |      | 0.8  | V    |  |
| I <sub>IK</sub>  | Input clamp current                  |     |      | -18  | mA   |  |
| I <sub>OH</sub>  | High-level output current            |     |      | -0.4 | mA   |  |
| I <sub>OL</sub>  | Low-level output current             |     |      | 8    | mA   |  |
| T <sub>amb</sub> | Operating free-air temperature range | 0   |      | +70  | °C   |  |

### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| CVMDOL          | DADAMETED                              | TEST CONDITIO                                   | TEST CONDITIONS <sup>1</sup> |                     |      |      | LINUT |
|-----------------|----------------------------------------|-------------------------------------------------|------------------------------|---------------------|------|------|-------|
| SYMBOL          | PARAMETER                              | 1EST CONDITIO                                   | MIN                          | TYP <sup>2</sup>    | MAX  | UNIT |       |
| V <sub>OH</sub> | High-level output voltage              | $V_{CC} = \pm 10\%, V_{IL} = MAX, V_{IH} = MIN$ | $I_{OH} = -0.4$ mA           | V <sub>CC</sub> – 2 |      |      | V     |
| \/              | Low lovel output voltage               | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX,   | $I_{OL} = 4mA$               |                     | 0.25 | 0.40 | V     |
| V <sub>OL</sub> | Low-level output voltage               | $V_{IH} = MIN$                                  | $I_{OL} = 8mA$               |                     | 0.35 | 0.50 | V     |
| V <sub>IK</sub> | Input clamp voltage                    | $V_{CC} = MIN, I_I = I_{IK}$                    | $V_{CC} = MIN, I_I = I_{IK}$ |                     |      | -1.5 | V     |
| ΙĮ              | Input current at minimum input voltage | $V_{CC} = MAX, V_I = 7.0V$                      |                              |                     |      | 0.1  | mA    |
| I <sub>IH</sub> | High-level input current               | $V_{CC} = MAX, V_I = 2.7V$                      |                              |                     |      | 20   | μΑ    |
| I <sub>IL</sub> | Low-level input current                | $V_{CC} = MAX, V_I = 0.4V$                      |                              |                     |      | -0.1 | mA    |
| Ιο              | Output current <sup>3</sup>            | $V_{CC} = MAX, V_O = 2.25V$                     |                              | -30                 |      | -112 | mA    |
| Icc             | Supply current (total)                 | $V_{CC} = MAX$                                  |                              | 10                  | 21   | mA   |       |

### NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C.
 The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.

# 4-bit binary counter

# 74ALS161B/74ALS163B

### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                |           |                | LIM                                                                       | ITS          |     |
|--------------------------------------|--------------------------------|-----------|----------------|---------------------------------------------------------------------------|--------------|-----|
| SYMBOL                               | PARAMETER                      |           | TEST CONDITION | T <sub>amb</sub> = 0°C<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | UNIT         |     |
|                                      |                                |           |                | MIN                                                                       | MAX          |     |
| f <sub>MAX</sub>                     | Maximum clock frequency        |           | Waveform 1     | 100                                                                       |              | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn  |           | Waveform 1     | 4.0<br>6.0                                                                | 13.0<br>16.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to TC  |           | Waveform 1     | 6.0<br>8.0                                                                | 16.0<br>16.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CET to TC |           | Waveform 2     | 3.0<br>3.0                                                                | 10.0<br>10.0 | ns  |
| t <sub>PHL</sub>                     | Propagation delay MR to Qn     | 74ALS161B | Waveform 3     | 8.0                                                                       | 15.0         | ns  |
| t <sub>PHL</sub>                     | Propagation delay MR to TC     | 74ALS163B | Waveform 3     | 11.0                                                                      | 19.0         | ns  |

# **AC ELECTRICAL CHARACTERISTICS**

|                                            |                                                         |                 | LIM                                                                       | ITS           |      |
|--------------------------------------------|---------------------------------------------------------|-----------------|---------------------------------------------------------------------------|---------------|------|
| SYMBOL                                     | PARAMETER                                               | TEST CONDITION  | T <sub>amb</sub> = 0°C<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | $0V \pm 10\%$ | UNIT |
|                                            |                                                         |                 |                                                                           | MAX           | 1    |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, High or Low<br>Dn to CP                     | Waveform 6      | 8.0<br>8.0                                                                |               | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, High or Low<br>Dn to CP                      | Waveform 6      | 0.0<br>0.0                                                                |               | ns   |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, High or Low PE or SR to CP                  | Waveform 5 or 6 | 10.0<br>10.0                                                              |               | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, High or Low PE or SR to CP                   | Waveform 6      | 0.0<br>0.0                                                                |               | ns   |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, High or Low<br>CET or CEP to CP             | Waveform 4      | 10.0<br>10.0                                                              |               | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, High or Low<br>CET or CEP to CP              | Waveform 4      | 0.0<br>0.0                                                                |               | ns   |
| $t_W(H)$<br>$t_W(L)$                       | CP Pulse width (load),<br>High or Low                   | Waveform 1      | 5.0<br>5.0                                                                |               | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | CP Pulse width (count),<br>High or Low                  | Waveform 1      | 5.0<br>5.0                                                                |               | ns   |
| t <sub>w</sub> (L)                         | MR or SR Pulse width, Low                               | Waveform 3      | 5.0                                                                       |               | ns   |
| t <sub>REC</sub>                           | Recovery time, $\overline{CR}$ or $\overline{SR}$ to CP | Waveform 3      | 10.0                                                                      |               | ns   |

# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.3V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay for Clock Input to Output, Clock PUlse Width, and Maximum Clock Frequency



Waveform 2. Propagation Delay for CET to TC Output



Waveform 3. Master Reset Pulse Width, Master Reset to Output Delay, and Master Reset to Clock Recovery Time



Waveform 4. CEP and CET Setup and Hold Times



Waveform 5. Synchronous Reset Setup and Hold Times



Waveform 6. Data and Parallel Enable Setup and Hold Times

# 4-bit binary counter

# 74ALS161B/74ALS163B

#### **TEST CIRCUIT AND WAVEFORMS**



# 4-bit binary counter

74ALS161B 74ALS163B

### DIP16: plastic dual in-line package; 16 leads (300 mil)

SOT38-4



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | O              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 1.25<br>0.85   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 0.76                     |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.030                    |

scale

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |     | REFER | RENCES | EUROPEAN | ISSUE DATE |                                  |  |
|---------|-----|-------|--------|----------|------------|----------------------------------|--|
| VERSION | IEC | JEDEC | EIAJ   |          | PROJECTION | ISSUE DATE                       |  |
| SOT38-4 |     |       |        |          |            | <del>-92-11-17</del><br>95-01-14 |  |

# 4-bit binary counter

74ALS161B 74ALS163B

### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



| UNIT   | A<br>max. | Α1               | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | ٦     | Lp             | Q              | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|------------------|----------------|-----------------------|--------------|------------------|------------------|------------------|-------|--------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10     | 1.45<br>1.25   | 0.25                  | 0.49<br>0.36 | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27  | 6.2<br>5.8   | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.0098<br>0.0039 |                | 0.01                  | l            | 0.0098<br>0.0075 | 0.39<br>0.38     | 0.16<br>0.15     | 0.050 | 0.24<br>0.23 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |         | REFER    | EUROPEAN | ISSUE DATE |            |                                 |
|----------|---------|----------|----------|------------|------------|---------------------------------|
| VERSION  | IEC     | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT109-1 | 076E07S | MS-012AC |          |            |            | <del>91-08-13</del><br>95-01-23 |

Product specification Philips Semiconductors

# 4-bit binary counter

74ALS161B 74ALS163B

### SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | рb           | c            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|-----------------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05   | 1.80<br>1.65   | 0.25                  | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.00<br>0.55     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|----------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | ISSUEDATE                       |  |
| SOT338-1 |     | MO-150AC |          |            |            | <del>94-01-14</del><br>95-02-04 |  |

# 4-bit binary counter

74ALS161B 74ALS163B

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1997 All rights reserved. Printed in U.S.A.

Let's make things better.





