## INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

## **74HC/HCT377**

Octal D-type flip-flop with data enable; positive-edge trigger

Product specification
File under Integrated Circuits, IC06

December 1990





## Octal D-type flip-flop with data enable; positive-edge trigger

## **74HC/HCT377**

#### **FEATURES**

- · Ideal for addressable register applications
- Data enable for address and data synchronization applications
- Eight positive-edge triggered D-type flip-flops
- See "273" for master reset version
- See "373" for transparent latch version
- See "374" for 3-state version
- · Output capability: standard
- · I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT377 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT377 have eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. A common clock (CP) input loads all flip-flops simultaneously when the data enable  $(\overline{E})$  is LOW. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output  $(Q_n)$  of the flip-flop.

The  $\overline{E}$  input must be stable only one set-up time prior to the LOW-to-HIGH transition for predictable operation.

### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ 

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                    | TYP | UNIT |      |
|-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|------|------|
| STWIBOL                             | PARAIVIETER                                 | CONDITIONS                                    | нс  | нст  | ONIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay CP to Q <sub>n</sub>      | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 13  | 14   | ns   |
| f <sub>max</sub>                    | maximum clock frequency                     |                                               | 77  | 53   | MHz  |
| C <sub>I</sub>                      | input capacitance                           |                                               | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                                 | 20  | 20   | pF   |

## Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

 $V_{CC}$  = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 \text{ V}$ 

### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Octal D-type flip-flop with data enable; positive-edge trigger

## 74HC/HCT377

## **PIN DESCRIPTION**

| PIN NO.                    | SYMBOL                           | NAME AND FUNCTION                         |
|----------------------------|----------------------------------|-------------------------------------------|
| 1                          | Ē                                | data enable input (active LOW)            |
| 2, 5, 6, 9, 12, 15, 16, 19 | Q <sub>0</sub> to Q <sub>7</sub> | flip-flop outputs                         |
| 3, 4, 7, 8, 13, 14, 17, 18 | D <sub>0</sub> to D <sub>7</sub> | data inputs                               |
| 10                         | GND                              | ground (0 V)                              |
| 11                         | CP                               | clock input (LOW-to-HIGH, edge-triggered) |
| 20                         | V <sub>CC</sub>                  | positive supply voltage                   |







## Octal D-type flip-flop with data enable; positive-edge trigger

## 74HC/HCT377



## **FUNCTION TABLE**

| OPERATING         | ı  | NPUT | OUTPUTS        |                |  |
|-------------------|----|------|----------------|----------------|--|
| MODES             | СР | Ē    | D <sub>n</sub> | Q <sub>n</sub> |  |
| load "1"          | 1  | I    | h              | Н              |  |
| load "0"          | 1  | I    | I              | L              |  |
| hold (do nothing) | 1  | h    | Х              | no change      |  |
|                   | Х  | Н    | Х              | no change      |  |

## **Notes**

- 1. H = HIGH voltage level
  - h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition
  - L = LOW voltage level
  - I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition
  - ↑ = LOW-to-HIGH CP transition
  - X = don't care



## Octal D-type flip-flop with data enable; positive-edge trigger

74HC/HCT377

## DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

## **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                                 | T <sub>amb</sub> (°C) |                |                 |                 |                 |                 |                 |      | TEST CONDITIONS   |            |
|-------------------------------------|-------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|-------------------|------------|
| SYMBOL                              |                                           |                       | 74HC           |                 |                 |                 |                 |                 |      |                   | MANEGODIAG |
|                                     |                                           | +25                   |                |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub>   | WAVEFORMS  |
|                                     |                                           | min.                  | typ.           | max.            | min.            | max.            | min.            | max.            |      | (•)               |            |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> |                       | 44<br>16<br>13 | 160<br>32<br>27 |                 | 200<br>40<br>34 |                 | 240<br>48<br>41 | ns   | 2.0<br>4.5<br>6.0 | Fig.6      |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                    |                       | 19<br>7<br>6   | 75<br>15<br>13  |                 | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0 | Fig.6      |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW          | 80<br>16<br>14        | 14<br>5<br>4   |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.6      |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP       | 60<br>12<br>10        | 14<br>5<br>4   |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7      |
| t <sub>su</sub>                     | set-up time<br>Ē to CP                    | 60<br>12<br>10        | 6<br>2<br>2    |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7      |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP         | 3<br>3<br>3           | -8<br>-3<br>-2 |                 | 3<br>3<br>3     |                 | 3<br>3<br>3     |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7      |
| t <sub>h</sub>                      | hold time<br>E to CP                      | 4<br>4<br>4           | -3<br>-1<br>-1 |                 | 4<br>4<br>4     |                 | 4<br>4<br>4     |                 | ns   | 2.0<br>4.5<br>6.0 | Fig.7      |
| f <sub>max</sub>                    | maximum clock pulse frequency             | 6<br>30<br>35         | 23<br>70<br>83 |                 | 5<br>24<br>28   |                 | 4<br>20<br>24   |                 | MHz  | 2.0<br>4.5<br>6.0 | Fig.6      |

## Octal D-type flip-flop with data enable; positive-edge trigger

74HC/HCT377

## DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

## Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |  |
|----------------|-----------------------|--|--|--|--|--|--|--|
| Ē              | 1.50                  |  |  |  |  |  |  |  |
| CP             | 0.50                  |  |  |  |  |  |  |  |
| D <sub>n</sub> | 0.20                  |  |  |  |  |  |  |  |

## **AC CHARACTERISTICS FOR 74HCT**

 $GND=0\ V;\ t_r=t_f=6\ ns;\ C_L=50\ pF$ 

|                                     | PARAMETER                                 |      | T <sub>amb</sub> (°C) |      |            |      |             |      |      | TEST CONDITIONS        |           |  |
|-------------------------------------|-------------------------------------------|------|-----------------------|------|------------|------|-------------|------|------|------------------------|-----------|--|
| SYMBOL                              |                                           |      | 74HCT                 |      |            |      |             |      |      |                        | WAVEFORMS |  |
|                                     |                                           | +25  |                       |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |  |
|                                     |                                           | min. | typ.                  | max. | min.       | max. | min.        | max. |      |                        |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> |      | 17                    | 32   |            | 40   |             | 48   | ns   | 4.5                    | Fig.6     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                    |      | 7                     | 15   |            | 19   |             | 22   | ns   | 4.5                    | Fig.6     |  |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW          | 20   | 8                     |      | 25         |      | 30          |      | ns   | 4.5                    | Fig.6     |  |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP       | 12   | 4                     |      | 15         |      | 18          |      | ns   | 4.5                    | Fig.7     |  |
| t <sub>su</sub>                     | set-up time<br>E to CP                    | 22   | 12                    |      | 28         |      | 33          |      | ns   | 4.5                    | Fig.7     |  |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP         | 2    | -4                    |      | 2          |      | 2           |      | ns   | 4.5                    | Fig.7     |  |
| t <sub>h</sub>                      | hold time<br>E to CP                      | 3    | -2                    |      | 3          |      | 3           |      | ns   | 4.5                    | Fig.7     |  |
| f <sub>max</sub>                    | maximum clock pulse frequency             | 27   | 48                    |      | 22         |      | 18          |      | MHz  | 4.5                    | Fig.6     |  |

## Octal D-type flip-flop with data enable; positive-edge trigger

74HC/HCT377

### **AC WAVEFORMS**



Fig.6 Waveforms showing the clock (CP) to output  $(Q_n)$  propagation delays, the clock pulse width, output transition times and the maximum clock pulse frequency.



Fig.7 Waveforms showing the data set-up and hold times from the data input  $(D_n)$  and from the data enable input  $(\overline{E})$  to the clock (CP).

### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".