

#### OVP Guide to Using Processor Models

# Model specific information for ARM\_MultiCluster

Imperas Software Limited Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, U.K. docs@imperas.com



| Author   | Imperas Software Limited                                   |  |  |  |
|----------|------------------------------------------------------------|--|--|--|
| Version  | 20240902.0                                                 |  |  |  |
| Filename | $OVP\_Model\_Specific\_Information\_arm\_MultiCluster.pdf$ |  |  |  |
| Created  | 2 September 2024                                           |  |  |  |
| Status   | OVP Standard Release                                       |  |  |  |

#### Copyright Notice

Copyright (c) 2024 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

#### Right to Copy Documentation

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the readers responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

IMPERAS SOFTWARE LIMITED, AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Model Release Status

This model is released as part of OVP releases and is included in OVPworld packages. Please visit OVPworld.org.

## Contents

| 1  | Overview                           | 1  |
|----|------------------------------------|----|
|    | 1.1 Description                    | 1  |
|    | 1.2 Licensing                      | 1  |
|    | 1.3 Limitations                    | 2  |
|    | 1.4 Features                       | 2  |
| 2  | Configuration                      | 3  |
|    | 2.1 Location                       | 3  |
|    | 2.2 Asymmetric Multicore Processor | 3  |
| 3  | All Variants in this model         | 4  |
| 4  | Bus Master Ports                   | 7  |
| 5  | Bus Slave Ports                    | 8  |
| 6  | Net Ports                          | 9  |
| 7  | FIFO Ports                         | 21 |
| 8  | Formal Parameters                  | 22 |
|    | 8.1 Parameter values and limits    | 23 |
| 9  | 1/10 doi: 0 dillimidia             | 25 |
|    | 9.1 Level 1: CLUSTER_GROUP         | 25 |
|    | 9.1.1 isync                        | 25 |
|    | 9.1.2 itrace                       | 25 |
| 10 | ) Registers                        | 27 |
|    | 10.1 Level 1: CLUSTER_GROUP        | 27 |

### Overview

This document provides the details of an OVP Fast Processor Model variant.

OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms.

The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model.

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

#### 1.1 Description

This model implements an ARM system containing clusters of MPCore processors communicating using a common GICv2 or GICv3 block.

By default, the system contains Cortex-A53MPx4 and Cortex-A57MPx4 clusters, but this can be changed using parameter "override\_clusterVariants". This parameter is a comma-separated list of cluster components (e.g. "Cortex-A53MPx4,Cortex-A57MPx4"). Note that if a GICv2 is selected, the total number of PEs must not exceed 8.

#### 1.2 Licensing

This document describes the interface to the MultiCluster only. Refer to documentation of individual clusters for information regarding implemented features, licensing and limitations.

#### 1.3 Limitations

#### 1.4 Features

By default, the model implements a GICv2. Parameter enable GICv3 can be used to select a GICv3 instead.

### Configuration

#### 2.1 Location

This model's VLNV is arm.ovpworld.org/processor/arm/1.0.
The model source is usually at:
\$IMPERAS\_HOME/ImperasLib/source/arm.ovpworld.org/processor/arm/1.0
The model binary is usually at:
\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/ImperasLib/arm.ovpworld.org/processor/arm/1.0

### 2.2 Asymmetric Multicore Processor

This processor contains more than one core of differing architectures

### All Variants in this model

This model has these variants

| Variant     | Description |
|-------------|-------------|
| ARMv4T      |             |
| ARMv4xM     |             |
| ARMv4       |             |
| ARMv4TxM    |             |
| ARMv5xM     |             |
| ARMv5       |             |
| ARMv5TxM    |             |
| ARMv5T      |             |
| ARMv5TExP   |             |
| ARMv5TE     |             |
| ARMv5TEJ    |             |
| ARMv6       |             |
| ARMv6K      |             |
| ARMv6T2     |             |
| ARMv6KZ     |             |
| ARMv7       |             |
| ARM7TDMI    |             |
| ARM7EJ-S    |             |
| ARM720T     |             |
| ARM920T     |             |
| ARM922T     |             |
| ARM926EJ-S  |             |
| ARM940T     |             |
| ARM946E     |             |
| ARM966E     |             |
| ARM968E-S   |             |
| ARM1020E    |             |
| ARM1022E    |             |
| ARM1026EJ-S |             |
| ARM1136J-S  |             |
| ARM1156T2-S |             |

| ARM1176JZ-S     |  |
|-----------------|--|
| Cortex-R4       |  |
| Cortex-R4F      |  |
| Cortex-R52MPx1  |  |
| Cortex-R52MPx2  |  |
| Cortex-R52MPx3  |  |
| Cortex-R52MPx4  |  |
| Cortex-R52+MPx1 |  |
| Cortex-R52+MPx2 |  |
| Cortex-R52+MPx3 |  |
| Cortex-R52+MPx4 |  |
| Cortex-R82MPx1  |  |
| Cortex-R82MPx2  |  |
| Cortex-R82MPx3  |  |
| Cortex-R82MPx4  |  |
| Cortex-R82MPx5  |  |
| Cortex-R82MPx6  |  |
| Cortex-R82MPx7  |  |
| Cortex-R82MPx8  |  |
| Cortex-A5UP     |  |
| Cortex-A5MPx1   |  |
| Cortex-A5MPx2   |  |
| Cortex-A5MPx3   |  |
| Cortex-A5MPx4   |  |
| Cortex-A8       |  |
| Cortex-A9UP     |  |
| Cortex-A9MPx1   |  |
| Cortex-A9MPx2   |  |
| Cortex-A9MPx3   |  |
| Cortex-A9MPx4   |  |
| Cortex-A7UP     |  |
| Cortex-A7MPx1   |  |
| Cortex-A7MPx2   |  |
| Cortex-A7MPx3   |  |
| Cortex-A7MPx4   |  |
| Cortex-A15UP    |  |
| Cortex-A15MPx1  |  |
| Cortex-A15MPx2  |  |
| Cortex-A15MPx3  |  |
| Cortex-A15MPx4  |  |
| Cortex-A17MPx1  |  |
| Cortex-A17MPx2  |  |
| Cortex-A17MPx3  |  |
| Cortex-A17MPx4  |  |
| AArch32         |  |
|                 |  |

| AArch64        |                              |
|----------------|------------------------------|
| Cortex-A32MPx1 |                              |
| Cortex-A32MPx2 |                              |
| Cortex-A32MPx3 |                              |
| Cortex-A32MPx4 |                              |
| Cortex-A35MPx1 |                              |
| Cortex-A35MPx2 |                              |
| Cortex-A35MPx3 |                              |
| Cortex-A35MPx4 |                              |
| Cortex-A53MPx1 |                              |
| Cortex-A53MPx2 |                              |
| Cortex-A53MPx3 |                              |
| Cortex-A53MPx4 |                              |
| Cortex-A55MPx1 |                              |
| Cortex-A55MPx2 |                              |
| Cortex-A55MPx3 |                              |
| Cortex-A55MPx4 |                              |
| Cortex-A57MPx1 |                              |
| Cortex-A57MPx2 |                              |
| Cortex-A57MPx3 |                              |
| Cortex-A57MPx4 |                              |
| Cortex-A72MPx1 |                              |
| Cortex-A72MPx2 |                              |
| Cortex-A72MPx3 |                              |
| Cortex-A72MPx4 |                              |
| Cortex-A73MPx1 |                              |
| Cortex-A73MPx2 |                              |
| Cortex-A73MPx3 |                              |
| Cortex-A73MPx4 |                              |
| Cortex-A75MPx1 |                              |
| Cortex-A75MPx2 |                              |
| Cortex-A75MPx3 |                              |
| Cortex-A75MPx4 |                              |
| MultiCluster   | (described in this document) |

Table 3.1: All Variants in this model

### **Bus Master Ports**

This model has these bus master ports.

| Name         | min | max | Connect?  | Description                      |
|--------------|-----|-----|-----------|----------------------------------|
| INSTRUCTION  | 32  | 53  | mandatory |                                  |
| DATA         | 32  | 53  | optional  |                                  |
| GICRegisters | 32  | 32  | optional  | GIC memory-mapped register block |

Table 4.1: Bus Master Ports

## **Bus Slave Ports**

This model has no bus slave ports.

## Net Ports

This model has these net ports.

| Name  | Type  | Connect? | Description                 |
|-------|-------|----------|-----------------------------|
| SPI32 | input | optional | Shared peripheral interrupt |
| SPI33 | input | optional | Shared peripheral interrupt |
| SPI34 | input | optional | Shared peripheral interrupt |
| SPI35 | input | optional | Shared peripheral interrupt |
| SPI36 | input | optional | Shared peripheral interrupt |
| SPI37 | input | optional | Shared peripheral interrupt |
| SPI38 | input | optional | Shared peripheral interrupt |
| SPI39 | input | optional | Shared peripheral interrupt |
| SPI40 | input | optional | Shared peripheral interrupt |
| SPI41 | input | optional | Shared peripheral interrupt |
| SPI42 | input | optional | Shared peripheral interrupt |
| SPI43 | input | optional | Shared peripheral interrupt |
| SPI44 | input | optional | Shared peripheral interrupt |
| SPI45 | input | optional | Shared peripheral interrupt |
| SPI46 | input | optional | Shared peripheral interrupt |
| SPI47 | input | optional | Shared peripheral interrupt |
| SPI48 | input | optional | Shared peripheral interrupt |
| SPI49 | input | optional | Shared peripheral interrupt |
| SPI50 | input | optional | Shared peripheral interrupt |
| SPI51 | input | optional | Shared peripheral interrupt |
| SPI52 | input | optional | Shared peripheral interrupt |
| SPI53 | input | optional | Shared peripheral interrupt |
| SPI54 | input | optional | Shared peripheral interrupt |
| SPI55 | input | optional | Shared peripheral interrupt |
| SPI56 | input | optional | Shared peripheral interrupt |
| SPI57 | input | optional | Shared peripheral interrupt |
| SPI58 | input | optional | Shared peripheral interrupt |
| SPI59 | input | optional | Shared peripheral interrupt |
| SPI60 | input | optional | Shared peripheral interrupt |
| SPI61 | input | optional | Shared peripheral interrupt |
| SPI62 | input | optional | Shared peripheral interrupt |

| SPI63       | input          | optional | Shared peripheral interrupt                              |
|-------------|----------------|----------|----------------------------------------------------------|
| SPI64       | input          | optional | Shared peripheral interrupt                              |
| SPI65       | input          | optional | Shared peripheral interrupt                              |
| SPI66       | input          | optional | Shared peripheral interrupt                              |
| SPI67       | input          | optional | Shared peripheral interrupt                              |
| SPI68       | input          | optional | Shared peripheral interrupt                              |
| SPI69       | input          | optional | Shared peripheral interrupt                              |
| SPI70       | input          | optional | Shared peripheral interrupt                              |
| SPI71       | input          | optional | Shared peripheral interrupt                              |
| SPI72       | input          | optional | Shared peripheral interrupt                              |
| SPI73       | input          | optional | Shared peripheral interrupt                              |
| SPI74       | input          | optional | Shared peripheral interrupt                              |
| SPI75       | input          | optional | Shared peripheral interrupt  Shared peripheral interrupt |
| SPI76       | input          | optional | Shared peripheral interrupt  Shared peripheral interrupt |
| SPI77       |                | optional | Shared peripheral interrupt Shared peripheral interrupt  |
| SPI78       | input<br>input |          | Shared peripheral interrupt  Shared peripheral interrupt |
| SPI79       |                | optional |                                                          |
|             | input          | optional | Shared peripheral interrupt                              |
| SPI80       | input          | optional | Shared peripheral interrupt                              |
| SPI81       | input          | optional | Shared peripheral interrupt                              |
| SPI82       | input          | optional | Shared peripheral interrupt                              |
| SPI83       | input          | optional | Shared peripheral interrupt                              |
| SPI84       | input          | optional | Shared peripheral interrupt                              |
| SPI85       | input          | optional | Shared peripheral interrupt                              |
| SPI86       | input          | optional | Shared peripheral interrupt                              |
| SPI87       | input          | optional | Shared peripheral interrupt                              |
| SPI88       | input          | optional | Shared peripheral interrupt                              |
| SPI89       | input          | optional | Shared peripheral interrupt                              |
| SPI90       | input          | optional | Shared peripheral interrupt                              |
| SPI91       | input          | optional | Shared peripheral interrupt                              |
| SPI92       | input          | optional | Shared peripheral interrupt                              |
| SPI93       | input          | optional | Shared peripheral interrupt                              |
| SPI94       | input          | optional | Shared peripheral interrupt                              |
| SPI95       | input          | optional | Shared peripheral interrupt                              |
| SPIVector   | input          | optional | Shared peripheral interrupt vectorized in-               |
|             |                |          | put                                                      |
| periphReset | input          | optional | Peripheral reset (active high)                           |
| CFGSDISABLE | input          | optional | Secure configuration lockdown (active                    |
|             |                |          | high)                                                    |
| GICCDISABLE | input          | optional | GIC CPU interface logic disable (active                  |
|             |                |          | high, sampled on rising edge of periphRe-                |
|             |                |          | set)                                                     |
| EVENTI      | input          | optional | Event input signal, active on rising edge                |
| EVENTO      | output         | optional | Event output signal, active on rising edge               |
| PPI16_C0_0  | input          | optional | Private peripheral interrupt                             |
| PPI17_C0_0  | input          | optional | Private peripheral interrupt                             |

| PPI18_C0_0 input optional Private peripheral interrupt PPI19_C0_0 input optional Private peripheral interrupt PPI20_C0_0 input optional Private peripheral interrupt PPI21_C0_0 input optional Private peripheral interrupt PPI22_C0_0 input optional Private peripheral interrupt PPI22_C0_0 input optional Private peripheral interrupt |                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| PPI20_C0_0 input optional Private peripheral interrupt PPI21_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                             |                |
| PPI21_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
|                                                                                                                                                                                                                                                                                                                                           |                |
|                                                                                                                                                                                                                                                                                                                                           |                |
| PPI23_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI24_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI25_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI26_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI27_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI28_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI29_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI30_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| PPI31_C0_0 input optional Private peripheral interrupt                                                                                                                                                                                                                                                                                    |                |
| CNTVIRQ_C0_0 output optional EL1 Virtual timer event (active high                                                                                                                                                                                                                                                                         | rh)            |
| ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `                                                                                                                                                                                                                                                                                                   | , ,            |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                     |                |
|                                                                                                                                                                                                                                                                                                                                           |                |
|                                                                                                                                                                                                                                                                                                                                           | nt (ac-        |
| tive high)                                                                                                                                                                                                                                                                                                                                |                |
| IRQOUT_C0_0 output optional IRQ wakeup FIQOUT_C0_0 output optional FIQ wakeup                                                                                                                                                                                                                                                             |                |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                     |                |
|                                                                                                                                                                                                                                                                                                                                           |                |
| CLUSTERIDAFF2_C0 input optional Configure MPIDR.Aff2                                                                                                                                                                                                                                                                                      |                |
| CLUSTERIDAFF3_C0 input optional Configure MPIDR.Aff3                                                                                                                                                                                                                                                                                      | A 1            |
| RVBARADDRx_C0_0 input optional Configure AArch64 Reset Vector Ba                                                                                                                                                                                                                                                                          | se Ad-         |
|                                                                                                                                                                                                                                                                                                                                           |                |
|                                                                                                                                                                                                                                                                                                                                           | 17)            |
| VINITHI_C0_0 input optional Configure HIVECS mode (SCTLR.                                                                                                                                                                                                                                                                                 |                |
| CFGEND_C0_0 input optional Configure exception endi (SCTLR.EE)                                                                                                                                                                                                                                                                            | anness         |
| CFGTE_C0_0 input optional Configure exception state at                                                                                                                                                                                                                                                                                    | reset          |
| (SCTLR.TE)                                                                                                                                                                                                                                                                                                                                |                |
| reset_C0_0 input optional Processor reset, active high                                                                                                                                                                                                                                                                                    |                |
| fiq_C0_0 input optional FIQ interrupt, active high (negative figures)                                                                                                                                                                                                                                                                     | ion of         |
| nFIQ)                                                                                                                                                                                                                                                                                                                                     |                |
| irq_C0_0 input optional IRQ interrupt, active high (negative properties)                                                                                                                                                                                                                                                                  | ion of         |
| nIRQ)                                                                                                                                                                                                                                                                                                                                     |                |
| sei_C0_0 input optional System error interrupt, active on                                                                                                                                                                                                                                                                                 | rising         |
| edge (negation of nSEI)                                                                                                                                                                                                                                                                                                                   |                |
| vfiq_C0_0 input optional Virtual FIQ interrupt, active high                                                                                                                                                                                                                                                                               | (nega-         |
| tion of nVFIQ)                                                                                                                                                                                                                                                                                                                            |                |
| virq_C0_0 input optional Virtual IRQ interrupt, active high                                                                                                                                                                                                                                                                               | (nega-         |
| tion of nVIRQ)                                                                                                                                                                                                                                                                                                                            | . <del>-</del> |
| vsei_C0_0 input optional Virtual system error interrupt, act                                                                                                                                                                                                                                                                              | ive on         |
| rising edge (negation of nVSEI)                                                                                                                                                                                                                                                                                                           |                |

| AXI_SIVERR_C0.0 input optional CP15SDISABLE_C0.0 output optional Performance monitor event (active high)  PMUIRQ_C0.0 output optional CP15SDISABLE (active high)  SMPEN_C0.0 output optional CPUECTLR_SMPEN current value optional cP16C0.1 input optional Internal timer update  PP116_C0.1 input optional Private peripheral interrupt  PP117_C0.1 input optional Private peripheral interrupt  PP118_C0.1 input optional Private peripheral interrupt  PP119_C0.1 input optional Private peripheral interrupt  PP120_C0.1 input optional Private peripheral interrupt  PP121_C0.1 input optional Private peripheral interrupt  PP122_C0.1 input optional Private peripheral interrupt  PP123_C0.1 input optional Private peripheral interrupt  PP124_C0.1 input optional Private peripheral interrupt  PP125_C0.1 input optional Private peripheral interrupt  PP126_C0.1 input optional Private peripheral interrupt  PP127_C0.1 input optional Private peripheral interrupt  PP128_C0.1 input optional Private peripheral interrupt  PP130_C0.1 input optional Private peripheral interrupt  PP131_C0.1 input optional Private peripheral interrupt  PP132_C0.1 input optional Private peripheral interrupt  PP133_C0.1 input optional Private peripheral interrupt  PP134_C0.1 input optional Private pe | haltReason_C0_0   | output | optional | Indicates why core is halted             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|----------|------------------------------------------|
| CP15SDISABLE.CO.0 input optional CP15SDISABLE (active high) PMUIRQ_CO_0 output optional Performance monitor event (active high) SMPEN.CO.0 output optional CPUECTLR.SMPEN current value syncCluster.CO.0 output optional Cluster synchronization required updateTimer.CO.1 input optional Private peripheral interrupt PP116.CO.1 input optional Private peripheral interrupt PP118.CO.1 input optional Private peripheral interrupt PP119.CO.1 input optional Private peripheral interrupt PP119.CO.1 input optional Private peripheral interrupt PP120.CO.1 input optional Private peripheral interrupt PP121.CO.1 input optional Private peripheral interrupt PP122.CO.1 input optional Private peripheral interrupt PP123.CO.1 input optional Private peripheral interrupt PP124.CO.1 input optional Private peripheral interrupt PP125.CO.1 input optional Private peripheral interrupt PP126.CO.1 input optional Private peripheral interrupt PP127.CO.1 input optional Private peripheral interrupt PP128.CO.1 input optional Private peripheral interrupt PP129.CO.1 input optional Private peripheral interrupt PP130.CO.1 input optional Private peripheral interrupt PP130.CO.1 input optional Private peripheral interrupt PP130.CO.1 input optional Private peripheral interrupt PP131.CO.1 input optional Private peripheral interrupt CNTVIRQ.CO.1 output optional Private peripheral interrupt PP131.CO.1 input optional Configure event (active high) CNTPNSIRQ.CO.1 output optional Private peripheral interrupt CNTVIRQ.CO.1 input optional Configure AArch64 Reset Vector Base Address at reset (SCTLR.EE)  CFGEND.CO.1 input optional Processor r |                   |        |          | -                                        |
| CP15SDISABLE.CO.0 input optional OP15SDISABLE (active high) PMUIRQ.CO.0 output optional OP15SDISABLE (active high) SMPEN.CO.0 output optional Cluster synchronization required updateTimer.CO.0 output optional Internal timer update PPII6.CO.1 input optional Private peripheral interrupt PPI17.CO.1 input optional Private peripheral interrupt PPI19.CO.1 input optional Private peripheral interrupt PPI19.CO.1 input optional Private peripheral interrupt PPI20.CO.1 input optional Private peripheral interrupt PPI20.CO.1 input optional Private peripheral interrupt PPI21.CO.1 input optional Private peripheral interrupt PPI22.CO.1 input optional Private peripheral interrupt PPI23.CO.1 input optional Private peripheral interrupt PPI24.CO.1 input optional Private peripheral interrupt PPI25.CO.1 input optional Private peripheral interrupt PPI26.CO.1 input optional Private peripheral interrupt PPI27.CO.1 input optional Private peripheral interrupt PPI28.CO.1 input optional Private peripheral interrupt PPI29.CO.1 input optional Private peripheral interrupt PPI29.CO.1 input optional Private peripheral interrupt PPI30.CO.1 input optional Private peripheral interrupt PPI31.CO.1 output optional Private peripheral | AALSEVEITT-CO-0   | mpat   | optional | 01                                       |
| SMPEN.CO.0 output optional CPUECTLR.SMPEN current value syncCluster.CO.0 output optional UnderTimer.CO.0 output optional Internal timer update Internal timer update Internal interrupt optional Private peripheral interrupt Internal Internal interrupt Internal Internal interrupt Internal Internation Internal Internation Internal Internal Internal Internal Internal Internal Inte | CP15SDISABLE_C0_0 | input  | optional | ,                                        |
| syncCluster.CO.0 output optional cluster synchronization required updateTimer.CO.0 output optional Internal timer update PPII6.CO.1 input optional Private peripheral interrupt PPII7.CO.1 input optional Private peripheral interrupt PPII8.CO.1 input optional Private peripheral interrupt PPII9.CO.1 input optional Private peripheral interrupt PPI20.CO.1 input optional Private peripheral interrupt PPI21.CO.1 input optional Private peripheral interrupt PPI21.CO.1 input optional Private peripheral interrupt PPI22.CO.1 input optional Private peripheral interrupt PPI23.CO.1 input optional Private peripheral interrupt PPI24.CO.1 input optional Private peripheral interrupt PPI25.CO.1 input optional Private peripheral interrupt PPI25.CO.1 input optional Private peripheral interrupt PPI27.CO.1 input optional Private peripheral interrupt PPI28.CO.1 input optional Private peripheral interrupt PPI29.CO.1 input optional Private peripheral interrupt PPI29.CO.1 input optional Private peripheral interrupt PPI30.CO.1 input optional Private peripheral interrupt PPI31.CO.1 input optional Private peripheral interrupt PPI31.CO.1 input optional Private peripheral interrupt PPI31.CO.1 output optional EL1 Virtual timer event (active high) CNTPSIRQ.CO.1 output optional EL2 Physical timer event (active high) CNTPHPIRQ.CO.1 output optional EL3 Physical timer event (active high) CNTPHPIRQ.CO.1 output optional IRQ wakeup FIQOUT.CO.1 output optional FIQ wakeup FIQOUT.CO.1 output optional Register width state at reset VINITHI.CO.1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32.CO.1 input optional Configure exception endianness (SCTLR.EE)  CFGTE.CO.1 input optional Processor reset, active high (negation of nFIQ) irq.CO.1 input optional FIQ interrupt, active high (negation of nFIQ) irq.CO.1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                          | PMUIRQ_C0_0       | _      |          | ` _ /                                    |
| pPII6_C0_1 input optional private peripheral interrupt pPII9_C0_1 input optional private peripheral interrupt pPII8_C0_1 output optional pPII8_ | SMPEN_C0_0        | output | optional | CPUECTLR.SMPEN current value             |
| PPI16_CO_1 input optional Private peripheral interrupt PPI18_CO_1 input optional Private peripheral interrupt PPI19_CO_1 input optional Private peripheral interrupt PPI19_CO_1 input optional Private peripheral interrupt PPI20_CO_1 input optional Private peripheral interrupt PPI21_CO_1 input optional Private peripheral interrupt PPI22_CO_1 input optional Private peripheral interrupt PPI23_CO_1 input optional Private peripheral interrupt PPI23_CO_1 input optional Private peripheral interrupt PPI24_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI30_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 output optional Private peripheral interrupt PPI31_CO_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_CO_1 output optional EL2 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHIRC_CO_1 output optional EL3 Physical timer event (active high) CNTPMIRC_CO_1 output optional EL3 Physical timer event (active high) CNTPMIRC_CO_1 output optional EC3 Physical timer event (active high) CNTPMIRC_CO_1 input optional Pi3 Processor reset, active high (negation of nFIQ)  CNTPMIRC_CO_1 input optional Pi3 | syncCluster_C0_0  | output | optional | Cluster synchronization required         |
| PPI17_C0_1 input optional Private peripheral interrupt PPI18_C0_1 input optional Private peripheral interrupt PPI19_C0_1 input optional Private peripheral interrupt PPI20_C0_1 input optional Private peripheral interrupt PPI21_C0_1 input optional Private peripheral interrupt PPI21_C0_1 input optional Private peripheral interrupt PPI23_C0_1 input optional Private peripheral interrupt PPI24_C0_1 input optional Private peripheral interrupt PPI25_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional EL1 Virtual timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional FIQ wakeup FIQOUT_C0_1 output optional RQ wakeup FIQOUT_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Configure exception endianness (SCTLR_EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR_TE)  reset_C0_1 input optional Processor reset, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                      | updateTimer_C0_0  | output | optional | Internal timer update                    |
| PPI18.C0.1 input optional Private peripheral interrupt PPI20.C0.1 input optional Private peripheral interrupt PPI21.C0.1 input optional Private peripheral interrupt PPI21.C0.1 input optional Private peripheral interrupt PPI23.C0.1 input optional Private peripheral interrupt PPI23.C0.1 input optional Private peripheral interrupt PPI25.C0.1 input optional Private peripheral interrupt PPI25.C0.1 input optional Private peripheral interrupt PPI25.C0.1 input optional Private peripheral interrupt PPI28.C0.1 input optional Private peripheral interrupt PPI29.C0.1 input optional Private peripheral interrupt PPI29.C0.1 input optional Private peripheral interrupt PPI30.C0.1 input optional Private peripheral interrupt PPI31.C0.1 input optional Private peripheral interrupt PPI31.C0.1 input optional Private peripheral interrupt PPI31.C0.1 output optional Private peripheral interrupt PPI31.C0.1 output optional Private peripheral interrupt PPI31.C0.1 output optional EL1 Virtual timer event (active high) CNTPSIRQ.C0.1 output optional EL3 Physical timer event (active high) CNTPHPIRQ.C0.1 output optional EL1 Physical timer event (active high) CNTPHPIRQ.C0.1 output optional PIQ wakeup  CNTPHPIRQ.C0.1 output optional RQ wakeup  RVBARADDRx.C0.1 input optional PIQ wakeup  RVBARADDRx.C0.1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32.C0.1 input optional Configure Exception endianness (SCTLR.EE)  CFGEND.C0.1 input optional Processor reset, active high  CNTPRICE Configure exception state at reset (SCTLR.TE)  reset.C0.1 input optional Processor reset, active high (negation of nFIQ)  irq.C0.1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                           | PPI16_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI19_CO_1 input optional Private peripheral interrupt PPI21_CO_1 input optional Private peripheral interrupt PPI22_CO_1 input optional Private peripheral interrupt PPI23_CO_1 input optional Private peripheral interrupt PPI23_CO_1 input optional Private peripheral interrupt PPI24_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI26_CO_1 input optional Private peripheral interrupt PPI28_CO_1 input optional Private peripheral interrupt PPI28_CO_1 input optional Private peripheral interrupt PPI30_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 output optional Private peripheral interrupt PPI31_CO_1 output optional Private peripheral interrupt PPI31_CO_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL1 Physical timer event (active high) IRQOUT_CO_1 output optional IRQ wakeup  FIQOUT_CO_1 output optional PIQ wakeup  FIQOUT_CO_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_CO_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_CO_1 input optional Processor reset, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PPI17_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI20_C0_1 input optional Private peripheral interrupt PPI21_C0_1 input optional Private peripheral interrupt PPI22_C0_1 input optional Private peripheral interrupt PPI23_C0_1 input optional Private peripheral interrupt PPI24_C0_1 input optional Private peripheral interrupt PPI24_C0_1 input optional Private peripheral interrupt PPI25_C0_1 input optional Private peripheral interrupt PPI26_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 output optional Private peripheral interrupt CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPNSIRQ_C0_1 output optional EL2 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional EL2 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional IRQ wakeup FIQOUT_C0_1 output optional FIQ wakeup  FIQOUT_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGEND_C0_1 input optional Configure exception state at reset (SCTLR.TE)  CFGEND_C0_1 input optional Processor reset, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | PPI18_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI21_CO_1 input optional Private peripheral interrupt PPI22_CO_1 input optional Private peripheral interrupt PPI23_CO_1 input optional Private peripheral interrupt PPI24_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI26_CO_1 input optional Private peripheral interrupt PPI28_CO_1 input optional Private peripheral interrupt PPI28_CO_1 input optional Private peripheral interrupt PPI30_CO_1 input optional Private peripheral interrupt PPI30_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 output optional EL1 Virtual timer event (active high) CNTPNSIRQ_CO_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional RQ wakeup FIQOUT_CO_1 output optional FIQ wakeup FIQOUT_CO_1 input optional Configure AArch64 Reset Vector Base Address at reset VINITHL_CO_1 input optional Configure exception endianness (SCTLR.EE)  CFGEND_CO_1 input optional Configure exception state at reset (SCTLR.TE)  reset_CO_1 input optional Processor reset, active high (negation of nFIQ) irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PPI19_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI22_C0_1 input optional Private peripheral interrupt PPI23_C0_1 input optional Private peripheral interrupt PPI24_C0_1 input optional Private peripheral interrupt PPI25_C0_1 input optional Private peripheral interrupt PPI26_C0_1 input optional Private peripheral interrupt PPI26_C0_1 input optional Private peripheral interrupt PPI27_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 output optional Private peripheral interrupt PPI31_C0_1 output optional EL1 Virtual timer event (active high) CNTPNSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional EL1 Physical timer event (active high) IRQOUT_C0_1 output optional IRQ wakeup FIQOUT_C0_1 output optional FIQ wakeup FIQOUT_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset VINITHL_C0_1 input optional Configure exception endianness (SCTLR_EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR_TE)  reset_C0_1 input optional Processor reset, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PPI20_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI23.C0.1 input optional Private peripheral interrupt PPI24.C0.1 input optional Private peripheral interrupt PPI25.C0.1 input optional Private peripheral interrupt PPI26.C0.1 input optional Private peripheral interrupt PPI27.C0.1 input optional Private peripheral interrupt PPI28.C0.1 input optional Private peripheral interrupt PPI29.C0.1 input optional Private peripheral interrupt PPI30.C0.1 input optional Private peripheral interrupt PPI31.C0.1 output optional Private peripheral interrupt CNTVIRQ.C0.1 output optional Private peripheral interrupt CNTPSIRQ.C0.1 output optional EL1 Virtual timer event (active high) CNTPNSIRQ.C0.1 output optional EL3 Physical timer event (active high) CNTPHPIRQ.C0.1 output optional EL1 Physical timer event (active high) CNTPHPIRQ.C0.1 output optional IRQ wakeup FIQOUT.C0.1 output optional IRQ wakeup FIQOUT.C0.1 input optional FIQ wakeup  RVBARADDRx.C0.1 input optional Configure AArch64 Reset Vector Base Address at reset  VINITHI.C0.1 input optional Configure exception endianness (SCTLR.EE)  CFGTE.C0.1 input optional Configure exception state at reset (SCTLR.EE)  reset.C0.1 input optional Processor reset, active high (negation of nFIQ)  irq.C0.1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PPI21_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI24_CO_1 input optional Private peripheral interrupt PPI25_CO_1 input optional Private peripheral interrupt PPI26_CO_1 input optional Private peripheral interrupt PPI27_CO_1 input optional Private peripheral interrupt PPI28_CO_1 input optional Private peripheral interrupt PPI29_CO_1 input optional Private peripheral interrupt PPI30_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 input optional Private peripheral interrupt PPI31_CO_1 output optional Private peripheral interrupt CNTVIRQ_CO_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_CO_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_CO_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_CO_1 output optional IRQ wakeup FIQOUT_CO_1 output optional IRQ wakeup FIQOUT_CO_1 output optional FIQ wakeup RVBARADDRx_CO_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_CO_1 input optional Configure HIVECS mode (SCTLR.V) CFGEND_CO_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_CO_1 input optional Processor reset, active high (negation of nFIQ) irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ) irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PPI22_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI25_C0_1 input optional Private peripheral interrupt PPI26_C0_1 input optional Private peripheral interrupt PPI27_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high) IRQOUT_C0_1 output optional IRQ wakeup FIQOUT_C0_1 output optional FIQ wakeup RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset VINITHI_C0_1 input optional Configure Exception endianness (SCTLR_EE)  CFGTE_C0_1 input optional Configure exception state at reset  CFGTE_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PPI23_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI26_C0_1 input optional Private peripheral interrupt PPI27_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high) IRQOUT_C0_1 output optional IRQ wakeup FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR_V) CFGEND_C0_1 input optional Configure exception endianness (SCTLR_EE)  CFGTE_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PPI24_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI27_C0_1 input optional Private peripheral interrupt PPI28_C0_1 input optional Private peripheral interrupt PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high) IRQOUT_C0_1 output optional IRQ wakeup FIQOUT_C0_1 output optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset VINITHL_C0_1 input optional Configure HIVECS mode (SCTLR.V) CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PPI25_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI28_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt  PPI31_C0_1 input optional Private peripheral interrupt  CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high)  CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high)  CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high)  CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PPI26_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI29_C0_1 input optional Private peripheral interrupt PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt  CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Processor reset, active high  fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PPI27_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI30_C0_1 input optional Private peripheral interrupt PPI31_C0_1 input optional Private peripheral interrupt CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high) CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high) CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high) CNTPHPIRQ_C0_1 output optional input input input optional input input input input optional input input input input optional input i | PPI28_C0_1        | input  | optional | Private peripheral interrupt             |
| PPI31_C0_1 input optional Private peripheral interrupt  CNTVIRQ_C0_1 output optional EL1 Virtual timer event (active high)  CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high)  CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high)  CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Processor reset, active high  fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PPI29_C0_1        | input  | optional | Private peripheral interrupt             |
| CNTVIRQ_CO_1 output optional EL1 Virtual timer event (active high)  CNTPSIRQ_CO_1 output optional EL3 Physical timer event (active high)  CNTPNSIRQ_CO_1 output optional EL1 Physical timer event (active high)  CNTPHPIRQ_CO_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_CO_1 output optional IRQ wakeup  FIQOUT_CO_1 output optional FIQ wakeup  RVBARADDRx_CO_1 input optional Configure AArch64 Reset Vector Base Address at reset  VINITHI_CO_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_CO_1 input optional Configure exception endianness (SCTLR_EE)  CFGTE_CO_1 input optional Processor reset, active high  fiq_CO_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PPI30_C0_1        | input  | optional | Private peripheral interrupt             |
| CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high)  CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high)  CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high  fiq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PPI31_C0_1        | input  | optional | Private peripheral interrupt             |
| CNTPSIRQ_C0_1 output optional EL3 Physical timer event (active high)  CNTPNSIRQ_C0_1 output optional EL1 Physical timer event (active high)  CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high  fiq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CNTVIRQ_C0_1      | output | optional | EL1 Virtual timer event (active high)    |
| CNTPHPIRQ_C0_1 output optional Non-secure EL2 Physical timer event (active high)  IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CNTPSIRQ_C0_1     | output | optional | EL3 Physical timer event (active high)   |
| IRQOUT_C0_1 output optional IRQ wakeup  FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CNTPNSIRQ_C0_1    | output | optional | EL1 Physical timer event (active high)   |
| IRQOUT_C0_1   output optional   IRQ wakeup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CNTPHPIRQ_C0_1    | output | optional | Non-secure EL2 Physical timer event (ac- |
| FIQOUT_C0_1 output optional FIQ wakeup  RVBARADDRx_C0_1 input optional configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   |        |          | tive high)                               |
| RVBARADDRx_C0_1 input optional Configure AArch64 Reset Vector Base Address at reset  AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IRQOUT_C0_1       | output | optional | IRQ wakeup                               |
| dress at reset  AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FIQOUT_C0_1       | output | optional | FIQ wakeup                               |
| AA64nAA32_C0_1 input optional Register width state at reset  VINITHI_C0_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RVBARADDRx_C0_1   | input  | optional | Configure AArch64 Reset Vector Base Ad-  |
| VINITHI_CO_1 input optional Configure HIVECS mode (SCTLR.V)  CFGEND_CO_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_CO_1 input optional Configure exception state at reset (SCTLR.TE)  reset_CO_1 input optional Processor reset, active high fiq_CO_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |        |          | dress at reset                           |
| CFGEND_C0_1 input optional Configure exception endianness (SCTLR.EE)  CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AA64nAA32_C0_1    | input  | optional | Register width state at reset            |
| CFGTE_CO_1 input optional Configure exception state at reset (SCTLR.TE)  reset_CO_1 input optional Processor reset, active high  fiq_CO_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_CO_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VINITHI_C0_1      | input  | optional | Configure HIVECS mode (SCTLR.V)          |
| CFGTE_C0_1 input optional Configure exception state at reset (SCTLR.TE)  reset_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ)  irq_C0_1 input optional IRQ interrupt, active high (negation of nFIQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CFGEND_C0_1       | input  | optional | Configure exception endianness           |
| reset_C0_1 input optional Processor reset, active high fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |        |          | (SCTLR.EE)                               |
| fiq_C0_1 input optional FIQ interrupt, active high (negation of nFIQ) irq_C0_1 input optional IRQ interrupt, active high (negation of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CFGTE_C0_1        | input  | optional |                                          |
| irq_C0_1 input optional IRQ interrupt, active high (negation of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | reset_C0_1        | input  | optional | Processor reset, active high             |
| irq_C0_1 input optional IRQ interrupt, active high (negation of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | fiq_C0_1          | input  | optional | FIQ interrupt, active high (negation of  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |        |          | nFIQ)                                    |
| $  nIRQ \rangle$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | irq_C0_1          | input  | optional | IRQ interrupt, active high (negation of  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |        |          | nIRQ)                                    |

| 0 00 1            |        |          | I.                                                     |
|-------------------|--------|----------|--------------------------------------------------------|
| 0 00 1            |        |          | edge (negation of nSEI)                                |
| vfiq_C0_1         | input  | optional | Virtual FIQ interrupt, active high (negation of nVFIQ) |
| virg_C0_1         | input  | optional | Virtual IRQ interrupt, active high (nega-              |
| *                 | •      | •        | tion of nVIRQ)                                         |
| vsei_C0_1         | input  | optional | Virtual system error interrupt, active on              |
|                   |        |          | rising edge (negation of nVSEI)                        |
| haltReason_C0_1   | output | optional | Indicates why core is halted                           |
| AXI_SLVERR_C0_1   | input  | optional | AXI external abort type (DECERR=0,                     |
|                   |        |          | SLVERR=1)                                              |
| CP15SDISABLE_C0_1 | input  | optional | CP15SDISABLE (active high)                             |
| PMUIRQ_C0_1       | output | optional | Performance monitor event (active high)                |
| SMPEN_C0_1        | output | optional | CPUECTLR.SMPEN current value                           |
| syncCluster_C0_1  | output | optional | Cluster synchronization required                       |
| updateTimer_C0_1  | output | optional | Internal timer update                                  |
| PPI16_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI17_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI18_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI19_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI20_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI21_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI22_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI23_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI24_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI25_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI26_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI27_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI28_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI29_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI30_C0_2        | input  | optional | Private peripheral interrupt                           |
| PPI31_C0_2        | input  | optional | Private peripheral interrupt                           |
| CNTVIRQ_C0_2      | output | optional | EL1 Virtual timer event (active high)                  |
| CNTPSIRQ_C0_2     | output | optional | EL3 Physical timer event (active high)                 |
| CNTPNSIRQ_C0_2    | output | optional | EL1 Physical timer event (active high)                 |
| CNTPHPIRQ_C0_2    | output | optional | Non-secure EL2 Physical timer event (ac-               |
|                   |        |          | tive high)                                             |
| IRQOUT_C0_2       | output | optional | IRQ wakeup                                             |
| FIQOUT_C0_2       | output | optional | FIQ wakeup                                             |
| RVBARADDRx_C0_2   | input  | optional | Configure AArch64 Reset Vector Base Ad-                |
|                   |        |          | dress at reset                                         |
| AA64nAA32_C0_2    | input  | optional | Register width state at reset                          |
| VINITHI_C0_2      | input  | optional | Configure HIVECS mode (SCTLR.V)                        |
| CFGEND_C0_2       | input  | optional | Configure exception endianness (SCTLR.EE)              |

| CFGTE_C0_2        | input  | optional | Configure exception state at reset (SCTLR.TE)                             |
|-------------------|--------|----------|---------------------------------------------------------------------------|
| reset_C0_2        | input  | optional | Processor reset, active high                                              |
| fiq_C0_2          | input  | optional | FIQ interrupt, active high (negation of nFIQ)                             |
| irq_C0_2          | input  | optional | IRQ interrupt, active high (negation of nIRQ)                             |
| sei_C0_2          | input  | optional | System error interrupt, active on rising edge (negation of nSEI)          |
| vfiq_C0_2         | input  | optional | Virtual FIQ interrupt, active high (negation of nVFIQ)                    |
| virq_C0_2         | input  | optional | Virtual IRQ interrupt, active high (negation of nVIRQ)                    |
| vsei_C0_2         | input  | optional | Virtual system error interrupt, active on rising edge (negation of nVSEI) |
| haltReason_C0_2   | output | optional | Indicates why core is halted                                              |
| AXI_SLVERR_C0_2   | input  | optional | AXI external abort type (DECERR=0,                                        |
|                   |        |          | SLVERR=1)                                                                 |
| CP15SDISABLE_C0_2 | input  | optional | CP15SDISABLE (active high)                                                |
| PMUIRQ_C0_2       | output | optional | Performance monitor event (active high)                                   |
| SMPEN_C0_2        | output | optional | CPUECTLR.SMPEN current value                                              |
| syncCluster_C0_2  | output | optional | Cluster synchronization required                                          |
| updateTimer_C0_2  | output | optional | Internal timer update                                                     |
| PPI16_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI17_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI18_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI19_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI20_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI21_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI22_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI23_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI24_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI25_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI26_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI27_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI28_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI29_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI30_C0_3        | input  | optional | Private peripheral interrupt                                              |
| PPI31_C0_3        | input  | optional | Private peripheral interrupt                                              |
| CNTVIRQ_C0_3      | output | optional | EL1 Virtual timer event (active high)                                     |
| CNTPSIRQ_C0_3     | output | optional | EL3 Physical timer event (active high)                                    |
| CNTPNSIRQ_C0_3    | output | optional | EL1 Physical timer event (active high)                                    |
| CNTPHPIRQ_C0_3    | output | optional | Non-secure EL2 Physical timer event (ac-                                  |
| •                 |        |          | tive high)                                                                |
| IRQOUT_C0_3       | output | optional | IRQ wakeup                                                                |

| FIQOUT_C0_3       | output | optional | FIQ wakeup                                   |
|-------------------|--------|----------|----------------------------------------------|
| RVBARADDRx_C0_3   | input  | optional | Configure AArch64 Reset Vector Base Ad-      |
|                   |        | _        | dress at reset                               |
| AA64nAA32_C0_3    | input  | optional | Register width state at reset                |
| VINITHI_C0_3      | input  | optional | Configure HIVECS mode (SCTLR.V)              |
| CFGEND_C0_3       | input  | optional | Configure exception endianness               |
|                   |        |          | (SCTLR.EE)                                   |
| CFGTE_C0_3        | input  | optional | Configure exception state at reset           |
|                   |        |          | (SCTLR.TE)                                   |
| reset_C0_3        | input  | optional | Processor reset, active high                 |
| fiq_C0_3          | input  | optional | FIQ interrupt, active high (negation of      |
|                   |        |          | nFIQ)                                        |
| irq_C0_3          | input  | optional | IRQ interrupt, active high (negation of      |
|                   |        |          | nIRQ)                                        |
| sei_C0_3          | input  | optional | System error interrupt, active on rising     |
| 0.00              |        |          | edge (negation of nSEI)                      |
| vfiq_C0_3         | input  | optional | Virtual FIQ interrupt, active high (nega-    |
|                   |        |          | tion of nVFIQ)                               |
| virq_C0_3         | input  | optional | Virtual IRQ interrupt, active high (nega-    |
| 1.000             |        |          | tion of nVIRQ)                               |
| vsei_C0_3         | input  | optional | Virtual system error interrupt, active on    |
| 1 1 1 2 60 0      |        |          | rising edge (negation of nVSEI)              |
| haltReason_C0_3   | output | optional | Indicates why core is halted                 |
| AXI_SLVERR_C0_3   | input  | optional | AXI external abort type (DECERR=0, SLVERR=1) |
| CP15SDISABLE_C0_3 | input  | optional | CP15SDISABLE (active high)                   |
| PMUIRQ_C0_3       | output | optional | Performance monitor event (active high)      |
| SMPEN_C0_3        | output | optional | CPUECTLR.SMPEN current value                 |
| syncCluster_C0_3  | output | optional | Cluster synchronization required             |
| updateTimer_C0_3  | output | optional | Internal timer update                        |
| PPI16_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI17_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI18_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI19_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI20_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI21_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI22_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI23_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI24_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI25_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI26_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI27_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI28_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI29_C1_0        | input  | optional | Private peripheral interrupt                 |
| PPI30_C1_0        | input  | optional | Private peripheral interrupt                 |
| 11100_01_0        | mpau   | opuonar  | 1 11,000 poripriorar moorrapo                |

| PPI31_C1_0             | input  | optional | Private peripheral interrupt              |
|------------------------|--------|----------|-------------------------------------------|
| CNTVIRQ_C1_0           | output | optional | EL1 Virtual timer event (active high)     |
| CNTPSIRQ_C1_0          | output | optional | EL3 Physical timer event (active high)    |
| CNTPNSIRQ_C1_0         | output | optional | EL1 Physical timer event (active high)    |
| CNTPHPIRQ_C1_0         | output | optional | Non-secure EL2 Physical timer event (ac-  |
| ·                      | _      | -        | tive high)                                |
| IRQOUT_C1_0            | output | optional | IRQ wakeup                                |
| FIQOUT_C1_0            | output | optional | FIQ wakeup                                |
| CLUSTERIDAFF1_C1       | input  | optional | Configure MPIDR.Aff1                      |
| CLUSTERIDAFF2_C1       | input  | optional | Configure MPIDR.Aff2                      |
| CLUSTERIDAFF3_C1       | input  | optional | Configure MPIDR.Aff3                      |
| RVBARADDRx_C1_0        | input  | optional | Configure AArch64 Reset Vector Base Ad-   |
|                        |        |          | dress at reset                            |
| AA64nAA32_C1_0         | input  | optional | Register width state at reset             |
| VINITHI_C1_0           | input  | optional | Configure HIVECS mode (SCTLR.V)           |
| CFGEND_C1_0            | input  | optional | Configure exception endianness            |
|                        |        |          | (SCTLR.EE)                                |
| CFGTE_C1_0             | input  | optional | Configure exception state at reset        |
|                        |        |          | (SCTLR.TE)                                |
| reset_C1_0             | input  | optional | Processor reset, active high              |
| fiq_C1_0               | input  | optional | FIQ interrupt, active high (negation of   |
|                        |        |          | nFIQ)                                     |
| irq_C1_0               | input  | optional | IRQ interrupt, active high (negation of   |
|                        |        |          | nIRQ)                                     |
| sei_C1_0               | input  | optional | System error interrupt, active on rising  |
|                        |        |          | edge (negation of nSEI)                   |
| vfiq_C1_0              | input  | optional | Virtual FIQ interrupt, active high (nega- |
|                        |        |          | tion of nVFIQ)                            |
| virq_C1_0              | input  | optional | Virtual IRQ interrupt, active high (nega- |
|                        |        |          | tion of nVIRQ)                            |
| vsei_C1_0              | input  | optional | Virtual system error interrupt, active on |
|                        |        |          | rising edge (negation of nVSEI)           |
| haltReason_C1_0        | output | optional | Indicates why core is halted              |
| AXI_SLVERR_C1_0        | input  | optional | AXI external abort type (DECERR=0,        |
| CD LECTION AND THE CLA |        |          | SLVERR=1)                                 |
| CP15SDISABLE_C1_0      | input  | optional | CP15SDISABLE (active high)                |
| PMUIRQ_C1_0            | output | optional | Performance monitor event (active high)   |
| SMPEN_C1_0             | output | optional | CPUECTLR.SMPEN current value              |
| syncCluster_C1_0       | output | optional | Cluster synchronization required          |
| updateTimer_C1_0       | output | optional | Internal timer update                     |
| PPI16_C1_1             | input  | optional | Private peripheral interrupt              |
| PPI17_C1_1             | input  | optional | Private peripheral interrupt              |
| PPI18_C1_1             | input  | optional | Private peripheral interrupt              |
| PPI19_C1_1             | input  | optional | Private peripheral interrupt              |
| PPI20_C1_1             | input  | optional | Private peripheral interrupt              |

| PPI21_C1_1        | input    | optional | Private peripheral interrupt                                              |
|-------------------|----------|----------|---------------------------------------------------------------------------|
| PPI22_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI23_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI24_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI25_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI26_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI27_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI28_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI29_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI30_C1_1        | input    | optional | Private peripheral interrupt                                              |
| PPI31_C1_1        | input    | optional | Private peripheral interrupt                                              |
| CNTVIRQ_C1_1      | output   | optional | EL1 Virtual timer event (active high)                                     |
| CNTPSIRQ_C1_1     | output   | optional | EL3 Physical timer event (active high)                                    |
| CNTPNSIRQ_C1_1    | output   | optional | EL1 Physical timer event (active high)                                    |
| CNTPHPIRQ_C1_1    | output   | optional | Non-secure EL2 Physical timer event (ac-                                  |
|                   | _        |          | tive high)                                                                |
| IRQOUT_C1_1       | output   | optional | IRQ wakeup                                                                |
| FIQOUT_C1_1       | output   | optional | FIQ wakeup                                                                |
| RVBARADDRx_C1_1   | input    | optional | Configure AArch64 Reset Vector Base Ad-                                   |
|                   |          |          | dress at reset                                                            |
| AA64nAA32_C1_1    | input    | optional | Register width state at reset                                             |
| VINITHI_C1_1      | input    | optional | Configure HIVECS mode (SCTLR.V)                                           |
| CFGEND_C1_1       | input    | optional | Configure exception endianness                                            |
|                   |          |          | (SCTLR.EE)                                                                |
| CFGTE_C1_1        | input    | optional | Configure exception state at reset                                        |
|                   |          |          | (SCTLR.TE)                                                                |
| reset_C1_1        | input    | optional | Processor reset, active high                                              |
| fiq_C1_1          | input    | optional | FIQ interrupt, active high (negation of                                   |
|                   |          |          | nFIQ)                                                                     |
| irq_C1_1          | input    | optional | IRQ interrupt, active high (negation of                                   |
|                   |          |          | nIRQ)                                                                     |
| sei_C1_1          | input    | optional | System error interrupt, active on rising                                  |
| C C1 1            | . ,      | , 1      | edge (negation of nSEI)                                                   |
| vfiq_C1_1         | input    | optional | Virtual FIQ interrupt, active high (nega-                                 |
| wing C1 1         | :        | on4: 1   | tion of nVFIQ)                                                            |
| virq_C1_1         | input    | optional | Virtual IRQ interrupt, active high (negation of pVIRO)                    |
| vsei_C1_1         | innert   | ontional | tion of nVIRQ)                                                            |
| vsel_C1_1         | input    | optional | Virtual system error interrupt, active on rising edge (negation of nVSEI) |
| haltReason_C1_1   | output   | optional | Indicates why core is halted                                              |
| AXI_SLVERR_C1_1   | input    | optional | AXI external abort type (DECERR=0,                                        |
|                   | լ ութան  | орионаг  | SLVERR=1)                                                                 |
| CP15SDISABLE_C1_1 | input    | optional | CP15SDISABLE (active high)                                                |
| PMUIRQ_C1_1       | output   | optional | Performance monitor event (active high)                                   |
| SMPEN_C1_1        | output   | optional | CPUECTLR.SMPEN current value                                              |
| DIVIT TIN_OT_T    | - Ծութու | орионаг  | OF OF OFFICIAL FIN CUITEIL VALUE                                          |

| syncCluster_C1_1         | output | optional     | Cluster synchronization required          |
|--------------------------|--------|--------------|-------------------------------------------|
| updateTimer_C1_1         | output | optional     | Internal timer update                     |
| PPI16_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI17_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI18_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI19_C1_2               | _      | optional     |                                           |
| PPI20_C1_2               | input  | _            | Private peripheral interrupt              |
| PPI20_C1_2<br>PPI21_C1_2 | input  | optional     | Private peripheral interrupt              |
|                          | input  | optional     | Private peripheral interrupt              |
| PPI22_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI23_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI24_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI25_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI26_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI27_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI28_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI29_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI30_C1_2               | input  | optional     | Private peripheral interrupt              |
| PPI31_C1_2               | input  | optional     | Private peripheral interrupt              |
| CNTVIRQ_C1_2             | output | optional     | EL1 Virtual timer event (active high)     |
| CNTPSIRQ_C1_2            | output | optional     | EL3 Physical timer event (active high)    |
| CNTPNSIRQ_C1_2           | output | optional     | EL1 Physical timer event (active high)    |
| CNTPHPIRQ_C1_2           | output | optional     | Non-secure EL2 Physical timer event (ac-  |
|                          |        |              | tive high)                                |
| IRQOUT_C1_2              | output | optional     | IRQ wakeup                                |
| FIQOUT_C1_2              | output | optional     | FIQ wakeup                                |
| RVBARADDRx_C1_2          | input  | optional     | Configure AArch64 Reset Vector Base Ad-   |
|                          |        |              | dress at reset                            |
| AA64nAA32_C1_2           | input  | optional     | Register width state at reset             |
| VINITHI_C1_2             | input  | optional     | Configure HIVECS mode (SCTLR.V)           |
| CFGEND_C1_2              | input  | optional     | Configure exception endianness            |
|                          | •      | -            | (SCTLR.EE)                                |
| CFGTE_C1_2               | input  | optional     | Configure exception state at reset        |
|                          | _      | •            | (SCTLR.TE)                                |
| reset_C1_2               | input  | optional     | Processor reset, active high              |
| fiq_C1_2                 | input  | optional     | FIQ interrupt, active high (negation of   |
| 4-3                      |        | · F          | nFIQ)                                     |
| irq_C1_2                 | input  | optional     | IRQ interrupt, active high (negation of   |
| 4-0                      |        | - F          | nIRQ)                                     |
| sei_C1_2                 | input  | optional     | System error interrupt, active on rising  |
|                          | 1      | . I          | edge (negation of nSEI)                   |
| vfiq_C1_2                | input  | optional     | Virtual FIQ interrupt, active high (nega- |
| ·                        |        | - F 01011001 | tion of nVFIQ)                            |
| virq_C1_2                | input  | optional     | Virtual IRQ interrupt, active high (nega- |
|                          |        | op monen     | tion of nVIRQ)                            |
|                          |        |              | 01011 01 11 ( 1100)                       |

| vsei_C1_2         | input           | optional | Virtual system error interrupt, active on     |
|-------------------|-----------------|----------|-----------------------------------------------|
| VSEI_CI_Z         | прис            | optional | rising edge (negation of nVSEI)               |
| haltReason_C1_2   | output          | optional | Indicates why core is halted                  |
| AXI_SLVERR_C1_2   | output<br>input | optional | AXI external abort type (DECERR=0,            |
| AAI_SLVERR_C1_2   | Input           | орионаг  | SLVERR=1)                                     |
| CP15SDISABLE_C1_2 | input           | optional | CP15SDISABLE (active high)                    |
| PMUIRQ_C1_2       | output          | optional | Performance monitor event (active high)       |
| SMPEN_C1_2        | output          | optional | CPUECTLR.SMPEN current value                  |
| syncCluster_C1_2  | output          | optional | Cluster synchronization required              |
| updateTimer_C1_2  | output          | optional | Internal timer update                         |
| PPI16_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI17_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI18_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI19_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI20_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI21_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI22_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI23_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI24_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI25_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI26_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI27_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI28_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI29_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI30_C1_3        | input           | optional | Private peripheral interrupt                  |
| PPI31_C1_3        | input           | optional | Private peripheral interrupt                  |
| CNTVIRQ_C1_3      | output          | optional | EL1 Virtual timer event (active high)         |
| CNTPSIRQ_C1_3     | output          | optional | EL3 Physical timer event (active high)        |
| CNTPNSIRQ_C1_3    | output          | optional | EL1 Physical timer event (active high)        |
| CNTPHPIRQ_C1_3    | output          | optional | Non-secure EL2 Physical timer event (ac-      |
|                   |                 |          | tive high)                                    |
| IRQOUT_C1_3       | output          | optional | IRQ wakeup                                    |
| FIQOUT_C1_3       | output          | optional | FIQ wakeup                                    |
| RVBARADDRx_C1_3   | input           | optional | Configure AArch64 Reset Vector Base Ad-       |
|                   |                 |          | dress at reset                                |
| AA64nAA32_C1_3    | input           | optional | Register width state at reset                 |
| VINITHI_C1_3      | input           | optional | Configure HIVECS mode (SCTLR.V)               |
| CFGEND_C1_3       | input           | optional | Configure exception endianness (SCTLR.EE)     |
| CFGTE_C1_3        | input           | optional | Configure exception state at reset (SCTLR.TE) |
| reset_C1_3        | input           | optional | Processor reset, active high                  |
| fiq_C1_3          | input           | optional | FIQ interrupt, active high (negation of       |
| -                 | •               | •        | nFIQ)                                         |

| irq_C1_3          | input  | optional | IRQ interrupt, active high (negation of   |
|-------------------|--------|----------|-------------------------------------------|
|                   |        |          | nIRQ)                                     |
| sei_C1_3          | input  | optional | System error interrupt, active on rising  |
|                   |        |          | edge (negation of nSEI)                   |
| vfiq_C1_3         | input  | optional | Virtual FIQ interrupt, active high (nega- |
|                   |        |          | tion of nVFIQ)                            |
| virq_C1_3         | input  | optional | Virtual IRQ interrupt, active high (nega- |
|                   |        |          | tion of nVIRQ)                            |
| vsei_C1_3         | input  | optional | Virtual system error interrupt, active on |
|                   |        |          | rising edge (negation of nVSEI)           |
| haltReason_C1_3   | output | optional | Indicates why core is halted              |
| AXI_SLVERR_C1_3   | input  | optional | AXI external abort type (DECERR=0,        |
|                   |        |          | SLVERR=1)                                 |
| CP15SDISABLE_C1_3 | input  | optional | CP15SDISABLE (active high)                |
| PMUIRQ_C1_3       | output | optional | Performance monitor event (active high)   |
| SMPEN_C1_3        | output | optional | CPUECTLR.SMPEN current value              |
| syncCluster_C1_3  | output | optional | Cluster synchronization required          |
| updateTimer_C1_3  | output | optional | Internal timer update                     |

Table 6.1: Net Ports

## FIFO Ports

This model has no FIFO ports.

### Formal Parameters

| Name                                  | Type    | Description                                                 |
|---------------------------------------|---------|-------------------------------------------------------------|
| disableGICModel                       | Boolean | Disable the internal GIC model entirely                     |
| enableGICv3                           | Boolean | Enable/disable GICv3 support                                |
| enableGICv2_64kB_Page                 | Boolean | Enable 64kB page size for GICv2 memory-mapped regis-        |
|                                       |         | ter groups (Xilinx Zynq Ultrascale support)                 |
| supportSTATUSR                        | Boolean | Enable/disable support for GICv3 GIC[CDV]_STATUSR           |
|                                       |         | registers                                                   |
| distinctMTCores                       | Boolean | For multi-threaded (MT) processors, simulate threads as     |
|                                       |         | separate cores (otherwise, simulate MT threads as a single  |
|                                       |         | entity)                                                     |
| override_clusterVariants              | String  | Specifies a comma-separated list of cluster variant names   |
|                                       |         | in this multicluster                                        |
| $override\_timerScaleFactor$          | Uns32   | Specifies the fraction of MIPS rate to use for MPCore       |
|                                       |         | timers (generic timers or global/local/watchdogs depend-    |
|                                       |         | ing on implementation). Defaults to 20 for generic timers,  |
|                                       |         | 2 for others                                                |
| override_GICD_NSACRPresent            | Boolean | Specifies that optional GICD_NSACR distributor regis-       |
|                                       |         | ters are present (GICv2 only)                               |
| override_GICD_PPISRPresent            | Boolean | Specifies that implementation-specific GICD_PPISR dis-      |
|                                       |         | tributor register is present (GICv1 ICDPPIS/ICPPISR,        |
|                                       |         | GICv1 and GICv2 only)                                       |
| override_GICD_SPISRPresent            | Boolean | Specifies that implementation-specific GICD_SPISR dis-      |
| ara o Division D                      | *** 0.4 | tributor registers are present (GICv1 ICDSPIS/ICSPISR)      |
| override_GICv3_DistributorBase        | Uns64   | Specify distributor register block base address (GICv3      |
| II CIC O FINIUED                      | D 1     | only)                                                       |
| override_GICv3_E1NWFPresent           | Boolean | Specifies that GICR_CTLR.E1NWF is implemented               |
| il did ppint i                        | TT 00   | (GICv3 only)                                                |
| override_GIC_PPIMask                  | Uns32   | Specify bitmask of implemented PPIs in the GIC (e.g.        |
| · · · · · · · · · · · · · · · · · · · | D 1     | ID16 is 0x0001, ID31 is 0x8000)                             |
| override_GICCDISABLE                  | Boolean | Specify initial value of GICCDISABLE                        |
| override_GICC_IIDR                    | Uns32   | Override GICC_IIDR register (GICv1 ICCIIDR)                 |
| override_GICD_TYPER                   | Uns32   | Override GICD_TYPER register (GICv1 ICDICTR)                |
| override_GICD_TYPER_ITLines           | Uns32   | Override ITLinesNumber field of GICD_TYPER register         |
| :1 CICD TWDED DOD!                    | D 1     | (GICv1 ICDICTR)                                             |
| override_GICD_TYPER_ESPI              | Boolean | Override ESPI field of GICD_TYPER register (GICv3.1         |
|                                       | Uns32   | and later) Override ESPL-range field of GICD_TYPER register |
| override_GICD_TYPER_ESPI_range        | Uns32   |                                                             |
| i-L CICD ICECDN                       | II 90   | (GICv3.1 and later)                                         |
| override_GICD_ICFGRN                  | Uns32   | Override reset value of GICD_ICFGR2GICD_ICFGRn              |
| : 1- CICD HDD                         | II 99   | (GICv1 ICDICFR2ICDICFRn)                                    |
| override_GICD_IIDR                    | Uns32   | Override GICD_IIDR register (GICv1 ICDIIDR)                 |

| override_GICH_VTR          | Uns32 | Override GICH_VTR register                      |
|----------------------------|-------|-------------------------------------------------|
| override_GICR_IIDR         | Uns32 | Override GICR_IIDR register (GICv3 and later)   |
| override_GICR_TYPER        | Uns64 | Override GICR_TYPER register (GICv3 and later)  |
| override_GICR_TYPER_PPInum | Uns32 | Override PPInum field of GICR_TYPER register    |
|                            |       | (GICv3.1 and later)                             |
| override_GITS_IIDR         | Uns32 | Override GITS_IIDR register (GICv3 and later)   |
| override_GITS_TYPER        | Uns64 | Override GITS_TYPER register (GICv3 and later)  |
| override_ICCPMRBits        | Uns32 | Specify the number of writable bits in GICC_PMR |
|                            |       | (GICv1 ICCPMR)                                  |
| override_minICCBPR         | Uns32 | Specify the minimum possible value for GICC_BPR |
|                            |       | (GICv1 ICCBPR)                                  |

Table 8.1: Parameters that can be set in: CLUSTER\_GROUP

#### 8.1 Parameter values and limits

These are the formal parameter limits and actual parameter values

| Name                           | Min | Max              | Default                       |             |
|--------------------------------|-----|------------------|-------------------------------|-------------|
| (Others)                       |     |                  |                               |             |
| variant                        |     |                  |                               | N           |
| disableGICModel                |     |                  | f                             |             |
| enableGICv3                    |     |                  | f                             |             |
| enableGICv2_64kB_Page          |     |                  | f                             |             |
| supportSTATUSR                 |     |                  | f                             |             |
| distinctMTCores                |     |                  | f                             |             |
| override_clusterVariants       |     |                  | Cortex-A53MPx4,Cortex-A57MPx4 | Cortex-A53N |
| override_timerScaleFactor      | 1   | 0x1ff            | 2                             |             |
| override_GICD_NSACRPresent     |     |                  | f                             |             |
| override_GICD_PPISRPresent     |     |                  | f                             |             |
| override_GICD_SPISRPresent     |     |                  | f                             |             |
| override_GICv3_DistributorBase | 0   | 0xfffffffffffff  | 0                             |             |
| override_GICv3_E1NWFPresent    |     |                  | f                             |             |
| override_GIC_PPIMask           | 0   | 0xffff           | 0                             |             |
| override_GICCDISABLE           |     |                  | f                             |             |
| override_GICC_IIDR             | 0   | 0xfffffff        | 0                             |             |
| override_GICD_TYPER            | 0   | 0xfffffff        | 0                             |             |
| override_GICD_TYPER_ITLines    | 0   | 31               | 0                             |             |
| override_GICD_TYPER_ESPI       |     |                  | f                             |             |
| override_GICD_TYPER_ESPI_range | 0   | 31               | 0                             |             |
| override_GICD_ICFGRN           | 0   | 0xfffffff        | 0                             |             |
| override_GICD_IIDR             | 0   | 0xfffffff        | 0                             |             |
| override_GICH_VTR              | 0   | 0xffffffff       | 0                             |             |
| override_GICR_IIDR             | 0   | 0xffffffff       | 0                             |             |
| override_GICR_TYPER            | 0   | 0xffffffffffffff | 0                             |             |
| override_GICR_TYPER_PPInum     | 0   | 2                | 0                             |             |
| override_GITS_IIDR             | 0   | 0xffffffff       | 0                             |             |
| override_GITS_TYPER            | 0   | 0xffffffffffffff | 0                             |             |

| override_ICCPMRBits | 4 | 8 | 5 |  |
|---------------------|---|---|---|--|
| override_minICCBPR  | 0 | 7 | 0 |  |

Table 8.2: Parameter values and limits

### **Model Commands**

A Processor model can implement one or more **Model Commands** available to be invoked from the simulator command line, from the OP API or from the Imperas Multiprocessor Debugger.

#### 9.1 Level 1: CLUSTER\_GROUP

#### 9.1.1 isync

specify instruction address range for synchronous execution

| Argument   | Type  | Description                                  |
|------------|-------|----------------------------------------------|
| -addresshi | Uns64 | end address of synchronous execution range   |
| -addresslo | Uns64 | start address of synchronous execution range |

Table 9.1: isync command arguments

#### 9.1.2 itrace

enable or disable instruction tracing

| Argument          | Type    | Description                                      |  |
|-------------------|---------|--------------------------------------------------|--|
| -access           | String  | show memory accesses by this instruction. Ar-    |  |
|                   |         | gument can be any combination of X (execute),    |  |
|                   |         | A (load or store access) and S (system)          |  |
| -after            | Uns64   | apply after this many instructions               |  |
| -enable           | Boolean | enable instruction tracing                       |  |
| -full             | Boolean | turn on all trace features                       |  |
| -instructioncount | Boolean | include the instruction number in each trace     |  |
| -memory           | String  | (Alias for access). show memory accesses by this |  |
|                   |         | instruction. Argument can be any combination     |  |
|                   |         | of X (execute), A (load or store access) and S   |  |
|                   |         | (system)                                         |  |
| -mode             | Boolean | show processor mode changes                      |  |
| -off              | Boolean | disable instruction tracing                      |  |
| -on               | Boolean | enable instruction tracing                       |  |
| -processorname    | Boolean | Include processor name in all trace lines        |  |

| -registerchange | Boolean | show registers changed by this instruction |
|-----------------|---------|--------------------------------------------|
| -registers      | Boolean | show registers after each trace            |

Table 9.2: itrace command arguments

# Registers

10.1 Level 1: CLUSTER\_GROUP

No registers.