

# Lab 8 pipeline

## Simple operation with pipeline

- Mode0: in\_1 \* in\_2
- Mode1: in\_3 + in\_4
- Mode2: in\_1 \* in\_2 \* in\_3 \* in\_4
- Think twice before writing code

# pipe.sv

| Input Signal  | Bit Width | Definition                                                       |
|---------------|-----------|------------------------------------------------------------------|
| clk           | 1         | 4 ns                                                             |
| rst_n         | 1         | Asynchronous reset when reset negedge, all output should be zero |
| in_1          | 6         | Value:0~63, won't stop until pattern over.                       |
| in_2          | 6         | Value:0~63, won't stop until pattern over.                       |
| in_3          | 6         | Value:0~63, won't stop until pattern over.                       |
| in_4          | 6         | Value:0~63, won't stop until pattern over.                       |
| mode          | 2         | 0 or 1 or 2, choose calculate mode                               |
| in_valid      | 1         | High until all inputs are given                                  |
| Output Signal | Bit Width | Definition                                                       |
| out_valid     | 1         | High until all answers are done.                                 |
| out_value     | 27        | Output answer                                                    |

#### Spec

- Top module name : PIPE (File name: PIPE.sv)
- All output signal should be reset (=0) after the reset signal is asserted.
- 01\_RTL PASS
- 02\_SYN result cannot include any error and latches.
- After synthesis, your slack in timing report should be MET
- 03\_GATE PASS
- You must use pipeline. Since clock is 4ns.
- After output done, output signal should be zero.

### Output & Waveform

Waveform



In\_valid and out\_valid pull high continuously

#### Command

- tar -xvf ~dcsTA01/Lab08.tar
- Upload
  - cd 09\_upload
  - ./01\_upload
  - ./02\_download demoX

DEMO1: 5/2 17:30:00

DEMO2:5/3 23:59:59