

# TMS320DM355 Digital Media System-on-Chip (DMSoC)

Check for Samples: TMS320DM355

### 1 TMS320DM355 Digital Media System-on-Chip (DMSoC)

#### 1.1 Features

- Highlights
  - High-Performance Digital Media System-on-Chip (DMSoC)
  - Up to 270-MHz ARM926EJ-S™ Clock Rate
  - MPEG4/JPEG Coprocessor Supports
    - Up to 720p MPEG4 SP
    - Up to 50M Pixels per Second JPEG
  - Video Processing Subsystem
    - Hardware IPIPE for Real-Time Image Processing
    - Up to 14-bit CCD/CMOS Digital Interface
    - Histogram Module
    - Resize Image 1/16x to 8x
    - Hardware On-Screen Display
    - Supports digital HDTV (720p/1080i) output for connection to external encoder
  - Peripherals include DDR and mDDR SDRAM,
     2 MMC/SD/SDIO and SmartMedia Flash Card Interfaces, USB 2.0, 3 UARTs and 3 SPIs
  - Configurable Power-Saving Modes
  - On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash, MMC/SD, or UART
  - Extended Temperature 135- and 216-MHz Devices are Available
  - 3.3-V and 1.8-V I/O, 1.3-V Core
  - Debug Interface Support
  - 337-Pin Ball Grid Array at 65 nm Process Technology
- High-Performance Digital Media System-on-Chip (DMSoC)
  - 135-, 216-, and 270-MHz ARM926EJ-S™ Clock Rate
  - Fully Software-Compatible With ARM9™
  - Extended temperature support for 135- and 216-MHz devices
- ARM926EJ-S Core
  - Support for 32-Bit and 16-Bit (Thumb Mode) Instruction Sets
  - DSP Instruction Extensions and Single Cycle MAC

- ARM® Jazelle® Technology
- EmbeddedICE-RT™ Logic for Real-Time Debug
- ARM9 Memory Architecture
  - 16K-Byte Instruction Cache
  - 8K-Byte Data Cache
  - 32K-Byte RAM
  - 8K-Byte ROM
  - Little Endian
- MPEG4/JPEG Coprocessor
- Fixed Function Coprocessor Supports:
  - MPEG4 SP Codec at HD (720p), D1, VGA, SIF
  - JPEG Codec up to 50M Pixels per Second
- Video Processing Subsystem
  - Front End Provides:
    - Hardware IPIPE for Real-Time Image Processing
    - Up to 14-bit CCD/CMOS Digital Interface
    - 16-/8-bit Generic YcBcR-4:2 Interface (BT.601)
    - 10-/8-bit CCIR6565/BT655 Interface
    - Up to 75-MHz Pixel Clock
    - Histogram Module
    - Resize Engine
      - Resize Images From 1/16x to 8x
      - Separate Horizontal/Vertical Control
      - Two Simultaneous Output Paths
  - Back End Provides:
    - Hardware On-Screen Display (OSD)
    - Composite NTSC/PAL video encoder output
    - 8-/16-bit YCC and Up to 18-Bit RGB666 Digital Output
    - BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
    - Supports digital HDTV (720p/1080i) output for connection to external encoder
- External Memory Interfaces (EMIFs)
  - DDR2 and mDDR SDRAM 16-bit wide EMIF

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Windows is a trademark of Microsoft.

All other trademarks are the property of their respective owners.



With 256 MByte Address Space (1.8-V I/O)

- Asynchronous16-/8-bit Wide EMIF (AEMIF)
  - Flash Memory Interfaces
    - NAND (8-/16-bit Wide Data)
    - OneNAND(16-bit Wide Data)
- Flash Card Interfaces
  - Two Multimedia Card (MMC) / Secure Digital (SD/SDIO)
  - SmartMedia
- Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
- USB Port with Integrated 2.0 High-Speed PHY that Supports
  - USB 2.0 Full and High-Speed Device
  - USB 2.0 Low, Full, and High-Speed Host
- Three 64-Bit General-Purpose Timers (each configurable as two 32-bit timers)
- · One 64-Bit Watch Dog Timer
- Three UARTs (One fast UART with RTS and CTS Flow Control)
- Three Serial Port Interfaces (SPI) each with two Chip-Selects
- One Master/Slave Inter-Integrated Circuit (I<sup>2</sup>C) Bus®
- Two Audio Serial Port (ASP)
  - I2S and TDM I2S
  - AC97 Audio Codec Interface

- S/PDIF via Software
- Standard Voice Codec Interface (AIC12)
- SPI Protocol (Master Mode Only)
- Four Pulse Width Modulator (PWM) Outputs
- Four RTO (Real Time Out) Outputs
- Up to 104 General-Purpose I/O (GPIO) Pins (Multiplexed with Other Device Functions)
- On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash (with SPI EEPROM Boot option), MMC/SD, or UART
- Configurable Power-Saving Modes
- Crystal or External Clock Input (typically 24 MHz or 36 MHz)
- Flexible PLL Clock Generators
- Debug Interface Support
  - IEEE-1149.1 (JTAG)
     Boundary-Scan-Compatible
  - ETB<sup>™</sup> (Embedded Trace Buffer<sup>™</sup>) with 4K-Bytes Trace Buffer memory
  - Device Revision ID Readable by ARM
- 337-Pin Ball Grid Array (BGA) Package (ZCE Suffix), 0.65-mm Ball Pitch
- 90nm Process Technology
- 3.3-V and 1.8-V I/O, 1.3-V Internal
- Community Resources
  - TI E2E Community
  - TI Embedded Processors Wiki



### 1.2 Description

The DM355 is a highly integrated, programmable platform for digital still camera, digital photo frames, IP security cameras, 4-channel digital video recorders, video door bell application, and other low cost portable digital video applications. Designed to offer portable video designers and manufacturers the ability to produce affordable portable digital video solutions with high picture quality, the DM355 combines high performance MPEG4 HD (720p) codecs and JPEG codecs up to 50M pixels per second, high quality, and low power consumption at a very low price point. The DM355 also enables seamless interface to most additional external devices required for a complete digital camera implementation. The interface is flexible enough to support various types of CCD and CMOS sensors, signal conditioning circuits, power management, DDR/mDDR memory, SRAM, NAND, shutter, Iris and auto-focus motor controls, etc.

The DM355 processor core is an ARM926EJ-S RISC processor. The ARM926EJ-S is a 32-bit processor core that performs 32-bit and 16-bit instructions and processes 32-bit, 16-bit, and 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously. The ARM core incorporates:

- A coprocessor 15 (CP15) and protection module
- Data and program Memory Management Units (MMUs) with table look-aside buffers.
- Separate 16K-byte instruction and 8K-byte data caches. Both are four-way associative with virtual index virtual tag (VIVT).

DM355 performance is enhanced by its MPEG4/JPEG coprocessor. The MPEG4/JPEG coprocessor performs the computational operations required for image processing; JPEG compression and MPEG4 video and imaging standard. The MPEG4/JPEG coprocessor supports MPEG4 SP at HD (720p), D1, VGA, SIF encode/decode resolutions and JPEG encode/decode up to 50M pixels per second.

The DM355 device has a Video Processing Subsystem (VPSS) with two configurable video/imaging peripherals:

- A Video Processing Front-End (VPFE)
- A Video Processing Back-End (VPBE)

The VPFE port provides an interface for CCD/CMOS imager modules and video decoders. The VPBE provides hardware On Screen Display (OSD) support and composite NTSC/PAL and digital LCD output.

The DM355 peripheral set includes:

- An inter-integrated circuit (I2C) Bus interface
- Two audio serial ports (ASP)
- Three 64-bit general-purpose timers each configurable as two independent 32-bit timers
- A 64-bit watchdog timer
- Up to 104-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals
- Three UARTs with hardware handshaking support on one UART
- Three serial port Interfaces (SPI)
- Four pulse width modulator (PWM) peripherals
- Four real time out (RTO) outputs
- Two Multi-Media Card / Secure Digital (MMC/SD/SDIO) interfaces
- Wireless interfaces (Bluetooth, WLAN, WUSB) through SDIO
- A USB 2.0 full and high-speed device and host interface
- Two external memory interfaces:
  - An asynchronous external memory interface (AEMIF) for slower memories/peripherals such as NAND and OneNAND,
  - A high speed synchronous memory interface for DDR2/mDDR.



For software development support the DM355 has a complete set of ARM development tools which include: C compilers, assembly optimizers to simplify programming and scheduling, and a Windows<sup>™</sup> debugger interface for visibility into source code execution.



### 1.3 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the DM355 device.



Figure 1-1. Functional Block Diagram

### SPRS463G-SEPTEMBER 2007-REVISED JUNE 2010



| 1 |      | 320DM355 Digital Media System-on-Chip<br>SoC)  | . 1        |   | 3.8        | System Control Module                                                         |            |
|---|------|------------------------------------------------|------------|---|------------|-------------------------------------------------------------------------------|------------|
|   | 1.1  | Features                                       | _          |   | 3.9        | Pin Multiplexing                                                              |            |
|   | 1.2  | Description                                    | _          |   | 3.10       | Device Reset                                                                  | _          |
|   |      | •                                              | _          |   | 3.11       | Default Device Configurations                                                 |            |
| _ | 1.3  | Functional Block Diagram                       | _          |   | 3.12       | Device Boot Modes                                                             |            |
|   |      | History                                        |            |   | 3.13       | Power Management                                                              |            |
| 2 | Devi | ce Overview                                    | <u>8</u>   |   | 3.14       | 64-Bit Crossbar Architecture                                                  | _          |
|   | 2.1  | Device Characteristics                         | . <u>8</u> |   | 3.15       | MPEG4/JPEG Overview                                                           | _          |
|   | 2.2  | Memory Map Summary                             | . <u>9</u> | 4 |            | ce Operating Conditions                                                       | . 99       |
|   | 2.3  | Pin Assignments                                | <u>11</u>  |   | 4.1        | Absolute Maximum Ratings Over Operating Case Temperature Range                |            |
|   | 2.4  | Pin Functions                                  | <u>15</u>  |   | (Unle      | ss Otherwise Noted)                                                           | . 99       |
|   | 2.5  | Image Data Output - Video Processing Back End  |            |   | `          | ,                                                                             |            |
|   |      | (VPBE)                                         | <u>17</u>  |   | 4.2<br>4.3 | Recommended Operating Conditions  Electrical Characteristics Over Recommended | 100        |
|   | 2.6  | Asynchronous External Memory Interface (AEMIF) | 00         |   | 4.5        | Ranges of Supply Voltage and Operating Case                                   |            |
|   |      |                                                | _          |   |            | Temperature (Unless Otherwise Noted)                                          | <u>101</u> |
|   | 2.7  | DDR Memory Interface                           | _          | 5 | DM3        | 55 Peripheral Information and Electrical                                      |            |
|   | 2.8  | GPIO                                           | <u>24</u>  |   | -          | cifications                                                                   |            |
|   | 2.9  | Multi-Media Card/Secure Digital (MMC/SD)       |            |   | 5.1        | Parameter Information Device-Specific Information                             |            |
|   |      | Interfaces                                     |            |   | 5.2        | Recommended Clock and Control Signal Transition                               | 102<br>n   |
|   | 2.10 | Universal Serial Bus (USB) Interface           | <u>30</u>  |   | 0.2        | Behavior                                                                      |            |
|   | 2.11 | Audio Interfaces                               | <u>31</u>  |   | 5.3        | Power Supplies                                                                |            |
|   | 2.12 | UART Interface                                 | 32         |   | 5.4        | Reset                                                                         |            |
|   | 2.13 | I <sup>2</sup> C Interface                     | 33         |   | 5.5        | Oscillators and Clocks                                                        |            |
|   | 2.14 | Serial Interface                               | 33         |   | 5.6        | General-Purpose Input/Output (GPIO)                                           |            |
|   | 2.15 | Clock Interface                                |            |   | 5.7        | External Memory Interface (EMIF)                                              |            |
|   | _    |                                                | _          |   | 5.8        | MMC/SD                                                                        |            |
|   | 2.16 | Real Time Output (RTO) Interface               | _          |   | 5.9        | Video Processing Sub-System (VPSS) Overview                                   |            |
|   | 2.17 | Pulse Width Modulator (PWM) Interface          | <u>35</u>  |   |            |                                                                               |            |
|   | 2.18 | System Configuration Interface                 | <u>36</u>  |   | 5.10       | USB 2.0                                                                       | <u>134</u> |
|   | 2.19 | Emulation                                      | <u>37</u>  |   | 5.11       | Universal Asynchronous Receiver/Transmitter (UART)                            | 126        |
|   | 2.20 | Pin List                                       | <u>38</u>  |   | 5 12       | Serial Port Interface (SPI)                                                   |            |
|   | 2.21 | Device Support                                 | 57         |   | 5.12       | Inter-Integrated Circuit (I2C)                                                |            |
| 3 | Deta | iled Device Description                        | <u>61</u>  |   | 5.14       | Audio Serial Port (ASP)                                                       |            |
|   | 3.1  | ARM Subsystem Overview                         | <u>61</u>  |   |            | Timer                                                                         |            |
|   | 3.2  | ARM926EJ-S RISC CPU                            | <u>62</u>  |   |            | Pulse Width Modulator (PWM)                                                   |            |
|   | 3.3  | Memory Mapping                                 | <u>64</u>  |   | 5.17       | Real Time Out (RTO)                                                           |            |
|   | 3.4  | ARM Interrupt Controller (AINTC)               | <u>65</u>  |   | 5.18       | IEEE 1149.1 JTAG                                                              |            |
|   | 3.5  | Device Clocking                                |            | 6 |            | nanical Data                                                                  | 159        |
|   | 3.6  | PLL Controller (PLLC)                          | <u>78</u>  | • | 6.1        | Thermal Data for ZCE                                                          |            |
|   | 3.7  | Power and Sleep Controller (PSC)               | <u>82</u>  |   | 6.2        | Packaging Information                                                         |            |
|   |      |                                                |            |   | 0.2        | . ac.aging information                                                        | .00        |



### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

This data sheet revision history highlights the technical changes made to the SPRS463**F** device-specific data sheet to make it an SPRS463**G** revision.

**Scope:** Applicable updates to the DM35x DMSoC device family, specifically relating to the TMS320DM355 device, have been incorporated.

Note: DM355 27J supports 198MHz max DDR.

### **Revision G Updates**

|                 | ADDS/CHANGES/DELETES                                                                                                             |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------|
| Section 1.1     | Changed Feature bullet from NAND Flash to NAND Flash (with SPI EEPROM Boot option).                                              |
| Section 2.4     | Table 2-9 and Table 2-11                                                                                                         |
|                 | <ul> <li>Added "Used to drive boot status LED signal (active low) in ROM boot modes." to pin number<br/>P16.</li> </ul>          |
|                 | <ul> <li>Deleted "Used to drive boot status LED signal (active low) in ROM boot modes." from pin<br/>number V19.</li> </ul>      |
| Section 2.21.2  | Updated Figure 2-5, Device Nomenclature.                                                                                         |
| Section 2.20    | Updated Table 2-23, changed Reset State values.                                                                                  |
| Section 3.2.4   | Changed NAND to NAND (with SPI EEPROM Boot option).                                                                              |
| Section 3.5     | Table 3-4, Table 3-10, and Table 3-13:                                                                                           |
|                 | <ul> <li>Updated/Changed "(/2 or /1 programmable)" to "POSTDIV" and added "(/2 or /1 programmable)" to 2nd row</li> </ul>        |
| Section 3.5.4   | Added Section 3.5.4.1.3.                                                                                                         |
|                 | Added Section 3.5.4.2.3.                                                                                                         |
| Table 3-21      | Updated BTSEL Function and NAND configuration in table.                                                                          |
| Table 3-22      | Updated table:                                                                                                                   |
|                 | • Changed BTSEL[1:0] = 00 - Enable (NAND) to BTSEL[1:0] = 00 - Enable (NAND, SPI)                                                |
|                 | Changed SPI0 Module State from SyncRst to:                                                                                       |
|                 | • BTSEL[1:0] = 00 - Enable (NAND, SPI)                                                                                           |
|                 | BTSEL[1:0] = 01 - SyncRst (OneNAND)                                                                                              |
|                 | BTSEL[1:0] = 10 - Enable (MMC/SD)                                                                                                |
|                 | • BTSEL[1:0] = 11 – Enable (UART)                                                                                                |
| Section 3.12    | Added Section 3.12.2, "RBL NAND Boot Process" and associated Standard and Compatibility mode references throughout the document. |
| Section 3.12.1  | Added ARM ROM Boot - SPI boot in NAND Mode bullet and sub-bullets.                                                               |
| Figure 3-6      | Added SPI Flash to Diagram.                                                                                                      |
| Section 4.2     | Added last row to table including table note.                                                                                    |
| Section 4.3     | Updated/Changed the following values in Section 4.3:                                                                             |
|                 | • I <sub>OH</sub> MAX value from "-100 $\mu$ A" to "-4000 $\mu$ A"                                                               |
|                 | • I <sub>OZ</sub> TYP (IPU disabled) value from "±10 $\mu$ A" to "±20 $\mu$ A"                                                   |
|                 | <ul> <li>I<sub>OZ</sub> TYP (IPU enabled) added value of ±100 μA"</li> </ul>                                                     |
|                 | Added "Test Conditions" for I <sub>OH</sub> and I <sub>OL</sub> parameters                                                       |
| Table 5-5       | Changed parameter 4 on table and added table note.                                                                               |
| Table 5-6       | Changed parameter 4 on table and added table note.                                                                               |
| Table 5-45      | Changed parameter 4 on table and added table note.                                                                               |
| Section 5.7.1.3 | Added table note to Table 5-14.                                                                                                  |



### 2 Device Overview

### 2.1 Device Characteristics

Table 2-1 provides an overview of the DMSoC. The table shows significant features of the device, including the peripherals, capacity of on-chip RAM, ARM operating frequency, the package type with pin count, etc.

Table 2-1. Characteristics of the Processor

|                                                                                   | HARDWARE FEATURES                                                             | DM355                                                                                               |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
|                                                                                   | DDR2 / mDDR Memory Controller                                                 | DDR2 / mDDR (16-bit bus width)                                                                      |
|                                                                                   | Asynchronous EMIF (AEMIF)                                                     | Asynchronous (8/16-bit bus width)<br>RAM, Flash (NAND, OneNAND)                                     |
|                                                                                   | Flash Card Interfaces                                                         | Two MMC/SD<br>One SmartMedia/xD                                                                     |
|                                                                                   | EDMA                                                                          | 64 independent DMA channels<br>Eight EDMA channels                                                  |
| Peripherals                                                                       | Timers                                                                        | Three 64-Bit General Purpose (each configurable as two separate 32-bit timers) One 64-Bit Watch Dog |
| Not all peripherals pins are available at the same time (For more detail, see the | UART                                                                          | Three (one with RTS and CTS flow control)                                                           |
| Device Configuration section).                                                    | SPI                                                                           | Three (each supports two slave devices)                                                             |
|                                                                                   | I <sup>2</sup> C                                                              | One (Master/Slave)                                                                                  |
|                                                                                   | Audio Serial Port [ASP]                                                       | Two ASP                                                                                             |
|                                                                                   | General-Purpose Input/Output Port                                             | Up to 104                                                                                           |
|                                                                                   | Pulse width modulator (PWM)                                                   | Four outputs                                                                                        |
|                                                                                   | Configurable Video Ports                                                      | One Input (VPFE)<br>One Output (VPBE)                                                               |
|                                                                                   | USB 2.0                                                                       | High, Full Speed Device<br>High, Full, Low Speed Host                                               |
| On-Chip CPU Memory                                                                | Organization                                                                  | ARM<br>16-KB I-cache, 8-KB D-cache,<br>32-KB RAM, 8-KB ROM                                          |
| JTAG BSDL_ID                                                                      | JTAGID register (address location: 0x01C4 0028)                               | 0x0B73B01F                                                                                          |
| CPU Frequency (Maximum)                                                           | MHz                                                                           | ARM 135, 216 <sup>(1)</sup> , and 270 MHz                                                           |
| Voltage                                                                           | Core (V)                                                                      | 1.3 V                                                                                               |
| voltage                                                                           | I/O (V)                                                                       | 3.3 V, 1.8 V                                                                                        |
| PLL Options                                                                       | Reference frequency options Configurable PLL controller                       | 24 MHz (typical), 36 MHz<br>PLL bypass, programmable PLL                                            |
| BGA Package                                                                       | 13 x 13 mm                                                                    | 337-Pin BGA (ZCE)                                                                                   |
| Process Technology                                                                |                                                                               | 90 nm                                                                                               |
| Product Status <sup>(2)</sup>                                                     | Product Preview (PP),<br>Advance Information (AI),<br>or Production Data (PD) | PD                                                                                                  |

<sup>(1)</sup> Extended temperature supported for A216 and A135 devices.

<sup>(2)</sup> PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



### 2.2 Memory Map Summary

Table 2-3 shows the memory map address ranges of the device. Table 2-3 depicts the expanded map of the Configuration Space (0x01C0 0000 through 0x01FF FFFF). The device has multiple on-chip memories associated with its processor and various subsystems. To help simplify software development a unified memory map is used where possible to maintain a consistent view of device resources across all bus masters. The bus masters are the ARM, EDMA, USB, and VPSS.

Table 2-2. DM355 Memory Map

| Start Address | End Address | Size (Bytes) | ARM<br>Mem Map                             | EDMA<br>Mem Map          | USB<br>Mem Map | VPSS<br>Mem Map |
|---------------|-------------|--------------|--------------------------------------------|--------------------------|----------------|-----------------|
| 0x0000 0000   | 0x0000 3FFF | 16K          | ARM RAM0<br>(Instruction)                  |                          |                |                 |
| 0x0000 4000   | 0x0000 7FFF | 16K          | ARM RAM1<br>(Instruction)                  | Reserved                 | Reserved       |                 |
| 0x0000 8000   | 0x0000 FFFF | 32K          | ARM ROM<br>(Instruction)<br>- only 8K used |                          |                |                 |
| 0x0001 0000   | 0x0001 3FFF | 16K          | ARM RAM0 (Data)                            | ARM RAM0                 | ARM RAM0       |                 |
| 0x0001 4000   | 0x0001 7FFF | 16K          | ARM RAM1 (Data)                            | ARM RAM1                 | ARM RAM1       |                 |
| 0x0001 8000   | 0x0001 FFFF | 32K          | ARM ROM (Data) - only 8K used              | ARM ROM                  | ARM ROM        |                 |
| 0x0002 0000   | 0x000F FFFF | 896K         | Reserved                                   |                          |                |                 |
| 0x0010 0000   | 0x01BB FFFF | 26M          |                                            |                          |                |                 |
| 0x01BC 0000   | 0x01BC 0FFF | 4K           | ARM ETB Mem                                |                          |                |                 |
| 0x01BC 1000   | 0x01BC 17FF | 2K           | ARM ETB Reg                                | Reserved                 |                |                 |
| 0x01BC 1800   | 0x01BC 18FF | 256          | ARM IceCrusher                             |                          |                | Reserved        |
| 0x01BC 1900   | 0x01BC FFFF | 59136        | Reserved                                   |                          |                |                 |
| 0x01BD 0000   | 0x01BF FFFF | 192K         |                                            |                          |                |                 |
| 0x01C0 0000   | 0x01FF FFFF | 4M           | CFG Bus<br>Peripherals                     | CFG Bus<br>Peripherals   | Reserved       |                 |
| 0x0200 0000   | 0x09FF FFFF | 128M         | ASYNC EMIF (Data)                          | ASYNC EMIF (Data)        |                |                 |
| 0x0A00 0000   | 0x11EF FFFF | 127M - 16K   |                                            |                          |                |                 |
| 0x11F0 0000   | 0x11F1 FFFF | 128K         | Reserved                                   | Reserved                 |                |                 |
| 0x11F2 0000   | 0x1FFF FFFF | 141M-64K     |                                            |                          |                |                 |
| 0x2000 0000   | 0x2000 7FFF | 32K          | DDR EMIF Control<br>Regs                   | DDR EMIF Control<br>Regs |                |                 |
| 0x2000 8000   | 0x41FF FFFF | 544M-32K     |                                            | Reserved                 |                |                 |
| 0x4200 0000   | 0x49FF FFFF | 128M         | Reserved                                   | Reserved                 |                |                 |
| 0x4A00 0000   | 0x7FFF FFFF | 864M         |                                            | Reserved                 |                |                 |
| 0x8000 0000   | 0x8FFF FFFF | 256M         | DDR EMIF                                   | DDR EMIF                 | DDR EMIF       | DDR EMIF        |
| 0x9000 0000   | 0xFFFF FFFF | 1792M        | Reserved                                   | Reserved                 | Reserved       | Reserved        |

Table 2-3. DM355 ARM Configuration Bus Access to Peripherals

|          |             | Address     |      |     |      |  |  |  |
|----------|-------------|-------------|------|-----|------|--|--|--|
| Region   | Start       | End         | Size | ARM | EDMA |  |  |  |
| EDMA CC  | 0x01C0 0000 | 0x01C0 FFFF | 64K  | √   | √    |  |  |  |
| EDMA TC0 | 0x01C1 0000 | 0x01C1 03FF | 1K   | √   | √    |  |  |  |
| EDMA TC1 | 0x01C1 0400 | 0x01C1 07FF | 1K   | √   | √    |  |  |  |
| Reserved | 0x01C1 0800 | 0x01C1 9FFF | 38K  | √   | √    |  |  |  |
| Reserved | 0x01C1 A000 | 0x01C1 FFFF | 24K  | √   | √    |  |  |  |
| UART0    | 0x01C2 0000 | 0x01C2 03FF | 1K   | √   | √    |  |  |  |



# Table 2-3. DM355 ARM Configuration Bus Access to Peripherals (continued)

| UART1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                              |             | Address     |       | Acces    | ssibility |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------|-------------|-------|----------|-----------|
| Real-time out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | UART1                        | 0x01C2 0400 | 0x01C2 07FF | 1K    | <b>√</b> | √         |
| 12C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Timer4/5                     | 0x01C2 0800 | 0x01C2 0BFF | 1K    | <b>√</b> | √         |
| Timer0/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Real-time out                | 0x01C2 0C00 | 0x01C2 0FFF | 1K    | √        | √         |
| Timer2/3         0x01C2 1800         0x01C2 18FF         1K         √         √           WatchDog Timer         0x01C2 1000         0x01C2 1FFF         1K         √         √           PWM0         0x01C2 2000         0x01C2 28FF         1K         √         √           PWM1         0x01C2 2800         0x01C2 28FF         1K         √         √           PWM3         0x01C2 2800         0x01C2 28FF         1K         √         √           PWM3         0x01C2 2000         0x01C2 28FF         1K         √         √           PWM3         0x01C2 2000         0x01C2 28FF         1K         √         √           PWM3         0x01C4 0000         0x01C4 0FF         1K         √         √           PLL Controller 0         0x01C4 0000         0x01C4 0FFF         1K         √         √           PUL Controller 1         0x01C4 0000         0x01C4 1FFF         4K         √         √           Power/Sleep Controller 1         0x01C4 8000         0x01C4 1FFF         4K         √         √           ARM Interrupt Controller 2         0x01C4 8000         0x01C4 7FFF         24K         √         √           ARS PIO         0x01C6 6000         0x01                                                                                                                                 | I2C                          | 0x01C2 1000 | 0x01C2 13FF | 1K    | √        | √         |
| WatchDog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Timer0/1                     | 0x01C2 1400 | 0x01C2 17FF | 1K    | <b>√</b> | √         |
| PWM0         0x01C2 2000         0x01C2 23FF         1K         √           PWM1         0x01C2 2400         0x01C2 27FF         1K         √           PWM2         0x01C2 2800         0x01C2 2FFF         1K         √           PWM3         0x01C2 2C00         0x01C2 2FFF         1K         √           PWM3         0x01C4 0000         0x01C4 0FFF         1K         √           PWM3         0x01C4 0000         0x01C4 0FFF         1K         √           System Module         0x01C4 0000         0x01C4 0FFF         1K         √           PL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √           PUL Controller 2         0x01C4 1000         0x01C4 1FFF         4K         √           Reserved 3         0x01C4 2000         0x01C4 7FFF         24K         √           ARM Interrupt Controller 3         0x01C4 8000         0x01C6 38FF         1K         √           ARS Interrupt Controller 3         0x01C4 8000         0x01C6 38FF         1K         √           ARS Interrupt Controller 4         0x01C6 8000         0x01C6 8FFF         1K         √           ASPI0 5         0x01C6 7000         0x01C6 7FFF         2K         √         √                                                                                                              | Timer2/3                     | 0x01C2 1800 | 0x01C2 1BFF | 1K    | √        | √         |
| PWM0         0x01C2 2000         0x01C2 23FF         1K         √           PWM1         0x01C2 2400         0x01C2 27FF         1K         √           PWM2         0x01C2 2800         0x01C2 2FFF         1K         √           PWM3         0x01C2 2C00         0x01C2 2FFF         1K         √           PWM3         0x01C4 0000         0x01C4 0FFF         1K         √           PWM3         0x01C4 0000         0x01C4 0FFF         1K         √           System Module         0x01C4 0000         0x01C4 0FFF         1K         √           PL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √           PUL Controller 2         0x01C4 1000         0x01C4 1FFF         4K         √           Reserved 3         0x01C4 2000         0x01C4 7FFF         24K         √           ARM Interrupt Controller 3         0x01C4 8000         0x01C6 38FF         1K         √           ARS Interrupt Controller 3         0x01C4 8000         0x01C6 38FF         1K         √           ARS Interrupt Controller 4         0x01C6 8000         0x01C6 8FFF         1K         √           ASPI0 5         0x01C6 7000         0x01C6 7FFF         2K         √         √                                                                                                              | WatchDog Timer               | 0x01C2 1C00 | 0x01C2 1FFF | 1K    | <b>√</b> | √         |
| PWM2         0x01C2 2800         0x01C2 28FF         1K         √         √           PWM3         0x01C2 2C00         0x01C2 2FFF         1K         √         √         √           System Module         0x01C4 0000         0x01C4 0FFF         2K         √         √           PLL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √         √           PLL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √         √           Power/Sleep Controller 2         0x01C4 2000         0x01C4 1FFF         4K         √         √           ARM Interrupt Controller 3         0x01C4 8000         0x01C4 7FFF         24K         √         √           ARM Interrupt Controller 3         0x01C4 8400         0x01C4 8FFF         1K         √         √           ARM Interrupt Controller 3         0x01C4 8400         0x01C6 8FFF         1K         √         √           ARM Interrupt Controller 3         0x01C4 8400         0x01C6 8FFF         1K         √         √           ARM Interrupt Controller 3         0x01C6 8600         0x01C6 6FFF         2K         √         √           USB GT 2.0 Regs / RAM         0x01C6 8600         0x01C6 6FFF         2K                                                                                         | _                            | 0x01C2 2000 | 0x01C2 23FF | 1K    | <b>√</b> | √         |
| PWM2         0x01C2 2800         0x01C2 28FF         1K         √         √           PVM3         0x01C2 2C00         0x01C2 2FFF         1K         √         √           System Module         0x01C4 0000         0x01C4 0FFF         1K         √         √           PLL Controller 1         0x01C4 0800         0x01C4 0FFF         1K         √         √           PLL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √         √           Power/Sleep Controller 2         0x01C4 1000         0x01C4 1FFF         4K         √         √           Reserved 3         0x01C4 2000         0x01C4 7FFF         24K         √         √           ARM Interrupt Controller 4         0x01C4 8000         0x01C4 7FFF         24K         √         √           ARM Interrupt Controller 5         0x01C4 8000         0x01C4 83FF         1K         √         √           ARM Interrupt Controller 5         0x01C4 8000         0x01C6 83FF         1K         √         √           ARM Interrupt Controller 5         0x01C6 8000         0x01C6 8FFF         2K         √         √           USB OTG 2.0 Regs / RAM         0x01C6 6000         0x01C6 6FFF         2K         √         √                                                                                             | PWM1                         | 0x01C2 2400 | 0x01C2 27FF | 1K    | <b>√</b> | √         |
| PWM3         0x01C2 2C00         0x01C2 2FFF         1K         √         √           System Module         0x01C4 0000         0x01C4 07FF         2K         √         √           PLL Controller 0         0x01C4 0800         0x01C4 08FF         1K         √         √           PLL Controller 1         0x01C4 0000         0x01C4 0FFF         1K         √         √           Power/Sleep Controller         0x01C4 1000         0x01C4 1FFF         4K         √         √           Reserved         0x01C4 2000         0x01C4 7FFF         24K         √         √           ARM Interrupt Controller         0x01C4 8000         0x01C4 83FF         1K         √         √           Reserved         0x01C4 8000         0x01C6 3FFF         11K         √         √           WB GTG 2.0 Regs / RAM         0x01C6 6000         0x01C6 5FFF         2K         √         √           SPI0         0x01C6 6800         0x01C6 6FFF         2K         √         √           SPI1         0x01C6 6800         0x01C6 FFF         2K         √         √           SPI2         0x01C6 7000         0x01C6 7FFF         2K         √         √           SP12         0x01C7 0000                                                                                                                                | PWM2                         | 0x01C2 2800 | 0x01C2 2BFF | 1K    | <b>√</b> | √         |
| System Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWM3                         | 0x01C2 2C00 | 0x01C2 2FFF | 1K    | <b>√</b> | √         |
| PLL Controller 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | System Module                | 0x01C4 0000 | 0x01C4 07FF | 2K    | V        | √         |
| PLL Controller 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                              | 0x01C4 0800 |             | 1K    | <b>√</b> | √         |
| Reserved         0x01C4 2000         0x01C4 7FFF         24K         √           ARM Interrupt Controller         0x01C4 8000         0x01C4 83FF         1K         √           Reserved         0x01C4 8400         0x01C6 3FFF         11K         √           USB OTG 2.0 Regs / RAM         0x01C6 4000         0x01C6 5FFF         8K         √           SPI0         0x01C6 6000         0x01C6 6FFF         2K         √           SPI1         0x01C6 6800         0x01C6 6FFF         2K         √           GPIO         0x01C6 7000         0x01C6 FFF         2K         √           SPI2         0x01C6 7800         0x01C6 FFFF         2K         √           VPSS Subsystem         0x01C7 0000         0x01C7 FFFF         64K         √           VPSS Clock Control         0x01C7 0000         0x01C7 00FF         128         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √           Haage Pipe (IPIPE) Interface         0x01C7 0000         0x01C7 00FF         128         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √           Video Encoder         0x01C7 0300         0x01C7 03FF         256 <t< td=""><td></td><td>0x01C4 0C00</td><td>0x01C4 0FFF</td><td>1K</td><td><b>√</b></td><td>√</td></t<>     |                              | 0x01C4 0C00 | 0x01C4 0FFF | 1K    | <b>√</b> | √         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Power/Sleep Controller       | 0x01C4 1000 | 0x01C4 1FFF | 4K    | <b>√</b> | √         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ·                            | 0x01C4 2000 | 0x01C4 7FFF | 24K   | <b>√</b> | √         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ARM Interrupt Controller     | 0x01C4 8000 | 0x01C4 83FF | 1K    | <b>√</b> | √         |
| SPI0         0x01C6 6000         0x01C6 67FF         2K         √         √           SPI1         0x01C6 6800         0x01C6 6FFF         2K         √         √           GPIO         0x01C6 7000         0x01C6 7FFF         2K         √         √           SPI2         0x01C6 7800         0x01C6 FFFF         2K         √         √           VPSS Subsystem         0x01C7 0000         0x01C7 7FFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 00FF         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0200         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 03FF         512         √         √           VPSS Buffer Logic         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic                                                                                                                             | ·                            | 0x01C4 8400 | 0x01C6 3FFF | 111K  | <b>√</b> | √         |
| SPI0         0x01C6 6000         0x01C6 67FF         2K         √         √           SPI1         0x01C6 6800         0x01C6 6FFF         2K         √         √           GPIO         0x01C6 7000         0x01C6 7FFF         2K         √         √           SPI2         0x01C6 7800         0x01C6 FFFF         2K         √         √           VPSS Subsystem         0x01C7 0000         0x01C7 7FFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 00FF         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0200         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 03FF         512         √         √           VPSS Buffer Logic         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic                                                                                                                             | USB OTG 2.0 Regs / RAM       | 0x01C6 4000 | 0x01C6 5FFF | 8K    | <b>√</b> | √         |
| SPI1         0x01C6 6800         0x01C6 6FFF         2K         √         √           GPIO         0x01C6 7000         0x01C6 77FF         2K         √         √           SPI2         0x01C6 7800         0x01C6 FFFF         2K         √         √           VPSS Subsystem         0x01C7 0000         0x01C7 FFFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 007F         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Hardware 3A         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0300         0x01C7 03FF         256         √         √           VPS Buffer Logic         0x01C7 0600         0x01C7 0FFF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           VPSS Buffer Logic                                                                                                                             | _                            |             |             |       | √        |           |
| GPIO         0x01C6 7000         0x01C6 77FF         2K         √         √           SPI2         0x01C6 7800         0x01C6 FFFF         2K         √         √           VPSS Subsystem         0x01C7 0000         0x01C7 FFFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 007F         128         √         √           Hardware 3A         0x01C7 0100         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 02FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           VPSS Buffer Logic         0x01C7 0600         0x01C7 08FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE                                                                                                               | SPI1                         |             |             | 2K    | <b>√</b> | <b>√</b>  |
| SPI2         0x01C6 7800         0x01C6 FFFF         2K         √         √           VPSS Subsystem         0x01C7 0000         0x01C7 FFFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 007F         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           On Screen Display         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √ <t< td=""><td>GPIO</td><td>0x01C6 7000</td><td></td><td>2K</td><td>√</td><td>√</td></t<>                               | GPIO                         | 0x01C6 7000 |             | 2K    | √        | √         |
| VPSS Subsystem         0x01C7 0000         0x01C7 FFFF         64K         √         √           VPSS Clock Control         0x01C7 0000         0x01C7 007F         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           Video Encoder         0x01C7 0600         0x01C7 05FF         512         √         √           CCD Controller         0x01C7 0600         0x01C7 05FF         512         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √                                                                                                                     |                              |             |             |       | √        | √         |
| VPSS Clock Control         0x01C7 0000         0x01C7 007F         128         √         √           Hardware 3A         0x01C7 0080         0x01C7 00FF         128         √         √           Image Pipe (IPIPE) Interface         0x01C7 0100         0x01C7 01FF         256         √         √           On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           CCD Controller         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0800         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 0900         0x01C7 9FF         256         √         √           Reserved         0x01C7 1000         0x01C7 3FFF         12K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √ <td< td=""><td>VPSS Subsystem</td><td>0x01C7 0000</td><td>0x01C7 FFFF</td><td>64K</td><td><b>√</b></td><td>√</td></td<> | VPSS Subsystem               | 0x01C7 0000 | 0x01C7 FFFF | 64K   | <b>√</b> | √         |
| Hardware 3A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                            |             |             | 128   | <b>√</b> | √         |
| On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           CCD Controller         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           ASYNC EMIF Control         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Data (CE0)                                                                                                                        | Hardware 3A                  | 0x01C7 0080 | 0x01C7 00FF | 128   | <b>√</b> | √         |
| On Screen Display         0x01C7 0200         0x01C7 02FF         256         √         √           Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           CCD Controller         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           ASYNC EMIF Control         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Data (CE0)                                                                                                                        | Image Pipe (IPIPE) Interface | 0x01C7 0100 | 0x01C7 01FF | 256   | <b>√</b> | √         |
| Reserved         0x01C7 0300         0x01C7 03FF         256         √         √           Video Encoder         0x01C7 0400         0x01C7 05FF         512         √         √           CCD Controller         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP1         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 10                                                                                                                        |                              | 0x01C7 0200 | 0x01C7 02FF | 256   | <b>√</b> | <b>√</b>  |
| CCD Controller         0x01C7 0600         0x01C7 07FF         256         √         √           VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E1 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 1000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Multimedia / SD 0         0x01E                                                                                                                        |                              | 0x01C7 0300 | 0x01C7 03FF | 256   | <b>√</b> | <b>√</b>  |
| VPSS Buffer Logic         0x01C7 0800         0x01C7 08FF         256         √         √           Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)                                                                                                                           | Video Encoder                | 0x01C7 0400 | 0x01C7 05FF | 512   | √        | √         |
| Reserved         0x01C7 0900         0x01C7 09FF         256         √         √           Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0                                                                                                                        | CCD Controller               | 0x01C7 0600 | 0x01C7 07FF | 256   | <b>√</b> | <b>√</b>  |
| Image Pipe (IPIPE)         0x01C7 1000         0x01C7 3FFF         12K         √         √           Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x05FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         64M         √         √                                                                                                                                                     | VPSS Buffer Logic            | 0x01C7 0800 | 0x01C7 08FF | 256   | <b>√</b> | <b>√</b>  |
| Reserved         0x01C7 4000         0x01CD FFFF         432K         √         √           Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         64M         √         √                                                                                                                                                                                                                                                          | Reserved                     | 0x01C7 0900 | 0x01C7 09FF | 256   | √        | √         |
| Multimedia / SD 1         0x01E0 0000         0x01E0 1FFF         8K         √         √           ASP0         0x01E0 2000         0x01E0 3FFF         8K         √         √           ASP1         0x01E0 4000         0x01E0 5FFF         8K         √         √           UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                           | Image Pipe (IPIPE)           | 0x01C7 1000 | 0x01C7 3FFF | 12K   | √        | √         |
| ASP0 0x01E0 2000 0x01E0 3FFF 8K √ √ √  ASP1 0x01E0 4000 0x01E0 5FFF 8K √ √  UART2 0x01E0 6000 0x01E0 63FF 1K √ √  Reserved 0x01E0 6400 0x01E0 FFFF 39K √ √  ASYNC EMIF Control 0x01E1 0000 0x01E1 0FFF 4K √ √  Multimedia / SD 0 0x01E1 1000 0x01E1 FFFF 60K √ √  Reserved 0x01E2 0000 0x01FF FFFF 1792K √ √  ASYNC EMIF Data (CE0) 0x0200 0000 0x03FF FFFF 32M √ √  ASYNC EMIF Data (CE1) 0x0400 0000 0x05FF FFFF 32M √ √  Reserved 0x0600 0000 0x09FF FFFF 64M √ √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved                     | 0x01C7 4000 | 0x01CD FFFF | 432K  | <b>√</b> | √         |
| ASP1 0x01E0 4000 0x01E0 5FFF 8K √ √ √ UART2 0x01E0 6000 0x01E0 63FF 1K √ √ Reserved 0x01E0 6400 0x01E0 FFFF 39K √ √ ASYNC EMIF Control 0x01E1 0000 0x01E1 0FFF 4K √ √ Multimedia / SD 0 0x01E1 1000 0x01E1 FFFF 60K √ √ Reserved 0x01E2 0000 0x01FF FFFF 1792K √ √ ASYNC EMIF Data (CE0) 0x0200 0000 0x03FF FFFF 32M √ √ ASYNC EMIF Data (CE1) 0x0400 0000 0x05FF FFFF 32M √ √ Reserved 0x0600 0000 0x05FF FFFF 32M √ √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Multimedia / SD 1            | 0x01E0 0000 | 0x01E0 1FFF | 8K    | <b>√</b> | <b>√</b>  |
| UART2         0x01E0 6000         0x01E0 63FF         1K         √         √           Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ASP0                         | 0x01E0 2000 | 0x01E0 3FFF | 8K    | √        | √         |
| Reserved         0x01E0 6400         0x01E0 FFFF         39K         √         √           ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ASP1                         | 0x01E0 4000 | 0x01E0 5FFF | 8K    | <b>√</b> | <b>√</b>  |
| ASYNC EMIF Control         0x01E1 0000         0x01E1 0FFF         4K         √         √           Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | UART2                        | 0x01E0 6000 | 0x01E0 63FF | 1K    | √        | √         |
| Multimedia / SD 0         0x01E1 1000         0x01E1 FFFF         60K         √         √           Reserved         0x01E2 0000         0x01FF FFFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved                     | 0x01E0 6400 | 0x01E0 FFFF | 39K   | <b>√</b> | √         |
| Reserved         0x01E2 0000         0x01FF FFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ASYNC EMIF Control           | 0x01E1 0000 | 0x01E1 0FFF | 4K    | <b>√</b> | ,         |
| Reserved         0x01E2 0000         0x01FF FFF         1792K         √         √           ASYNC EMIF Data (CE0)         0x0200 0000         0x03FF FFFF         32M         √         √           ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Multimedia / SD 0            | 0x01E1 1000 | 0x01E1 FFFF | 60K   | <b>√</b> | √         |
| ASYNC EMIF Data (CE1)         0x0400 0000         0x05FF FFFF         32M         √         √           Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reserved                     | 0x01E2 0000 | 0x01FF FFFF | 1792K | <b>√</b> | <b>√</b>  |
| Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ASYNC EMIF Data (CE0)        | 0x0200 0000 | 0x03FF FFFF | 32M   | <b>√</b> | <b>√</b>  |
| Reserved         0x0600 0000         0x09FF FFFF         64M         √         √                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ASYNC EMIF Data (CE1)        | 0x0400 0000 | 0x05FF FFFF | 32M   | <b>√</b> | √         |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                              | 0x0600 0000 | 0x09FF FFFF | 64M   | √        | <b>√</b>  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reserved                     | 0x0A00 0000 | 0x0BFF FFFF | 32M   | <b>√</b> | √         |



### Table 2-3. DM355 ARM Configuration Bus Access to Peripherals (continued)

|          |             | Address     |     | Acces | ssibility |
|----------|-------------|-------------|-----|-------|-----------|
| Reserved | 0x0C00 0000 | 0x0FFF FFFF | 64M | √     | <b>√</b>  |

### 2.3 Pin Assignments

Extensive use of pin multiplexing is used to accommodate the largest number of peripheral functions in the smallest possible package. Pin multiplexing is controlled using a combination of hardware configuration at device reset and software programmable register settings.

### 2.3.1 Pin Map (Bottom View)

Figure 2-1 through Figure 2-4 show the pin assignments in four quadrants (A, B, C, and D). Note that micro-vias are not required. Contact your TI representative for routing recommendations.



Figure 2-1. Pin Map [Quadrant A]



|   | 1                   | 2               | 3               | 4               | 5                 | 6                | 7                       | 8                   | 9                   |
|---|---------------------|-----------------|-----------------|-----------------|-------------------|------------------|-------------------------|---------------------|---------------------|
| W | V <sub>SS</sub>     | DDR_A02         | DDR_A03         | DDR_A05         | DDR_A08           | DDR_A09          | DDR_A11                 | DDR_CLK             | DDR_CLK             |
| ٧ | V <sub>SS</sub>     | DDR_A00         | DDR_A01         | DDR_A04         | DDR_A07           | DDR_A10          | DDR_A12                 | DDR_BA[2]           | DDR_CAS             |
| U | V <sub>SS</sub>     | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DDR_A06           | DDR_A13          | DDR_BA[1]               | DDR_BA[0]           | V <sub>SS</sub>     |
| Т | MXO2                | V <sub>SS</sub> | PCLK            |                 | V <sub>SS</sub>   | DDR_RAS          |                         | DDR_CS              | DDR_ZN              |
| R | MXI2                | V <sub>SS</sub> | YIN3            | CAM_VD          | CAM_WEN_<br>FIELD | $V_{SS}$         | CV <sub>DD</sub>        | CV <sub>DD</sub>    | V <sub>DD_DDR</sub> |
| Р | V <sub>SS_MX2</sub> | YIN1            | YIN4            | YIN2            | YIN0              | $V_{DD\_VIN}$    | V <sub>DD_VIN</sub>     | $V_{DD\_VIN}$       | V <sub>DD_DDR</sub> |
| Ν | V <sub>SS</sub>     | RSV05           | CIN7            |                 | CAM_HD            | CV <sub>DD</sub> |                         | V <sub>SS</sub>     | V <sub>SS</sub>     |
| М | RSV04               | RSV06           | CIN5            | YIN6            | YIN5              | $V_{SS}$         | V <sub>SS</sub>         | V <sub>SS</sub>     | V <sub>DD_DDR</sub> |
| L | RSV03               | V <sub>SS</sub> | CIN1            | CIN4            | YIN7              | V <sub>DD</sub>  | V <sub>DDA18V_DAC</sub> | V <sub>SS_DAC</sub> | V <sub>SS</sub>     |
| K | RSV02               | RSV07           | V <sub>SS</sub> |                 | CIN6              | CV <sub>DD</sub> |                         | V <sub>DD</sub>     | V <sub>SS</sub>     |
|   |                     |                 |                 | ·               | <u> </u><br>      |                  |                         |                     |                     |

Figure 2-2. Pin Map [Quadrant B]



| 10                  | 11                  | 12                  | 13                  | 14                  | 15              | 16       | 17               | 18              | 19               | _ |
|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------|----------|------------------|-----------------|------------------|---|
| DDR_WE              | DDR_DQ01            | DDR_DQ05            | DDR_DQ07            | DDR_DQ10            | DDR_DQ11        | DDR_DQ13 | DDR_DQ15         | DDR_<br>DQGATE0 | CV <sub>DD</sub> | w |
| DDR_CKE             | DDR_DQ00            | DDR_DQS[0]          | DDR_DQ06            | DDR_DQ09            | DDR_DQS[1]      | DDR_DQ14 | DDR_<br>DQGATE1  | V <sub>SS</sub> | EM_A13           | V |
| DDR_VREF            | DDR_DQ02            | DDR_DQ04            | DDR_DQ08            | V <sub>SS</sub>     | DDR_DQM[1]      | DDR_DQ12 | V <sub>SS</sub>  | UART0_RXD       | EM_A12           | U |
| <br>                | DDR_DQ03            | DDR_DQM[0]          |                     | V <sub>DD_DDR</sub> | V <sub>SS</sub> |          | CV <sub>DD</sub> | UART0_TXD       | EM_A08           | Т |
| VDDA33_DDRDLL       | Vssa_dll            | V <sub>DD_DDR</sub> | I2C_SDA             | I2C_SCL             | UART1_RXD       | EM_A11   | UART1_TXD        | EM_A10          | EM_A05           | R |
| V <sub>DD_DDR</sub> | EM_A04          | EM_A07   | EM_A09           | EM_A06          | EM_BA1           | P |
|                     | V <sub>DD</sub>     | V <sub>DD</sub>     |                     | V <sub>SS</sub>     | EM_A02          |          | EM_A01           | EM_A03          | EM_BA0           | N |
| V <sub>DD</sub>     | V <sub>DD</sub>     | V <sub>DD</sub>     | V <sub>DD</sub>     | V <sub>SS</sub>     | EM_D13          | EM_A00   | V <sub>SS</sub>  | EM_D15          | EM_D14           | М |
| V <sub>SS</sub>     | CV <sub>DD</sub>    | CV <sub>DD</sub>    | V <sub>DD</sub>     | V <sub>SS</sub>     | EM_D04          | EM_D08   | EM_D11           | EM_D12          | EM_D10           | L |
| V <sub>SS</sub>     | CV <sub>DD</sub>    | CV <sub>DD</sub>    |                     | V <sub>SS</sub>     | V <sub>DD</sub> |          | EM_D06           | EM_D09          | EM_D07           | к |
| 1                   |                     |                     |                     |                     |                 |          |                  |                 | <u></u>          | _ |

Figure 2-3. Pin Map [Quadrant C]





Figure 2-4. Pin Map [Quadrant D]



#### 2.4 Pin Functions

The pin functions tables (Table 2-4 through Table 2-22) identify the external signal names, the associated pin (ball) numbers along with the mechanical package designator, the pin type, whether the pin has any internal pullup or pulldown resistors, and a functional pin description. For more detailed information on device configuration, peripheral selection, multiplexed/shared pins, and debugging considerations, see Section 3. For the list of all pin in chronological order see Section 2.20

### 2.4.1 Image Data Input - Video Processing Front End

The CCD Controller module in the Video Processing Front End has an external signal interface for image data input. It supports YUV (YC) inputs as well as Bayer RGB and complementary input signals (I.e., image data input).

The definition of the CCD controller data input signals depend on the input mode selected.

- In 16-bit YCbCr mode, the Cb and Cr signals are multiplexed on the Cl signals and the order is configurable (i.e., Cb first or Cr first).
- In 8-bit YCbCr mode, the Y, Cb, and Cr signals are multiplexed and not only is the order selectable, but also the half of the bus used.

Table 2-4. CCD Controller Signals for Each Input Mode

| PIN NAME | CCD   | 16-BIT YCbCr | 8-BIT YCbCr |
|----------|-------|--------------|-------------|
| CI7      |       | Cb7,Cr7      | Y7,Cb7,Cr7  |
| Cl6      |       | Cb6,Cr6      | Y6,Cb6,Cr6  |
| CI5      | CCD13 | Cb5,Cr5      | Y5,Cb5,Cr5  |
| Cl4      | CCD12 | Cb4,Cr4      | Y4,Cb4,Cr4  |
| Cl3      | CCD11 | Cb3,Cr3      | Y3,Cb3,Cr3  |
| Cl2      | CCD10 | Cb2,Cr2      | Y2,Cb2,Cr2  |
| CI1      | CCD9  | Cb1,Cr1      | Y1,Cb1,Cr1  |
| CI0      | CCD8  | Cb0,Cr0      | Y0,Cb0,Cr0  |
| YI7      | CCD7  | Y7           | Y7,Cb7,Cr7  |
| YI6      | CCD6  | Y6           | Y6,Cb6,Cr6  |
| YI5      | CCD5  | Y5           | Y5,Cb5,Cr5  |
| YI4      | CCD4  | Y4           | Y4,Cb4,Cr4  |
| YI3      | CCD3  | Y3           | Y3,Cb3,Cr3  |
| YI2      | CCD2  | Y2           | Y2,Cb2,Cr2  |
| YI1      | CCD1  | Y1           | Y1,Cb1,Cr1  |
| YI0      | CCD0  | Y0           | Y0,Cb0,Cr0  |



### Table 2-5. CCD Controller/Video Input Terminal Functions

| TERMIN                                | AL  |                     |                           |                                                                                                                                                                                                                                                                                   |
|---------------------------------------|-----|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                  | NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2) (3)</sup>  | DESCRIPTION                                                                                                                                                                                                                                                                       |
| CIN7/<br>GIO101/<br>SPI2_SCLK         | N3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: NOT USED  YCC 16-bit: Time multiplexed between chroma: CB/CR[07]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[07] SPI: SPI2 Clock GIO: GIO[101]           |
| CIN6/<br>GIO100/<br>SPI2_SDO          | K5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: NOT USED  YCC 16-bit: Time multiplexed between chroma: CB/CR[06]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[06] SPI: SPI2 Data Out GIO: GIO[100]        |
| CIN5/<br>GIO099/<br>SPI2_SDEN<br>A[0] | M3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[13]  • YCC 16-bit: Time multiplexed between chroma: CB/CR[05]  • YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05]  SPI: SPI2 Chip Select GIO: GIO[099] |
| CIN4/<br>GIO098/<br>SPI2_SDEN<br>A[1] | L4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[12]  YCC 16-bit: Time multiplexed between chroma: CB/CR[04]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[04] SPI: SPI2 Data In GIO: GIO[098]          |
| CIN3/<br>GIO097/                      | J4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[11]  YCC 16-bit: Time multiplexed between chroma: CB/CR[03]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[03] GIO: GIO[097]                            |
| CIN2/<br>GIO096/                      | J5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[10]  YCC 16-bit: Time multiplexed between chroma: CB/CR[02]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[02] GIO: GIO[097]                            |
| CIN1/<br>GIO095/                      | L3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[09]  • YCC 16-bit: Time multiplexed between chroma: CB/CR[01]  • YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[01] GIO: GIO[095]                        |
| CINO/<br>GIO094/                      | J3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[08]  YCC 16-bit: Time multiplexed between chroma: CB/CR[00]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[00] GIO: GIO[094]                            |
| YIN7/<br>GIO093                       | L5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[07]  YCC 16-bit: Time multiplexed between chroma: Y[07]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[07] GIO: GIO[093]                                |
| YIN6/<br>GIO092                       | M4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[06]  YCC 16-bit: Time multiplexed between chroma: Y[06]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[06] GIO: GIO[092]                                |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.
 PD = internal pull-down, PU = internal pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.)
 Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.



#### Table 2-5. CCD Controller/Video Input Terminal Functions (continued)

| YIN5/<br>GIO091<br>YIN4/<br>GIO090 | M5 P3 | 1/O/Z | PD VDD_VIN                | Standard CCD/CMOS input: Raw[05]  YCC 16-bit: Time multiplexed between chroma: Y[05]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] GIO: GIO[091]  Standard CCD/CMOS input: Raw[04]  YCC 16-bit: Time multiplexed between chroma: Y[04]                       |
|------------------------------------|-------|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GIO091<br>YIN4/<br>GIO090          |       |       | V <sub>DD_VIN</sub>       | YCC 16-bit: Time multiplexed between chroma: Y[05] YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] GIO: GIO[091] Standard CCD/CMOS input: Raw[04]                                                                                                               |
| GIO091<br>YIN4/<br>GIO090          |       |       | V <sub>DD_VIN</sub>       | YCC 16-bit: Time multiplexed between chroma: Y[05] YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] GIO: GIO[091] Standard CCD/CMOS input: Raw[04]                                                                                                               |
| GIO091<br>YIN4/<br>GIO090          |       |       | V <sub>DD_VIN</sub>       | multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] GIO: GIO[091]  Standard CCD/CMOS input: Raw[04]                                                                                                                                                                                                                                          |
| GIO090                             | P3    | I/O/Z |                           |                                                                                                                                                                                                                                                                                                                                                                |
| GIO090                             | P3    | I/O/Z |                           | VCC 16-bit: Time multiplexed between chroma: VI041                                                                                                                                                                                                                                                                                                             |
| GIO090                             | P3    | I/O/Z |                           | - 100 to bit. Time multiplexed between diffolia. I[04]                                                                                                                                                                                                                                                                                                         |
| \(\alpha\)                         |       |       | $V_{DD\_VIN}$             | YCC 8-bit (which allows for two simultaneous decoder inputs), it is time<br>multiplexed between luma and chroma of the upper channel. Y/CB/CR[04]<br>GIO: GIO[090]                                                                                                                                                                                             |
| \                                  |       |       |                           | Standard CCD/CMOS input: Raw[03]                                                                                                                                                                                                                                                                                                                               |
| YIN3/                              |       |       | PD                        | YCC 16-bit: Time multiplexed between chroma: Y[03]                                                                                                                                                                                                                                                                                                             |
| GIO089                             | R3    | I/O/Z | V <sub>DD_VIN</sub>       | YCC 8-bit (which allows for two simultaneous decoder inputs), it is time<br>multiplexed between luma and chroma of the upper channel. Y/CB/CR[03]<br>GIO: GIO[089]                                                                                                                                                                                             |
|                                    |       |       |                           | Standard CCD/CMOS input: Raw[02]                                                                                                                                                                                                                                                                                                                               |
| YIN2/                              |       |       | PD                        | YCC 16-bit: Time multiplexed between chroma: Y[02]                                                                                                                                                                                                                                                                                                             |
| GIO088                             | P4    | I/O/Z | V <sub>DD_VIN</sub>       | YCC 8-bit (which allows for two simultaneous decoder inputs), it is time<br>multiplexed between luma and chroma of the upper channel. Y/CB/CR[02]<br>GIO: GIO[088]                                                                                                                                                                                             |
|                                    |       |       |                           | Standard CCD/CMOS input: Raw[01]                                                                                                                                                                                                                                                                                                                               |
| YIN1/                              |       |       | PD                        | YCC 16-bit: Time multiplexed between chroma: Y[01]                                                                                                                                                                                                                                                                                                             |
| GIO087                             | P2    | I/O/Z | $V_{DD\_VIN}$             | YCC 8-bit (which allows for two simultaneous decoder inputs), it is time<br>multiplexed between luma and chroma of the upper channel. Y/CB/CR[01]<br>GIO: GIO[087]                                                                                                                                                                                             |
|                                    |       |       |                           | Standard CCD/CMOS input: Raw[00]                                                                                                                                                                                                                                                                                                                               |
| YIN0/                              |       |       | PD                        | YCC 16-bit: Time multiplexed between chroma: Y[00]                                                                                                                                                                                                                                                                                                             |
| GIO086                             | P5    | I/O/Z | $V_{DD\_VIN}$             | YCC 8-bit (which allows for two simultaneous decoder inputs), it is time<br>multiplexed between luma and chroma of the upper channel. Y/CB/CR[00]<br>GIO: GIO[086]                                                                                                                                                                                             |
| CAM_HD/<br>GIO085                  | N5    | I/O/Z | PD<br>V <sub>DD_VIN</sub> | Horizontal synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new line starts. GIO: GIO[085]                                                                                                                                                                                                    |
| CAM_VD<br>GIO084                   | R4    | I/O/Z | PD<br>V <sub>DD_VIN</sub> | Vertical synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new frame starts. GIO: GIO[084]                                                                                                                                                                                                     |
| CAM_WEN<br>_FIELD\<br>GIO083       | R5    | I/O/Z | PD<br>V <sub>DD_VIN</sub> | Write enable input signal is used by external device (AFE/TG) to gate the DDR output of the CCDC module. Alternately, the field identification input signal is used by external device (AFE/TG) to indicate which of two frames is input to the CCDC module for sensors with interlaced output. CCDC handles 1- or 2-field sensors in hardware.  GIO: GIO[083] |
| PCLK/<br>GIO082                    | T3    | I/O/Z | PD<br>V <sub>DD_VIN</sub> | Pixel clock input (strobe for lines C17 through Y10)<br>GIO: GIO[0082]                                                                                                                                                                                                                                                                                         |

### 2.5 Image Data Output - Video Processing Back End (VPBE)

The Video Encoder/Digital LCD interface module in the video processing back end has an external signal interface for digital image data output as described in Table 2-7 and Table 2-8.

The digital image data output signals support multiple functions / interfaces, depending on the display mode selected. The following table describes these modes. Parallel RGB mode with more than RGB565 signals requires enabling pin multiplexing to support (i.e., for RGB666 mode).



### **Table 2-6. Signals for VPBE Display Modes**

| PIN NAME                         | YCC16     | YCC8/<br>REC656 | PRGB      | SRGB      |
|----------------------------------|-----------|-----------------|-----------|-----------|
| HSYNC<br>GIO073                  | HSYNC     | HSYNC           | HSYNC     | HSYNC     |
| VSYNC<br>GIO072                  | VSYNC     | VSYNC           | VSYNC     | VSYNC     |
| LCD_OE<br>GIO071                 | As needed | As needed       | As needed | As needed |
| FIELD<br>GIO070<br>R2<br>PWM3C   | As needed | As needed       | As needed | As needed |
| EXTCLK<br>GIO069<br>B2<br>PWM3D  | As needed | As needed       | As needed | As needed |
| VCLK<br>GIO068                   | VCLK      | VCLK            | VCLK      | VCLK      |
| YOUT7                            | Y7        | Y7,Cb7,Cr7      | R7        | Data7     |
| YOUT6                            | Y6        | Y6,Cb6,Cr6      | R6        | Data6     |
| YOUT5                            | Y5        | Y5,Cb5,Cr5      | R5        | Data5     |
| YOUT4                            | Y4        | Y4,Cb4,Cr4      | R4        | Data4     |
| YOUT3                            | Y3        | Y3,Cb3,Cr3      | R3        | Data3     |
| YOUT2                            | Y2        | Y2,Cb2,Cr2      | G7        | Data2     |
| YOUT1                            | Y1        | Y1,Cb1,Cr1      | G6        | Data1     |
| YOUT0                            | Y0        | Y0,Cb0,Cr0      | G5        | Data0     |
| COUT7<br>GIO081<br>PWM0          | C7        | LCD_AC          | G4        | LCD_AC    |
| COUT6<br>GIO080<br>PWM1          | C6        | LCD_OE          | G3        | LCD_OE    |
| COUT5<br>GIO079<br>PWM2A<br>RTO0 | C5        | BRIGHT          | G2        | BRIGHT    |
| COUT4<br>GIO078<br>PWM2B<br>RTO1 | C4        | PWM             | В7        | PWM       |
| COUT3<br>GIO077<br>PWM2C<br>RTO2 | C3        | CSYNC           | B6        | CSYNC     |
| COUT2<br>GIO076<br>PWM2D<br>RTO3 | C2        | -               | B5        | -         |
| COUT1<br>GIO075<br>PWM3A         | C1        | -               | B4        | -         |
| COUT0<br>GIO074<br>PWM3B         | C0        | -               | В3        | -         |



### **Table 2-7. Digital Video Terminal Functions**

| TERMINAL                                  |     |                     |                            |                                                                                                                                                                |  |
|-------------------------------------------|-----|---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                      | NO. | TYPE <sup>(1)</sup> | OTHER (2) (3)              | DESCRIPTION <sup>(4)</sup>                                                                                                                                     |  |
| YOUT7-R7                                  | C3  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT6-R6                                  | A4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT5-R5                                  | B4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT4-R4                                  | B3  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT3-R3                                  | B2  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT2-G7                                  | A3  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT1-G6                                  | A2  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| YOUT0-G5                                  | B1  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function                                                                                                            |  |
| COUT7-<br>G4/GIO081<br>/PWM0              | C2  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[081] PWM0                                                                                         |  |
| COUT6-G3<br>/GIO080<br>/PWM1              | D2  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[080] PWM1                                                                                         |  |
| COUT5-G2<br>/ GIO079 /<br>PWM2A /<br>RTO0 | C1  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[079] PWM2A RTO0                                                                                   |  |
| COUT4-B7 /<br>GIO078 /<br>PWM2B /<br>RTO1 | D3  | I/O/Z               | V <sub>DD_</sub> VOUT      | Digital Video Out: VENC settings determine function GIO: GIO[078] PWM2B RTO1                                                                                   |  |
| COUT3-B6 /<br>GIO077 /<br>PWM2C /<br>RTO2 | E3  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[077] PWM2C RTO2                                                                                   |  |
| COUT2-B5 /<br>GIO076 /<br>PWM2D /<br>RTO3 | E4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[076] PWM2D RTO3                                                                                   |  |
| COUT1-B4 /<br>GIO075 /<br>PWM3A           | F3  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[075] PWM3A                                                                                        |  |
| COUT0-B3 /<br>GIO074 /<br>PWM3B           | F4  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[074] PWM3B                                                                                        |  |
| HSYNC /<br>GIO073                         | F5  | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: Horizontal Sync<br>GIO: GIO[073]                                                                                                                |  |
| VSYNC /<br>GIO072                         | G5  | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: Vertical Sync<br>GIO: GIO[072]                                                                                                                  |  |
| FIELD /<br>GIO070 /<br>R2 /<br>PWM3C      | H4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Video Encoder: Field identifier for interlaced display formats<br>GIO: GIO[070]<br>Digital Video Out: R2<br>PWM3C                                              |  |
| EXTCLK /<br>GIO069 /<br>B2 /<br>PWM3D     | G3  | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: External clock input, used if clock rates > 27 MHz are needed, e.g. 74.25 MHz for HDTV digital output GIO: GIO[069] Digital Video Out: B2 PWM3D |  |
| VCLK /<br>GIO068                          | НЗ  | I/O/Z               | $V_{DD\_VOUT}$             | Video Encoder: Video Output Clock<br>GIO: GIO[068]                                                                                                             |  |

 $I = Input, \ O = Output, \ Z = High \ impedance, \ S = Supply \ voltage, \ GND = Ground, \ A = Analog \ signal.$  Specifies the operating I/O supply voltage for each signal. See Section 5.3 , Power Supplies for more detail.

PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)

To reduce EMI and reflections, depending on the trace length, approximately 22  $\Omega$  to 50  $\Omega$  damping resistors are recommend on the following outputs placed near the DM355: YOUT(0-7),COUT(0-7), HSYNC,VSYNC,LCD\_OE,FIELD,EXTCLK,VCLK. The trace lengths should be minimized.



### **Table 2-8. Analog Video Terminal Functions**

| TERMINAL               |     | TYPE <sup>(1)</sup> | OTHER (2) | DESCRIPTION                                                                                                                                                                                                         |
|------------------------|-----|---------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                   | NO. | ITPE                | OTHER (-) | DESCRIPTION                                                                                                                                                                                                         |
| VREF                   | J7  | A I/O/Z             |           | Video DAC: Reference voltage output (0.45V, 0.1uF to GND). When the DAC is not used, the VREF signal should be connected to $V_{\rm SS}$ .                                                                          |
| IOUT                   | E1  | A I/O/Z             |           | Video DAC: Pre video buffer DAC output (1000 ohm to VFB). When the DAC is not used, the IOUT signal should be connected to $V_{\rm SS}$ .                                                                           |
| IBIAS                  | F2  | A I/O/Z             |           | Video DAC: External resistor (2550 Ohms to GND) connection for current bias configuration. When the DAC is not used, the IBIAS signal should be connected to $V_{\rm SS}$ .                                         |
| VFB                    | G1  | A I/O/Z             |           | Video DAC: Pre video buffer DAC output (1000 Ohms to IOUT, 1070 Ohms to TVOUT). When the DAC is not used, the VFB signal should be connected to $V_{SS}$ .                                                          |
| TVOUT                  | F1  | A I/O/Z             | V         | Video DAC: Analog Composite NTSC/PAL output (SeeFigure 5-31 and<br>Figure 5-32 for circuit connection). When the DAC is not used, the TVOUT signal should be left as a No Connect or connected to<br>$\rm V_{SS}$ . |
| V <sub>DDA18_DAC</sub> | L7  | PWR                 |           | Video DAC: Analog 1.8V power. When the DAC is not used, the $V_{DDA18\_DAC}$ signal should be connected to $V_{SS}$ .                                                                                               |
| V <sub>SSA_DAC</sub>   | L8  | GND                 |           | Video DAC: Analog 1.8V ground. When the DAC is not used, the $V_{\rm SSA\_DAC}$ signal should be connected to $V_{\rm SS}$ .                                                                                        |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal. Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.

### 2.6 Asynchronous External Memory Interface (AEMIF)

The Asynchronous External Memory Interface (AEMIF) signals support AEMIF, NAND, and OneNAND.

Table 2-9. Asynchronous EMIF/NAND/OneNAND Terminal Functions

| TERMI                          | TERMINAL | TVDE(1)             | OTHER (2) (3)         | DESCRIPTION                                                                                                                                                                                                    |
|--------------------------------|----------|---------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                           | NO.      | TYPE <sup>(1)</sup> | OTHER (-) (0)         |                                                                                                                                                                                                                |
| EM_A13/<br>GIO067/<br>BTSEL[1] | V19      | I/O/Z               | PD<br>V <sub>DD</sub> | Async EMIF: Address bus bit[13] GIO: GIO[67] System: BTSEL[1:0] sampled at power-on-reset to determine boot method.                                                                                            |
| EM_A12/<br>GIO066/<br>BTSEL[0] | U19      | I/O/Z               | PD<br>V <sub>DD</sub> | Async EMIF: Address bus bit[12] GIO: GIO[66] System: BTSEL[1:0] sampled at power-on-reset to determine boot method.                                                                                            |
| EM_A11/<br>GIO065/<br>AECFG[3] | R16      | I/O/Z               | PU<br>V <sub>DD</sub> | Async EMIF: Address bus bit[11] GIO: GIO[65] AECFG[3:0] sampled at power-on-reset to AECFG configuration. AECFG[3] sets default for PinMux2_EM_D15_8: AEMIF default bus width (16 or 8 bits)                   |
| EM_A10/<br>GIO064/<br>AECFG[2] | R18      | I/O/Z               | PU<br>V <sub>DD</sub> | Async EMIF: Address bus bit[10] GIO: GIO[64] AECFG[3:0] sampled at power-on-reset to AECFG configuration. AECFG[2:1] sets default for PinMux2_EM_BA0: AEMIF EM_BA0 definition (EM_BA0, EM_A14, GIO[054], rsvd) |
| EM_A09/<br>GIO063/<br>AECFG[1] | P17      | I/O/Z               | PD<br>V <sub>DD</sub> | Async EMIF: Address bus bit[09] GIO: GIO[63] AECFG[3:0] sampled at power-on-reset to AECFG configuration. AECFG[2:1] sets default for PinMux2_EM_BA0: AEMIF EM_BA0 definition (EM_BA0, EM_A14, GIO[054], rsvd) |
| EM_A08/<br>GIO062/<br>AECFG[0] | T19      | I/O/Z               | PU<br>V <sub>DD</sub> | Async EMIF: Address bus bit[08] GIO: GIO[62] AECFG[0] sets default for: • PinMux2_EM_A0_BA1: AEMIF address width (OneNAND or NAND) • PinMux2_EM_A13_3: AEMIF address width (OneNAND or NAND)                   |
| EM_A07/<br>GIO061              | P16      | I/O/Z               | $V_{DD}$              | Async EMIF: Address bus bit[07] GIO: GIO[61] Used to drive boot status LED signal (active low) in ROM boot modes.                                                                                              |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

<sup>(2)</sup> PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.)

<sup>(2)</sup> Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.

<sup>(3)</sup> PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



### Table 2-9. Asynchronous EMIF/NAND/OneNAND Terminal Functions (continued)

| TERMI<br>NAME               | INAL<br>NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3) | DESCRIPTION                                                                                                                                                                       |
|-----------------------------|-------------|---------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EM_A06/<br>GIO060           | P18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[06]<br>GIO: GIO[60]                                                                                                                                   |
| EM_A05/<br>GIO059           | R19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[05]<br>GIO: GIO[59]                                                                                                                                   |
| EM_A04/<br>GIO058           | P15         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[04]<br>GIO: GIO[58]                                                                                                                                   |
| EM_A03/<br>GIO057           | N18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[03]<br>GIO: GIO[57]                                                                                                                                   |
| EM_A02/                     | N15         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[02] NAND/SM/xD: CLE - Command latch enable output                                                                                                     |
| EM_A01/                     | N17         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[01] NAND/SM/xD: ALE - Address latch enable output                                                                                                     |
| EM_A00/<br>GIO056           | M16         | I/O/Z               | $V_{DD}$                 | Async EMIF: Address bus bit[00]<br>GIO: GIO[56]                                                                                                                                   |
| EM_BA1/<br>GIO055           | P19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Bank address 1 signal - 16-bit address:  In 16-bit mode, lowest address bit.  In 8-bit mode, second lowest address bit.  GIO: GIO[055]                                |
| EM_BA0/<br>GIO054<br>EM_A14 | N19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Bank address 0 signal - 8-bit address:  In 8-bit mode, lowest address bit. or can be used as an extra address line (bit14) when using 16-bit memories.  GIO: GIO[054] |
| EM_D15/<br>GIO053           | M18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 15<br>GIO: GIO[053]                                                                                                                                      |
| EM_D14/<br>GIO052           | M19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 14<br>GIO: GIO[052]                                                                                                                                      |
| EM_D13/<br>GIO051           | M15         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 13 GIO: GIO[051]                                                                                                                                         |
| EM_D12/<br>GIO050           | L18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 12<br>GIO: GIO[050]                                                                                                                                      |
| EM_D11/<br>GIO049           | L17         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 11<br>GIO: GIO[049]                                                                                                                                      |
| EM_D10/<br>GIO048           | L19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 10 GIO: GIO[048]                                                                                                                                         |
| EM_D09/<br>GIO047           | K18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 09<br>GIO: GIO[047]                                                                                                                                      |
| EM_D08/<br>GIO046           | L16         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 08<br>GIO: GIO[046]                                                                                                                                      |
| EM_D07/<br>GIO045           | K19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 07<br>GIO: GIO[045]                                                                                                                                      |
| EM_D06/<br>GIO044           | K17         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 06<br>GIO: GIO[044]                                                                                                                                      |
| EM_D05/<br>GIO043           | J19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 05<br>GIO: GIO[043]                                                                                                                                      |
| EM_D04/<br>GIO042           | L15         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 04<br>GIO: GIO[042]                                                                                                                                      |
| EM_D03/<br>GIO041           | J18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 03<br>GIO: GIO[041]                                                                                                                                      |
| EM_D02/<br>GIO040           | H19         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 02<br>GIO: GIO[040]                                                                                                                                      |
| EM_D01/<br>GIO039           | J17         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 01<br>GIO: GIO[039]                                                                                                                                      |
| EM_D00/<br>GIO038           | H18         | I/O/Z               | $V_{DD}$                 | Async EMIF: Data bus bit 00 GIO: GIO[038]                                                                                                                                         |



### Table 2-9. Asynchronous EMIF/NAND/OneNAND Terminal Functions (continued)

| TERMI              | TERMINAL |                     | OTHER <sup>(2)</sup> (3) | DESCRIPTION                                                                                                                                                                                                     |
|--------------------|----------|---------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NO.      | TYPE <sup>(1)</sup> | OTHER                    | DESCRIPTION                                                                                                                                                                                                     |
| EM_CE0/<br>GIO037  | J16      | I/O/Z               | $V_{DD}$                 | Async EMIF: Lowest numbered chip select. Can be programmed to be used for standard asynchronous memories (example: flash), OneNAND, or NAND memory. Used for the default boot and ROM boot modes. GIO: GIO[037] |
| EM_CE1/<br>GIO036  | G19      | I/O/Z               | $V_{DD}$                 | Async EMIF: Second chip select. Can be programmed to be used for standard asynchronous memories(example: flash), OneNAND, or NAND memory. GIO: GIO[036]                                                         |
| EM_WE/<br>GIO035   | J15      | I/O/Z               | $V_{DD}$                 | Async EMIF: Write Enable NAND/SM/xD: WE (Write Enable) output GIO: GIO[035]                                                                                                                                     |
| EM_OE/<br>GIO034   | F19      | I/O/Z               | $V_{DD}$                 | Async EMIF: Output Enable NAND/SM/xD: RE (Read Enable) output GIO: GIO[034]                                                                                                                                     |
| EM_WAIT/<br>GIO033 | G18      | I/O/Z               | $V_{DD}$                 | Async EMIF: Async WAIT NAND/SM/xD: RDY/ BSY input GIO: GIO[033]                                                                                                                                                 |
| EM_ADV/<br>GIO032  | H16      | I/O/Z               | V <sub>DD</sub>          | OneNAND: Address valid detect for OneNAND interface<br>GIO: GIO[032]                                                                                                                                            |
| EM_CLK/<br>GIO031  | E19      | I/O/Z               | $V_{DD}$                 | OneNAND: Clock for OneNAND flash interface<br>GIO: GIO[031]                                                                                                                                                     |

#### 2.7 **DDR Memory Interface**

The DDR EMIF supports DDR2 and mobile DDR.

### **Table 2-10. DDR Terminal Functions**

| TERMINA               | TERMINAL   |                     | OTHER (2) (3)       | DECORPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------|------------|---------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO.        | TYPE <sup>(1)</sup> | OTHER (-) (0)       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR_CLK               | W9         | I/O/Z               | $V_{DD\_DDR}$       | DDR Data Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DDR_CLK               | W8         | I/O/Z               | $V_{DD\_DDR}$       | DDR Complementary Data Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DDR_RAS               | T6         | I/O/Z               | $V_{DD\_DDR}$       | DDR Row Address Strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DDR_CAS               | V9         | I/O/Z               | $V_{DD\_DDR}$       | DDR Column Address Strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DDR_WE                | W10        | I/O/Z               | $V_{DD\_DDR}$       | DDR Write Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DDR_CS                | Т8         | I/O/Z               | $V_{DD\_DDR}$       | DDR Chip Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DDR_CKE               | V10        | I/O/Z               | $V_{DD\_DDR}$       | DDR Clock Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DDR_DQM[1]            | U15        | I/O/Z               | $V_{DD\_DDR}$       | Data mask outputs:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DDR_DQM[0]            | T12        | I/O/Z               | $V_{DD\_DDR}$       | DDR_DQM[1] - For DDR_DQ[15:8]     DDR_DQM[2] - For DDR_DQ[7:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DDD D00(4)            | 1/45       | 1/0/7               |                     | DDR_DQM[0] - For DDR_DQ[7:0]  Personal design of the |
| DDR_DQS[1] DDR_DQS[0] | V15<br>V12 | I/O/Z               | V <sub>DD_DDR</sub> | Data strobe input/outputs for each byte of the 16-bit data bus used to synchronize the data transfers. Output to DDR when writing and inputs when reading.  • DDR_DQS[1] - For DDR_DQ[15:8]  • DDR_DQS[0] - For DDR_DQ[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR_BA[2]             | V8         | I/O/Z               | $V_{DD\_DDR}$       | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DDR_BA[1]             | U7         | I/O/Z               | $V_{DD\_DDR}$       | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DDR_BA[0]             | U8         | I/O/Z               | $V_{DD\_DDR}$       | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DDR_A13               | U6         | I/O/Z               | $V_{DD\_DDR}$       | DDR Address Bus bit 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DDR_A12               | V7         | I/O/Z               | $V_{DD\_DDR}$       | DDR Address Bus bit 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DDR_A11               | W7         | I/O/Z               | $V_{DD\_DDR}$       | DDR Address Bus bit 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DDR_A10               | V6         | I/O/Z               | $V_{DD\_DDR}$       | DDR Address Bus bit 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal. Specifies the operating I/O supply voltage for each signal. See Section 5.3, *Power Supplies* for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.) (3)



| TERMIN                   | AL  | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3)  | PERSONAL                                                                                                                                       |
|--------------------------|-----|---------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                     | NO. | IYPE                | OTHER (=) (=)             | DESCRIPTION                                                                                                                                    |
| DDR_A09                  | W6  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 09                                                                                                                         |
| DDR_A08                  | W5  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 08                                                                                                                         |
| DDR_A07                  | V5  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 07                                                                                                                         |
| DDR_A06                  | U5  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 06                                                                                                                         |
| DDR_A05                  | W4  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 05                                                                                                                         |
| DDR_A04                  | V4  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 04                                                                                                                         |
| DDR_A03                  | W3  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 03                                                                                                                         |
| DDR_A02                  | W2  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 02                                                                                                                         |
| DDR_A01                  | V3  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 01                                                                                                                         |
| DDR_A00                  | V2  | I/O/Z               | $V_{DD\_DDR}$             | DDR Address Bus bit 00                                                                                                                         |
| DDR_DQ15                 | W17 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 15                                                                                                                            |
| DDR_DQ14                 | V16 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 14                                                                                                                            |
| DDR_DQ13                 | W16 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 13                                                                                                                            |
| DDR_DQ12                 | U16 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 12                                                                                                                            |
| DDR_DQ11                 | W15 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 11                                                                                                                            |
| DDR_DQ10                 | W14 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 10                                                                                                                            |
| DDR_DQ09                 | V14 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 09                                                                                                                            |
| DDR_DQ08                 | U13 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 08                                                                                                                            |
| DDR_DQ07                 | W13 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 07                                                                                                                            |
| DDR_DQ06                 | V13 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 06                                                                                                                            |
| DDR_DQ05                 | W12 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 05                                                                                                                            |
| DDR_DQ04                 | U12 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 04                                                                                                                            |
| DDR_DQ03                 | T11 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 03                                                                                                                            |
| DDR_DQ02                 | U11 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 02                                                                                                                            |
| DDR_DQ01                 | W11 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 01                                                                                                                            |
| DDR_DQ00                 | V11 | I/O/Z               | $V_{DD\_DDR}$             | DDR Data Bus bit 00                                                                                                                            |
| DDR_<br>DQGATE0          | W18 | I/O/Z               | $V_{DD\_DDR}$             | DDR: Loopback signal for external DQS gating. Route to DDR and back to DDR_DQGATE1 with same constraints as used for DDR clock and data.       |
| DDR_<br>DQGATE1          | V17 | I/O/Z               | $V_{DD\_DDR}$             | DDR: Loopback signal for external DQS gating. Route to DDR and back to DDR_DQGATE0 with same constraints as used for DDR clock and data.       |
| DDR_VREF                 | U10 | I/O/Z               | $V_{DD\_DDR}$             | DDR: Voltage input for the SSTL_18 I/O buffers. Note even in the case of mDDR an external resistor divider connected to this pin is necessary. |
| V <sub>SSA_DLL</sub>     | R11 | I/O/Z               | V <sub>SSA_DLL</sub>      | DDR: Ground for the DDR DLL                                                                                                                    |
| V <sub>DDA33_DDRDL</sub> | R10 | I/O/Z               | V <sub>DDA33_DDRDLL</sub> | DDR: Power (3.3 V) for the DDR DLL                                                                                                             |
| DDR_ZN                   | Т9  | I/O/Z               | $V_{DD\_DDR}$             | DDR: Reference output for drive strength calibration of N and P channel outputs. Tie to ground via 50 ohm resistor @ 0.5% tolerance.           |



#### 2.8 **GPIO**

The General Purpose I/O signals provide generic I/O to external devices. Most of the GIO signals are multiplexed with other functions.

**Table 2-11. GPIO Terminal Functions** 

| TERMI                                           | NAL | -> ( (4)            | (1)           | DECORPORTION                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------|-----|---------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                            | NO. | TYPE <sup>(1)</sup> | OTHER (2) (3) | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |
| GIO000                                          | C16 | I/O/Z               | $V_{DD}$      | GIO:GIO[000] is sampled at reset and stored in the GIO0_RESET bit of the BOOTCFG register.  Active low during MMC/SD boot (can be used as MMC/SD power control).  Can be used as external clock input for Timer 3.  Note: The GIO000 pin <i>must</i> be held high during NAND boot for the boot process to fuction properly. |
| GIO001                                          | E14 | I/O/Z               | $V_{DD}$      | GIO: GIO[001] Can be used as external clock input for Timer 3.                                                                                                                                                                                                                                                               |
| GIO002                                          | F15 | I/O/Z               | $V_{DD}$      | GIO: GIO[002] Can be used as external clock input for Timer 3.                                                                                                                                                                                                                                                               |
| GIO003                                          | G15 | I/O/Z               | $V_{DD}$      | GIO: GIO[003] Can be used as external clock input for Timer 3.                                                                                                                                                                                                                                                               |
| GIO004                                          | B17 | I/O/Z               | $V_{DD}$      | GIO: GIO[004]                                                                                                                                                                                                                                                                                                                |
| GIO005                                          | D15 | I/O/Z               | $V_{DD}$      | GIO: GIO[005]                                                                                                                                                                                                                                                                                                                |
| GIO006                                          | B18 | I/O/Z               | $V_{DD}$      | GIO: GIO[006]                                                                                                                                                                                                                                                                                                                |
| GIO007 /<br>SPI0_SDE<br>NA[1]                   | C17 | I/O/Z               | $V_{DD}$      | GIO: GIO[007]<br>SPI0: Chip Select 1                                                                                                                                                                                                                                                                                         |
| SPI1_SD<br>O /<br>GIO008                        | E12 | I/O/Z               | $V_{DD}$      | SPI1: Data Out<br>GIO: GIO[008]                                                                                                                                                                                                                                                                                              |
| SPI1_SDI<br>/ GIO009 /<br>SPI1_SDE<br>NA[1]     | A13 | I/O/Z               | $V_{DD}$      | SPI1: Data In -OR- SPI1: Chip Select 1 GIO: GIO[009]                                                                                                                                                                                                                                                                         |
| SPI1_SCL<br>K /<br>GIO010                       | C13 | I/O/Z               | $V_{DD}$      | SPI1: Clock GIO:<br>GIO[010]                                                                                                                                                                                                                                                                                                 |
| SPI1_SDE<br>NA[0] /<br>GIO011                   | E13 | I/O/Z               | $V_{DD}$      | SPI1: Chip Select 0<br>GIO: GIO[011]                                                                                                                                                                                                                                                                                         |
| UART1_T<br>XD /<br>GIO012                       | R17 | I/O/Z               | $V_{DD}$      | UART1: Transmit Data<br>GIO: GIO[012]                                                                                                                                                                                                                                                                                        |
| UART1_R<br>XD /<br>GIO013                       | R15 | I/O/Z               | $V_{DD}$      | UART1: Receive Data<br>GIO: GIO[013]                                                                                                                                                                                                                                                                                         |
| I2C_SCL /<br>GIO014                             | R14 | I/O/Z               | $V_{DD}$      | I2C: Serial Clock GIO:<br>GIO[014]                                                                                                                                                                                                                                                                                           |
| I2C_SDA /<br>GIO015                             | R13 | I/O/Z               | $V_{DD}$      | I2C: Serial Data<br>GIO: GIO[015]                                                                                                                                                                                                                                                                                            |
| CLKOUT3<br>/ GIO016                             | C11 | I/O/Z               | $V_{DD}$      | CLKOUT: Output Clock 3 GIO: GIO[016]                                                                                                                                                                                                                                                                                         |
| CLKOUT2<br>/ GIO017                             | A11 | I/O/Z               | $V_{DD}$      | CLKOUT: Output Clock 2<br>GIO: GIO[017]                                                                                                                                                                                                                                                                                      |
| CLKOUT1<br>/ GIO018                             | D12 | I/O/Z               | $V_{DD}$      | CLKOUT: Output Clock 1<br>GIO: GIO[018]                                                                                                                                                                                                                                                                                      |
| MMCSD1<br>_DATA0 /<br>GIO019 /<br>UART2_T<br>XD | A18 | I/O/Z               | $V_{DD}$      | MMCSD1: DATA0<br>GIO: GIO[019]<br>UART2: Transmit Data                                                                                                                                                                                                                                                                       |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal. Specifies the operating I/O supply voltage for each signal. See Section 5.3, *Power Supplies* for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.) (3)



| TERMI                                           | TERMINAL |                     | TVD=(1) 0TUED(2) (3)  | DESCRIPTION                                                                                                                                                                                                    |
|-------------------------------------------------|----------|---------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                            | NO.      | TYPE <sup>(1)</sup> | OTHER (2) (3)         | DESCRIPTION                                                                                                                                                                                                    |
| MMCSD1<br>_DATA1 /<br>GIO020 /<br>UART2_R<br>XD | B15      | I/O/Z               | V <sub>DD</sub>       | MMCSD1: DATA1<br>GIO: GIO[020]<br>UART2: Receive Data                                                                                                                                                          |
| MMCSD1<br>_DATA2 /<br>GIO021 /<br>UART2_C<br>TS | A16      | I/O/Z               | V <sub>DD</sub>       | MMCSD1: DATA2<br>GIO: GIO[021]<br>UART2: CTS                                                                                                                                                                   |
| MMCSD1<br>_DATA3 /<br>GIO022 /<br>UART2_R<br>TS | B16      | I/O/Z               | V <sub>DD</sub>       | MMCSD1: DATA3<br>GIO: GIO[022]<br>UART2: RTS                                                                                                                                                                   |
| MMCSD1<br>_CMD /<br>GIO023                      | A17      | I/O/Z               | V <sub>DD</sub>       | MMCSD1: Command<br>GIO: GIO[023]                                                                                                                                                                               |
| MMCSD1<br>_CLK /<br>GIO024                      | C15      | I/O/Z               | V <sub>DD</sub>       | MMCSD1: Clock<br>GIO: GIO[024]                                                                                                                                                                                 |
| ASP0_FS<br>R /<br>GIO025                        | F16      | I/O/Z               | V <sub>DD</sub>       | ASP0: Receive Frame Synch<br>GIO: GIO[025]                                                                                                                                                                     |
| ASP0_CL<br>KR /<br>GIO026                       | F17      | I/O/Z               | V <sub>DD</sub>       | ASP0: Receive Clock<br>GIO: GIO[026]                                                                                                                                                                           |
| ASP0_DR<br>/ GIO027                             | E18      | I/O/Z               | V <sub>DD</sub>       | ASP0: Receive Data<br>GIO: GIO[027]                                                                                                                                                                            |
| ASP0_FS<br>X /<br>GIO028                        | G17      | I/O/Z               | V <sub>DD</sub>       | ASP0: Transmit Frame Synch<br>GIO: GIO[028]                                                                                                                                                                    |
| ASP0_CL<br>KX /<br>GIO029                       | F18      | I/O/Z               | V <sub>DD</sub>       | ASP0: Transmit Clock<br>GIO: GIO[029]                                                                                                                                                                          |
| ASP0_DX<br>/ GIO030                             | H15      | I/O/Z               | V <sub>DD</sub>       | ASP0: Transmit Data<br>GIO: GIO[030]                                                                                                                                                                           |
| EM_CLK /<br>GIO031                              | E19      | I/O/Z               | V <sub>DD</sub>       | OneNAND: Clock signal for OneNAND flash interface GIO: GIO[031]                                                                                                                                                |
| EM_ADV /<br>GIO032                              | H16      | I/O/Z               | PD<br>V <sub>DD</sub> | OneNAND: Address Valid Detect for OneNAND interface GIO: GIO[032]                                                                                                                                              |
| EM_WAIT<br>/ GIO033                             | G18      | I/O/Z               | PU<br>V <sub>DD</sub> | Async EMIF: Async WAIT NAND/SM/xD: RDY/_BSY input GIO: GIO[033]                                                                                                                                                |
| EM_OE /<br>GIO034                               | F19      | I/O/Z               | V <sub>DD</sub>       | Async EMIF: Output Enable NAND/SM/xD: RE (Read Enable) output GIO: GIO[034]                                                                                                                                    |
| EM_WE /<br>GIO035                               | J15      | I/O/Z               | V <sub>DD</sub>       | Async EMIF: Write Enable NAND/SM/xD: WE (Write Enable) output GIO: GIO[035]                                                                                                                                    |
| EM_CE1 /<br>GIO036                              | G19      | I/O/Z               | V <sub>DD</sub>       | Async EMIF: Second Chip Select., Can be programmed to be used for standard asynchronous memories (example: flash), OneNand or NAND memory. GIO: GIO[036]                                                       |
| EM_CE0 /<br>GIO037                              | J16      | I/O/Z               | $V_{DD}$              | Async EMIF: Lowest numbered Chip Select. Can be programmed to be used for standard asynchronous memories (example: flash), OneNand or NAND memory. Used for the default boot and ROM boot modes. GIO: GIO[037] |
| EM_D00 /<br>GIO038                              | H18      | I/O/Z               | $V_{DD}$              | Async EMIF: Data Bus bit[00] GIO: GIO[038]                                                                                                                                                                     |



| TERMI                            | INAL | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3) | DESCRIPTION                                                                                                                                                                                  |
|----------------------------------|------|---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                             | NO.  | 1112                | OTTLER                   | DESCRIPTION                                                                                                                                                                                  |
| EM_D01 /<br>GIO039               | J17  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[01] GIO: GIO[039]                                                                                                                                                   |
| EM_D02 /<br>GIO040               | H19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[02]<br>GIO: GIO[040]                                                                                                                                                |
| EM_D03 /<br>GIO041               | J18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[03]<br>GIO: GIO[041]                                                                                                                                                |
| EM_D04 /<br>GIO042               | L15  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[04]<br>GIO: GIO[042]                                                                                                                                                |
| EM_D05 /<br>GIO043               | J19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[05]<br>GIO: GIO[043]                                                                                                                                                |
| EM_D06 /<br>GIO044               | K17  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[06]<br>GIO: GIO[044]                                                                                                                                                |
| EM_D07 /<br>GIO045               | K19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[07]<br>GIO: GIO[045]                                                                                                                                                |
| EM_D08 /<br>GIO046               | L16  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[08]<br>GIO: GIO[046]                                                                                                                                                |
| EM_D09 /<br>GIO047               | K18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[09]<br>GIO: GIO[047]                                                                                                                                                |
| EM_D10 /<br>GIO048               | L19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[10] GIO: GIO[048]                                                                                                                                                   |
| EM_D11 /<br>GIO049               | L17  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[11] GIO: GIO[049]                                                                                                                                                   |
| EM_D12 /<br>GIO050               | L18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[12] GIO: GIO[050]                                                                                                                                                   |
| EM_D13 /<br>GIO051               | M15  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[13]<br>GIO: GIO[051]                                                                                                                                                |
| EM_D14 /<br>GIO052               | M19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[14]<br>GIO: GIO[052]                                                                                                                                                |
| EM_D15 /<br>GIO053               | M18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Data Bus bit[15] GIO: GIO[053]                                                                                                                                                   |
| EM_BA0 /<br>GIO054 /<br>EM_A14   | N19  | I/O/Z               | $V_{DD}$                 | Async EMIF: Bank Address 0 signal = 8-bit address. In 8-bit mode, lowest address bit. Or, can be used as an extra Address line (bit[14] when using 16-bit memories.  GIO: GIO[054]           |
| EM_BA1 /<br>GIO055               | P19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Bank Address 1 signal = 16-bit address. In 16-bit mode, lowest address bit. In 8-bit mode, second lowest address bit GIO: GIO[055]                                               |
| EM_A00 /<br>GIO056               | M16  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[00] Note that the EM_A0 is always a 32-bit address GIO: GIO[056]                                                                                                 |
| EM_A03 /<br>GIO057               | N18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[03]<br>GIO: GIO[057]                                                                                                                                             |
| EM_A04 /<br>GIO058               | P15  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[04]<br>GIO: GIO[058]                                                                                                                                             |
| EM_A05 /<br>GIO059               | R19  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[05]<br>GIO: GIO[059]                                                                                                                                             |
| EM_A06 /<br>GIO060               | P18  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[06]<br>GIO: GIO[060]                                                                                                                                             |
| EM_A07 /<br>GIO061               | P16  | I/O/Z               | V <sub>DD</sub>          | Async EMIF: Address Bus bit[07] GIO: GIO[061] - Used to drive boot status LED signal (active low) in ROM boot modes.                                                                         |
| EM_A08 /<br>GIO062 /<br>AECFG[0] | T19  | I/O/Z               | PU<br>V <sub>DD</sub>    | Async EMIF: Address Bus bit[08] GIO: GIO[062] AECFG[0] sets default for - PinMux2.EM_A0_BA1: AEMIF Address Width (OneNAND or NAND) - PinMux2.EM_A13_3: AEMIF Address Width (OneNAND or NAND) |



| TERMI                                         | INIAI |                     |                            |                                                                                                                                                                                                                            |
|-----------------------------------------------|-------|---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                          | NO.   | TYPE <sup>(1)</sup> | OTHER (2) (3)              | DESCRIPTION                                                                                                                                                                                                                |
| EM_A09 /<br>GIO063 /<br>AECFG[1]              | P17   | I/O/Z               | PD<br>V <sub>DD</sub>      | Async EMIF: Address Bus bit[09] GIO: GIO[063] System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration AECFG[2:1] sets default for PinMux2.EM_BA0: AEMIF EM_BA0 Definition (EM_BA0, EM_A14, GIO[054], rsvd) |
| EM_A10 /<br>GIO064 /<br>AECFG[2]              | R18   | I/O/Z               | PU<br>V <sub>DD</sub>      | Async EMIF: Address Bus bit[10] GIO: GIO[064] System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration AECFG[2:1] sets default for PinMux2.EM_BA0: AEMIF EM_BA0 Definition (EM_BA0, EM_A14, GIO[054], rsvd) |
| EM_A11 /<br>GIO065 /<br>AECFG[3]              | R16   | I/O/Z               | PU<br>V <sub>DD</sub>      | Async EMIF: Address Bus bit[11] GIO: GIO[065] System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration AECFG[3] sets default for PinMux2.EM_D15_8: AEMIF Default Bus Width (16 or 8 bits)                   |
| EM_A12 /<br>GIO066 /<br>BTSEL[0]              | U19   | I/O/Z               | PD<br>V <sub>DD</sub>      | Async EMIF: Address Bus bit[12] GIO: GIO[066] System: BTSEL[1:0] sampled at Power-on-Reset to determine Boot method                                                                                                        |
| EM_A13 /<br>GIO067 /<br>BTSEL[1]              | V19   | I/O/Z               | PD<br>V <sub>DD</sub>      | Async EMIF: Address Bus bit[13] GIO: GIO[067] System: BTSEL[1:0] sampled at Power-on-Reset to determine Boot method.                                                                                                       |
| VCLK /<br>GIO068                              | Н3    | I/O/Z               | V <sub>DD_VOUT</sub>       | Video Encoder: Video Output Clock<br>GIO: GIO[068]                                                                                                                                                                         |
| EXTCLK /<br>GIO069 /<br>B2 /<br>PWM3D         | G3    | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: External clock input, used if clock rates > 27 MHz are needed, e.g. 74.25 MHz for HDTV digital output GIO: GIO[069] Digital Video Out: B2 PWM3D                                                             |
| FIELD /<br>GIO070 /<br>R2 /<br>PWM3C          | H4    | I/O/Z               | V <sub>DD_VOUT</sub>       | Video Encoder: Field identifier for interlaced display formats<br>GIO: GIO[070] Digital Video Out: R2 PWM3C                                                                                                                |
| VSYNC /<br>GIO072                             | G5    | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: Vertical Sync<br>GIO: GIO[072]                                                                                                                                                                              |
| HSYNC /<br>GIO073                             | F5    | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: Horizontal Sync<br>GIO: GIO[073]                                                                                                                                                                            |
| COUT0-<br>B3 /<br>GIO074 /<br>PWM3B           | F4    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[074] PWM3B                                                                                                                                                    |
| COUT1-<br>B4 /<br>GIO075 /<br>PWM3A           | F3    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[075] PWM3A                                                                                                                                                    |
| COUT2-<br>B5 /<br>GIO076 /<br>PWM2D /<br>RTO3 | E4    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[076] PWM2D RTO3                                                                                                                                               |
| COUT3-<br>B6 /<br>GIO077 /<br>PWM2C /<br>RTO2 | E3    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[077] PWM2C RTO2                                                                                                                                               |
| COUT4-<br>B7 /<br>GIO078 /<br>PWM2B /<br>RTO1 | D3    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[078] PWM2B RTO1                                                                                                                                               |
| COUT5-<br>G2 /<br>GIO079 /<br>PWM2A /<br>RTO0 | C1    | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[079] PWM2A RTO0                                                                                                                                               |



| TERMINAL                           |     | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3)  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |  |  |
|------------------------------------|-----|---------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                               | NO. | IYPE                | OTHER (-) (0)             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |  |  |
| COUT6-<br>G3 /<br>GIO080 /<br>PWM1 | D2  | I/O/Z               | V <sub>DD_</sub> VOUT     | Digital Video Out: VENC settings determine function GIO: GIO[080] PWM1                                                                                                                                                                                                                                                                                            |  |  |
| COUT7-<br>G4 /<br>GIO081 /<br>PWM0 | C2  | I/O/Z               | V <sub>DD_VOUT</sub>      | Digital Video Out: VENC settings determine function GIO: GIO[081] PWM0                                                                                                                                                                                                                                                                                            |  |  |
| PCLK /<br>GIO082                   | ТЗ  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Pixel clock input (strobe for lines CI7 through YI0) GIO: GIO[082]                                                                                                                                                                                                                                                                                                |  |  |
| CAM_WE<br>N_FIELD /<br>GIO083      | R5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Write enable input signal is used by external device (AFE/TG) to gate the DDR output of the CCDC module. Alternately, the field identification input signal is used by external device (AFE/TG) to indicate the which of two frames is input to the CCDC module for sensors with interlaced output. CCDC handles 1- or 2-field sensors in hardware. GIO: GIO[083] |  |  |
| CAM_VD /<br>GIO084                 | R4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Vertical synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new frame starts. GIO: GIO[084]                                                                                                                                                                                                        |  |  |
| CAM_HD /<br>GIO085                 | N5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Horizontal synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new line starts. GIO: GIO[085]                                                                                                                                                                                                       |  |  |
| YIN0 /<br>GIO086                   | P5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[00] YCC 16-bit: time multiplexed between luma: Y[00] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[00] GIO: GIO[086]                                                                                                                     |  |  |
| YIN1 /<br>GIO087                   | P2  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[01] YCC 16-bit: time multiplexed between luma Y[01] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[01] GIO: GIO[087]                                                                                                                      |  |  |
| YIN2 /<br>GIO088                   | P4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[02] YCC 16-bit: time multiplexed between luma: Y[02] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[02] GIO: GIO[088]                                                                                                                     |  |  |
| YIN3 /<br>GIO089                   | R3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[03] YCC 16-bit: time multiplexed between luma: Y[03] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[03] GIO: GIO[089]                                                                                                                     |  |  |
| YIN4 /<br>GIO090                   | P3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[04] YCC 16-bit: time multiplexed between luma: Y[04] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[04] GIO: GIO[090]                                                                                                                     |  |  |
| YIN5 /<br>GIO091                   | M5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[05] YCC 16-bit: time multiplexed between luma: Y[05] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[05] GIO: GIO[091]                                                                                                                     |  |  |
| YIN6 /<br>GIO092                   | M4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[06] YCC 16-bit: time multiplexed between luma: Y[06] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[06] GIO: GIO[092]                                                                                                                     |  |  |
| YIN7 /<br>GIO093                   | L5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[07] YCC 16-bit: time multiplexed between luma: Y[07] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[07] GIO: GIO[093]                                                                                                                     |  |  |
| CIN0 /<br>GIO094                   | J3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[08] YCC 16-bit: time multiplexed between chroma: CB/CR[00] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[00] GIO: GIO[094]                                                                                                               |  |  |



| TERMI                                                    | NAL | T)(D=(1)            | (2) (3)                   | PERSONAL                                                                                                                                                                                                                                                                                       |  |  |  |
|----------------------------------------------------------|-----|---------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                                                     | NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3)  | DESCRIPTION                                                                                                                                                                                                                                                                                    |  |  |  |
| CIN1 /<br>GIO095                                         | L3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[09] YCC 16-bit: time multiplexed between chroma: CB/CR[01] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[01] GIO: GIO[095]                                            |  |  |  |
| CIN2 /<br>GIO096                                         | J5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[10] YCC 16-bit: time multiplexed between chroma: CB/CR[02] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[02] GIO: GIO[096]                                            |  |  |  |
| CIN3 /<br>GIO097                                         | J4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[11] YCC 16-bit: time multiplexed between chroma: CB/CR[03] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[03] GIO: GIO[097]                                            |  |  |  |
| CIN4 /<br>GIO098 /<br>SPI2_SDI<br>/<br>SPI2_SDE<br>NA[1] | L4  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[12] YCC 16-bit: time multiplexed between chroma: CB/CR[04] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[04] SPI: SPI2 Data In -OR- SPI2 Chip select 1. GIO: GIO[098] |  |  |  |
| CIN5 /<br>GIO099 /<br>SPI2_SDE<br>NA[0]                  | М3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: raw[13] YCC 16-bit: time multiplexed between chroma: CB/CR[05] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] SPI: SPI2 Chip Select 0. GIO: GIO[99]                    |  |  |  |
| CIN6 /<br>GIO100 /<br>SPI2_SD<br>O                       | K5  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: NOT USED YCC 16-bit: time multiplexed between chroma: CB/CR[06] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[06] SPI: SPI2 Data Out GIO: GIO[100]                        |  |  |  |
| CIN7 /<br>GIO101 /<br>SPI2_SCL<br>K                      | N3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: NOT USED YCC 16-bit: time multiplexed between chroma: CB/CR[07] YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[07] SPI: SPI2 Clock GIO: GIO[101]                           |  |  |  |
| SPI0_SDI<br>/ GIO102                                     | A12 | I/O/Z               | V <sub>DD</sub>           | SPI0: Data In<br>GIO: GIO[102]                                                                                                                                                                                                                                                                 |  |  |  |
| SPI0_SDE<br>NA[0] /<br>GIO103                            | B12 | I/O/Z               | $V_{DD}$                  | SPI0: Chip Select 0<br>GIO: GIO[103]                                                                                                                                                                                                                                                           |  |  |  |

### 2.9 Multi-Media Card/Secure Digital (MMC/SD) Interfaces

The DM355 includes two Multi-Media Card/Secure Digital card interfaces that are compatible with the MMC/SD and SDIO protocol.

Table 2-12. MMC/SD Terminal Functions

| TERMIN           | TERMINAL |                     | OTHER <sup>(2)</sup> (3) | DESCRIPTION     |  |
|------------------|----------|---------------------|--------------------------|-----------------|--|
| NAME             | NO.      | TYPE <sup>(1)</sup> | OTHER                    | DESCRIPTION     |  |
| MMCSD0_<br>CLK   | A15      | I/O/Z               | $V_{DD}$                 | MMCSD0: Clock   |  |
| MMCSD0_<br>CMD   | C14      | I/O/Z               | $V_{DD}$                 | MMCSD0: Command |  |
| MMCSD0_<br>DATA0 | B14      | I/O/Z               | V <sub>DD</sub>          | MMCSD0: DATA0   |  |

- (1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.
- (2) Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.
- 3) PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



### Table 2-12. MMC/SD Terminal Functions (continued)

| TERMIN                                        | TERMINAL |                     | OTHER <sup>(2)</sup> (3) | DEGODIPTION                                      |  |
|-----------------------------------------------|----------|---------------------|--------------------------|--------------------------------------------------|--|
| NAME                                          | NO.      | TYPE <sup>(1)</sup> | OTHER (-) (0)            | DESCRIPTION                                      |  |
| MMCSD0_<br>DATA1                              | D14      | I/O/Z               | $V_{DD}$                 | MMCSD0: DATA1                                    |  |
| MMCSD0_<br>DATA2                              | B13      | I/O/Z               | $V_{DD}$                 | MMCSD0: DATA2                                    |  |
| MMCSD0_<br>DATA3                              | A14      | I/O/Z               | $V_{DD}$                 | MMCSD0: DATA3                                    |  |
| MMCSD1_<br>CLK/<br>GIO024                     | C15      | I/O/Z               | $V_{DD}$                 | MMCSD1: Clock<br>GIO: GIO[024]                   |  |
| MMCSD1_<br>CMD/<br>GIO023                     | A17      | I/O/Z               | $V_{DD}$                 | MMCSD1: Command<br>GIO: GIO[023]                 |  |
| MMCSD1_<br>DATA0/<br>GIO019/<br>UART2_T<br>XD | A18      | I/O/Z               | $V_{DD}$                 | MMCSD1: DATA0 GIO: GIO[019] UART2: Transmit data |  |
| MMCSD1_<br>DATA1/<br>GIO020/<br>UART2_R<br>XD | B15      | I/O/Z               | $V_{DD}$                 | MMCSD1: DATA1 GIO: GIO[020] UART2: Receive data  |  |
| MMCSD1_<br>DATA2/<br>GIO021/<br>UART2_C<br>TS | A16      | I/O/Z               | $V_{DD}$                 | MMCSD1: DATA2<br>GIO: GIO[021]<br>UART2: CTS     |  |
| MMCSD1_<br>DATA3/<br>GIO022/<br>UART2_R<br>TS | B16      | I/O/Z               | $V_{DD}$                 | MMCSD1: DATA3<br>GIO: GIO[022]<br>UART2: RTS     |  |

### 2.10 Universal Serial Bus (USB) Interface

The Universal Serial Bus (USB) interface supports the USB2.0 High-Speed protocol and includes dual-role Host/Slave support. However, no charge pump is included.

### **Table 2-13. USB Terminal Functions**

| TERMINAL |     | TYPE <sup>(1)</sup> | OTHER (2) (3)          | DESCRIPTION                                                                                                                                                                                                         |  |
|----------|-----|---------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME     | NO. | ITPE\/              | OTHER (-) (-)          | DESCRIPTION                                                                                                                                                                                                         |  |
| USB_DP   | A7  | A I/O/Z             | V <sub>DDA33_USB</sub> | USB D+ (differential signal pair). When USB is not used, this signal should be connected to V <sub>SS_USB</sub> .                                                                                                   |  |
| USB_DM   | A6  | A I/O/Z             | V <sub>DDA33_USB</sub> | USB D- (differential signal pair). When USB is not used, this signal should be connected to V <sub>SS_USB</sub> .                                                                                                   |  |
| USB_R1   | C7  | A I/O/Z             |                        | USB reference current output Connect to V <sub>SS_USB_REF</sub> via 10K ohm , 1% resistor placed as close to the device as possible. When USB is not used, this signal should be connected to V <sub>SS_USB</sub> . |  |

 $I = Input, \ O = Output, \ Z = High \ impedance, \ S = Supply \ voltage, \ GND = Ground, \ A = Analog \ signal.$  Specifies the operating I/O supply voltage for each signal. See Section 5.3 , Power Supplies for more detail.

PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.) (3)



| TERMINAL                   | TERMINAL |                                              | OTUED(2) (3)            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------|----------|----------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                       | NO.      | TYPE <sup>(1)</sup> OTHER <sup>(2)</sup> (3) |                         | DESCRIF HOW                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| USB_ID                     | D5       | A I/O/Z                                      | V <sub>DDA33_</sub> USB | USB operating mode identification pin For Device mode operation only, pull up this pin to $V_{DD}$ with a 1.5K ohm resistor. For Host mode operation only, pull down this pin to ground ( $V_{SS}$ ) with a 1.5K ohn resistor. If using an OTG or mini-USB connector, this pin will be set properly via the cable/connector configuration. When USB is not used, this signal should be connected to $V_{SS}$ USB. |  |
| USB_VBUS                   | E5       | A I/O/Z                                      | $V_{DD}$                | For host or device mode operation, tie the VBUS/USB power signal to the USB connector. When used in OTG mode operation, tie VBUS to the external charge pump and to the VBUS signal on the USB connector. When the USB is not used, tie VBUS to $V_{\rm SS\ USB}$ .                                                                                                                                               |  |
| USB_DRVVBUS                | C5       | O/Z                                          | $V_{DD}$                | Digital output to control external 5 V supply When USB is not used, this signal should be left as a No Connect.                                                                                                                                                                                                                                                                                                   |  |
| V <sub>SS_USB_REF</sub>    | C8       | GND                                          | $V_{DD}$                | USB Ground Reference Connect directly to ground and to USB_R1 via 10K ohm, 1% resistor placed as close to the device as possible.                                                                                                                                                                                                                                                                                 |  |
| V <sub>DDA33_USB</sub>     | J8       | PWR                                          | V <sub>DD</sub>         | Analog 3.3 V power USBPHY When USB is not used, this signal should be connected to V <sub>SS USB</sub> .                                                                                                                                                                                                                                                                                                          |  |
| V <sub>DDA33_USB_PLL</sub> | В6       | PWR                                          | $V_{DD}$                | Common mode 3.3 V power for USB PHY (PLL) When USB is not used, this signal should be connected to V <sub>SS USB</sub> .                                                                                                                                                                                                                                                                                          |  |
| V <sub>DDA13_USB</sub>     | H7       | PWR                                          | $V_{DD}$                | Analog 1.3 V power for USB PHY When USB is not used, this signal should be connected to V <sub>SS USB</sub> .                                                                                                                                                                                                                                                                                                     |  |
| V <sub>DDD13_USB</sub>     | C6       | PWR                                          | $V_{DD}$                | Digital 1.3 V power for USB PHY When USB is not used, this signal should be connected to V <sub>SS_USB</sub> .                                                                                                                                                                                                                                                                                                    |  |

### 2.11 Audio Interfaces

The DM355 includes two Audio Serial Ports (ASP ports), which are backward compatible with other TI ASP serial ports and provide I2S audio interface. One interface is multiplexed with GIO signals.

Table 2-14. ASP Terminal Functions

| TERMI                     | TERMINAL |                     | OTHER (2) (3) | DESCRIPTION                                |  |
|---------------------------|----------|---------------------|---------------|--------------------------------------------|--|
| NAME                      | NO.      | TYPE <sup>(1)</sup> | OTHER         | DESCRIPTION                                |  |
| ASP0_CL<br>KR/<br>GIO026  | F17      | I/O/Z               | $V_{DD}$      | ASP0: Receive Clock<br>GIO: GIO[026]       |  |
| ASP0_CL<br>KX /<br>GIO029 | F18      | I/O/Z               | $V_{DD}$      | ASP0: Transmit Clock<br>GIO: GIO[029]      |  |
| ASP0_DR<br>/<br>GIO027    | E18      | I/O/Z               | $V_{DD}$      | ASP0: Receive Data<br>GIO: GIO[027]        |  |
| ASP0_DX<br>/<br>GIO030    | H15      | I/O/Z               | $V_{DD}$      | ASP0: Transmit Data<br>GIO: GIO[030]       |  |
| ASP0_FS<br>R /<br>GIO025  | F16      | I/O/Z               | $V_{DD}$      | ASP0: Receive Frame Synch<br>GIO: GIO[025] |  |
| ASP0_FS<br>X /<br>GIO028  | G17      | I/O/Z               | $V_{DD}$      | ASP0: Transmit Frame SynchGIO: GIO[028]    |  |
| ASP1_CL<br>KR             | D18      | I/O/Z               | $V_{DD}$      | ASP1: Receive Clock                        |  |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

<sup>(2)</sup> Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.

<sup>(3)</sup> PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



| TERMINAL      |     | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3) | DESCRIPTION               |  |
|---------------|-----|---------------------|--------------------------|---------------------------|--|
| NAME          | NO. | ITPE'               | OTHER                    | DESCRIPTION               |  |
| ASP1_CL<br>KS | D17 | I/Z                 | $V_{DD}$                 | ASP1: Master Clock        |  |
| ASP1_CL<br>KX | D19 | I/O/Z               | $V_{DD}$                 | ASP1: Transmit Clock      |  |
| ASP1_DR       | C19 | I/O/Z               | $V_{DD}$                 | ASP1: Receive Data        |  |
| ASP1_DX       | C18 | I/O/Z               | $V_{DD}$                 | ASP1: Transmit Data       |  |
| ASP1_FS<br>R  | E17 | I/O/Z               | $V_{DD}$                 | ASP1: Receive Frame Synch |  |
| ASP1_FS<br>X  | E16 | I/O/Z               | $V_{DD}$                 | ASP1: Transmit Frame Sync |  |

#### 2.12 UART Interface

The DM355 includes three UART ports. These ports are multiplexed with GIO and other signals.

### **Table 2-15. UART Terminal Functions**

| TERMIN                                    | AL  | TYPE <sup>(1)</sup> | 071150(2) (3)            | DESCRIPTION                                   |  |
|-------------------------------------------|-----|---------------------|--------------------------|-----------------------------------------------|--|
| NAME                                      | NO. | IYPE                | OTHER <sup>(2) (3)</sup> |                                               |  |
| UART0_RXD                                 | U18 | I                   | V <sub>DD</sub>          | UART0: Receive data. Used for UART boot mode  |  |
| UART0_TXD                                 | T18 | 0                   | $V_{DD}$                 | UART0: Transmit data. Used for UART boot mode |  |
| UART1_RXD/<br>GIO013                      | R15 | I/O/Z               | V <sub>DD</sub>          | UART1: Receive data.<br>GIO: GIO013           |  |
| UART1_TXD/<br>GIO012                      | R17 | I/O/Z               | V <sub>DD</sub>          | UART1: Transmit data.<br>GIO: GIO012          |  |
| MMCSD1_DA<br>TA2/<br>GIO021/<br>UART2_CTS | A16 | I/O/Z               | V <sub>DD</sub>          | MMCSD1: DATA2<br>GIO: GIO021<br>UART2: CTS    |  |
| MMCSD1_DA<br>TA3/<br>GIO022/<br>UART2_RTS | B16 | I/O/Z               | V <sub>DD</sub>          | MMCSD1: DATA3<br>GIO: GIO022<br>UART2: RTS    |  |
| MMCSD1_DA<br>TA1/<br>GIO020/<br>UART2_RXD | B15 | I/O/Z               | V <sub>DD</sub>          | MMCSD1: DATA1<br>GIO: GIO020<br>UART2: RXD    |  |
| MMCSD1_DA<br>TA0/<br>GIO019/<br>UART2_TXD | A18 | I/O/Z               | V <sub>DD</sub>          | MMCSD1: DATA0<br>GIO: GIO019<br>UART2: TXD    |  |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

Specifies the operating I/O supply voltage for each signal. See Section 5.3 , *Power Supplies* for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



### 2.13 I<sup>2</sup>C Interface

The DM355 includes an I<sup>2</sup>C two-wire serial interface for control of external peripherals. This interface is multiplexed with GIO signals.

Table 2-16. I<sup>2</sup>C Terminal Functions

| TERMINAL           |     | TYPE <sup>(1)</sup> | OTHER (2) (3)   | DESCRIPTION                      |
|--------------------|-----|---------------------|-----------------|----------------------------------|
| NAME               | NO. | ITPE\'              | OTHER!          | DESCRIPTION                      |
| I2C_SDA/<br>GIO015 | R13 | I/O/Z               | V <sub>DD</sub> | I2C: Serial data<br>GIO: GIO015  |
| I2C_SCL/<br>GIO014 | R14 | I/O/Z               | V <sub>DD</sub> | I2C: Serial clock<br>GIO: GIO014 |

- (1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.
- (2) Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.
- (3) PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.)

#### 2.14 Serial Interface

The DM355 includes three independent serial ports. These interfaces are multiplexed with GIO and other signals.

**Table 2-17. SPI Terminal Functions** 

| TERMINAL                              |     | TYPE <sup>(1)</sup> | OTHER (2)                 | DECEDIPTION                                                                                                                                                                                                                                                                         |  |
|---------------------------------------|-----|---------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                  | NO. | TYPE                | (3)                       | DESCRIPTION                                                                                                                                                                                                                                                                         |  |
| SPI0_SCLK                             | C12 | I/O/Z               | $V_{DD}$                  | SPI0: Clock                                                                                                                                                                                                                                                                         |  |
| SPI0_SDENA[0]/<br>GIO103              | B12 | I/O/Z               | V <sub>DD</sub>           | SPI0: Chip select 0 GIO: GIO[103]                                                                                                                                                                                                                                                   |  |
| GIO007<br>SPI0_SDENA[1]               | C17 | I/O/Z               | V <sub>DD</sub>           | GIO: GIO[007]<br>SPI0: Chip select 1                                                                                                                                                                                                                                                |  |
| SPI0_SDI/<br>GIO102                   | A12 | I/O/Z               | V <sub>DD</sub>           | SPI0: Data in<br>GIO: GIO[102]                                                                                                                                                                                                                                                      |  |
| SPI0_SDO                              | B11 | I/O/Z               | V <sub>DD</sub>           | SPI0: Data out                                                                                                                                                                                                                                                                      |  |
| SPI1_SCLK/<br>GIO010                  | C13 | I/O/Z               | V <sub>DD</sub>           | SPI1: Clock<br>GIO: GIO[010]                                                                                                                                                                                                                                                        |  |
| SPI1_SDENA[0]/<br>GIO011              | E13 | I/O/Z               | V <sub>DD</sub>           | SPI1: Chip select 0 GIO: GIO[011] - Active low during MMC/SD boot (can be used as MMC/SD power control)                                                                                                                                                                             |  |
| SPI1_SDI/<br>GIO009/<br>SPI1_SDENA[1] | A13 | I/O/Z               | V <sub>DD</sub>           | SPI1: Data in or<br>SPI1: Chip select 1<br>GIO: GIO[09]                                                                                                                                                                                                                             |  |
| SPI1_SDO/<br>GIO008                   | E12 | I/O/Z               | V <sub>DD</sub>           | SPI1: Data out<br>GIO: GIO[008]                                                                                                                                                                                                                                                     |  |
| CIN7/<br>GIO101/<br>SPI2_SCLK         | N3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Not used  YCC 16-bit: time multiplexed between chroma. CB/CR[07]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[07]  SPI: SPI2 clock GIO: GIO[101]            |  |
| CIN5/<br>GIO099/<br>SPI2_SDENA[0]     | М3  | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[13]  • YCC 16-bit: time multiplexed between chroma. CB/CR[05]  • YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[07]  SPI: SPI2 chip select 0 GIO: GIO[099] |  |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

<sup>(2)</sup> Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.

<sup>3)</sup> PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



| TERMINAL                                       | TERMINAL   |                     | OTHER <sup>(2)</sup>      | DECODITION                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|------------|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                           | NO.        | TYPE <sup>(1)</sup> | (3)                       | DESCRIPTION                                                                                                                                                                                                                                                                                         |
| CIN4/<br>GIO098/<br>SPI2_SDI/<br>SPI2_SDENA[1] | L4         | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Raw[12]  YCC 16-bit: time multiplexed between chroma. CB/CR[04]  YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[04]  SPI: SPI2 Data in -OR- SPI2 Chip select 1  GIO: GIO[0998] |
| CIN6/<br>GIO100/<br>SPI2_SDO/                  | <b>K</b> 5 | I/O/Z               | PD<br>V <sub>DD_VIN</sub> | Standard CCD/CMOS input: Not used  • YCC 16-bit: time multiplexed between chroma. CB/CR[06]  • YCC 8-bit (which allows for two simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[06]  SPI: SPI2 Data out GIO: GIO[100]                     |

### 2.15 Clock Interface

The DM355 provides interface with the system clocks.

#### **Table 2-18. Clocks Terminal Functions**

| TERMINAL            |     | TVD=(1)             | OTUED(2) (3)             | PERCENTION                                                                                                                                                                                                                                          |
|---------------------|-----|---------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3) | DESCRIPTION                                                                                                                                                                                                                                         |
| CLKOUT1<br>/ GIO018 | D12 | I/O/Z               | $V_{DD}$                 | CLKOUT: Output Clock 1<br>GIO: GIO[018]                                                                                                                                                                                                             |
| CLKOUT2<br>/ GIO017 | A11 | I/O/Z               | $V_{DD}$                 | CLKOUT: Output Clock 2<br>GIO: GIO[017]                                                                                                                                                                                                             |
| CLKOUT3<br>/ GIO016 | C11 | I/O/Z               | $V_{DD}$                 | CLKOUT: Output Clock 3<br>GIO: GIO[016]                                                                                                                                                                                                             |
| MXI1                | A9  | I                   | $V_{DD}$                 | Crystal input for system oscillator (24 MHz or 36 MHz)                                                                                                                                                                                              |
| MXO1                | В9  | 0                   | $V_{DD}$                 | Output for system oscillator (24 MHz or 36 MHz). When the MX02 is not used, the MX02 signal can be left open.                                                                                                                                       |
| MXI2                | R1  | I                   | $V_{DD}$                 | Crystal input for video oscillator (27 MHz) Optional, use only if 27MHz derived from MXI1 and PLL does not provide sufficient performance for Video DAC. When the MXI2 is not used and powered down, the MXI2 signal should be left as a No Connect |
| MXO2                | T1  | 0                   | $V_{DD}$                 | Output for video oscillator (27 MHz) Optional, use only if 27MHz derived from MXI1 and PLL does not provide sufficient performance for Video DAC When the MXO2 is not used and powered down, the MXO2 signal should be left as a No Connect.        |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

Specifies the operating I/O supply voltage for each signal. See Section 5.3 , *Power Supplies* for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



### 2.16 Real Time Output (RTO) Interface

The DM355 provides Real Time Output (RTO) interface.

#### **Table 2-19. RTO Terminal Functions**

| TERMINAL                                      |     | TYPE <sup>(1)</sup> | OTHER <sup>(2)</sup> (3) | DECORPTION                                                                   |
|-----------------------------------------------|-----|---------------------|--------------------------|------------------------------------------------------------------------------|
| NAME                                          | NO. | IYPE                | OTHER (-) (0)            | DESCRIPTION                                                                  |
| COUT5-<br>G2 /<br>GIO079 /<br>PWM2A /<br>RTO0 | C1  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[079] PWM2A RTO0 |
| COUT4-<br>B7 /<br>GIO078 /<br>PWM2B /<br>RTO1 | D3  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[078] PWM2B RTO1 |
| COUT3-<br>B6 /<br>GIO077 /<br>PWM2C /<br>RTO2 | E3  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[077] PWM2C RTO2 |
| COUT2-<br>B5 /<br>GIO076 /<br>PWM2D /<br>RTO3 | E4  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[076] PWM2D RTO3 |

- (1) I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.
- Specifies the operating I/O supply voltage for each signal. See Section 5.3 , *Power Supplies* for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)

### 2.17 Pulse Width Modulator (PWM) Interface

The DM355 provides Pulse Width Modulator (PWM) interface.

#### Table 2-20. PWM Terminal Functions

| TERMINAL                                      |     | TVD=(1)             | OTUED(2) (3)             | DECORPTION                                                                   |
|-----------------------------------------------|-----|---------------------|--------------------------|------------------------------------------------------------------------------|
| NAME                                          | NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2) (3)</sup> | DESCRIPTION                                                                  |
| COUT7-<br>G4 /<br>GIO081 /<br>PWM0            | C2  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[081] PWM0       |
| COUT6-<br>G3 /<br>GIO080 /<br>PWM1            | D2  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[080] PWM1       |
| COUT5-<br>G2 /<br>GIO079 /<br>PWM2A /<br>RTO0 | C1  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[079] PWM2A RTO0 |
| COUT4-<br>B7 /<br>GIO078 /<br>PWM2B /<br>RTO1 | D3  | I/O/Z               | $V_{DD\_VOUT}$           | Digital Video Out: VENC settings determine function GIO: GIO[078] PWM2B RTO1 |

- I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.
- Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail.
- PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.)



| TERMINAL                                      |     | T)(D=(1)            | OTUED (2) (3)              | PERCENTION                                                                                                                                                     |
|-----------------------------------------------|-----|---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                          | NO. | TYPE <sup>(1)</sup> | OTHER <sup>(2) (3)</sup>   | DESCRIPTION                                                                                                                                                    |
| COUT3-<br>B6 /<br>GIO077 /<br>PWM2C /<br>RTO2 | E3  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[077] PWM2C RTO2                                                                                   |
| COUT2-<br>B5 /<br>GIO076 /<br>PWM2D /<br>RTO3 | E4  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[076] PWM2D RTO3                                                                                   |
| COUT1-<br>B4 /<br>GIO075 /<br>PWM3A           | F3  | I/O/Z               | $V_{DD\_VOUT}$             | Digital Video Out: VENC settings determine function GIO: GIO[075] PWM3A                                                                                        |
| COUT0-<br>B3 /<br>GIO074 /<br>PWM3B           | F4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Digital Video Out: VENC settings determine function GIO: GIO[074] PWM3B                                                                                        |
| FIELD /<br>GIO070 /<br>R2 /<br>PWM3C          | H4  | I/O/Z               | V <sub>DD_VOUT</sub>       | Video Encoder: Field identifier for interlaced display formats GIO: GIO[070] Digital Video Out: R2 PWM3C                                                       |
| EXTCLK /<br>GIO069 /<br>B2 /<br>PWM3D         | G3  | I/O/Z               | PD<br>V <sub>DD_VOUT</sub> | Video Encoder: External clock input, used if clock rates > 27 MHz are needed, e.g. 74.25 MHz for HDTV digital output GIO: GIO[069] Digital Video Out: B2 PWM3D |

### 2.18 System Configuration Interface

The DM355 provides interfaces for system configuration and boot load.

### Table 2-21. System/Boot Terminal Functions

| TERMINAL                       |     | TYPE(1) | OTHER <sup>(2)</sup> (3) | DESCRIPTION                                                                                                                                                                                                               |
|--------------------------------|-----|---------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                           | NO. | IYPE    | OTHER (=) (0)            | DESCRIPTION                                                                                                                                                                                                               |
| EM_A13/<br>GIO067/<br>BTSEL[1] | V19 | I/O/Z   | PD<br>V <sub>DD</sub>    | Async EMIF: Address bus bit 13 GIO: GIO[067] System: BTSEL[1:0] sampled at power-on-reset to determine boot method.                                                                                                       |
| EM_A12/<br>GIO066/<br>BTSEL[0] | U19 | I/O/Z   | PD<br>V <sub>DD</sub>    | Async EMIF: Address bus bit 12 GIO: GIO[066] System: BTSEL[1:0] sampled at power-on-reset to determine boot method.                                                                                                       |
| EM_A11/<br>GIO065/<br>AECFG[3] | R16 | I/O/Z   | PU<br>V <sub>DD</sub>    | Async EMIF: Address bus bit 11 GIO: GIO[065] System: AECFG[3:0] sampled a power-on-reset to set AEMIF configuration. AECFG[3] sets default fo PinMux2.EM_D15_8. AEMIF default bus width (16 or 8 bits).                   |
| EM_A10/<br>GIO064/<br>AECFG[2] | R18 | I/O/Z   | PU<br>V <sub>DD</sub>    | Async EMIF: Address bus bit 10 GIO: GIO[064] System: AECFG[3:0] sampled a power-on-reset to set AEMIF configuration. AECFG[2:1] sets default fo PinMux2.EM_BA0. AEMIF EM_BA0 definition: (EM_BA0, EM_A14, GIO[054], rsvd) |
| EM_A09/<br>GIO063/<br>AECFG[1] | P17 | I/O/Z   | PD<br>V <sub>DD</sub>    | Async EMIF: Address bus bit 09 GIO: GIO[063] System: AECFG[3:0] sampled a power-on-reset to set AEMIF configuration. AECFG[2:1] sets default fo PinMux2.EM_BA0. AEMIF EM_BA0 definition: (EM_BA0, EM_A14, GIO[054], rsvd) |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal. Specifies the operating I/O supply voltage for each signal. See Section 5.3, Power Supplies for more detail. PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.) (3)



### Table 2-21. System/Boot Terminal Functions (continued)

| TERMI                          | NAL | TYPE <sup>(1)</sup> | OTHER (2) (3)         | DESCRIPTION                                                                                                                                                                                           |  |
|--------------------------------|-----|---------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                           | NO. | ITPE\'              | OTHER                 | DESCRIPTION                                                                                                                                                                                           |  |
| EM_A08/<br>GIO062/<br>AECFG[0] | T19 | I/O/Z               | PU<br>V <sub>DD</sub> | Async EMIF: Address bus bit 08 GIO: GIO[062] System: AECFG[0] sets default for:  PinMux2.EM_A0_BA1 - AEMIF address width (OneNAND, or NAND) PinMux2.EM_A13_3 - AEMIF address width (OneNAND, or NAND) |  |

### 2.19 Emulation

The emulation interface allow software and hardware debugging.

#### **Table 2-22. Emulation Terminal Functions**

| TER  | MINAL | TYPE <sup>(1)</sup> | OTHER (2) (3)         | DESCRIPTION                                                                                                                                   |
|------|-------|---------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.   | ITPE                | OTHER (-) (9)         | DESCRIPTION                                                                                                                                   |
| TCK  | E10   | I                   | $V_{DD}$              | JTAG test clock input                                                                                                                         |
| TDI  | D9    | I                   | PU<br>V <sub>DD</sub> | JTAG test data input                                                                                                                          |
| TDO  | E9    | 0                   | $V_{DD}$              | JTAG test data output                                                                                                                         |
| TMS  | D8    | I                   | PU<br>V <sub>DD</sub> | JTAG test mode select                                                                                                                         |
| TRST | C9    | I                   | PD<br>V <sub>DD</sub> | JTAG test logic reset (active low)                                                                                                            |
| RTCK | E11   | 0                   | $V_{DD}$              | JTAG test clock output                                                                                                                        |
| EMU0 | E8    | I/O/Z               | PU<br>V <sub>DD</sub> | JTAG emulation 0 I/O EMU[1:0] = 00 - Force Debug Scan chain (ARM and ARM ETB TAPs connected) EMU[1:0] = 11 - Normal Scan chain (ICEpick only) |
| EMU1 | E7    | I/O/Z               | PU<br>V <sub>DD</sub> | JTAG emulation 1 I/O EMU[1:0] = 00 - Force Debug Scan chain (ARM and ARM ETB TAPs connected) EMU[1:0] = 11 - Normal Scan chain (ICEpick only) |

<sup>(1)</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

 <sup>(2)</sup> Specifies the operating I/O supply voltage for each signal. See Section 5.3, *Power Supplies* for more detail.
 (3) PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 kΩ resistor should be used.)



### 2.20 Pin List

Table 2-23 provides a complete pin description list in pin number order.

### Table 2-23. DM355 Pin Descriptions

| Name                                           | BGA<br>ID | Type | Group                             | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                                    | Mux Control            |
|------------------------------------------------|-----------|------|-----------------------------------|--------------------------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| CIN7 / GIO101 /                                | N3        | I/O  | CCDC                              | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: NOT USED                                                                                                             | PINMUX0[1:0].CIN_      |
| SPI2_SCLK                                      |           |      | / GIO /<br>SPI2                   |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[07]                                                                                        | 7                      |
|                                                |           |      |                                   |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between                                                   |                        |
|                                                |           |      |                                   |                                |                         |                | luma and chroma of the upper channel.<br>Y/CB/CR[07]                                                                                          |                        |
|                                                |           |      |                                   |                                |                         |                | SPI: SPI2 Clock                                                                                                                               |                        |
|                                                |           |      |                                   |                                |                         |                | GIO: GIO[101]                                                                                                                                 |                        |
| CIN6 / GIO100 /                                | K5        | I/O  | CCDC                              | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: NOT USED                                                                                                             | PINMUX0[3:2].CIN_      |
| SPI2_SDO                                       |           |      | / GIO /<br>SPI2                   |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[06]                                                                                        | 6                      |
|                                                |           |      |                                   |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[06] |                        |
|                                                |           |      |                                   |                                |                         |                | SPI: SPI2 Data Out                                                                                                                            |                        |
|                                                |           |      |                                   |                                |                         |                | GIO: GIO[100]                                                                                                                                 |                        |
| CIN5 / GIO099 /<br>SPI2_SDENA[0]               | М3        | I/O  | CCDC<br>/ GIO /<br>SPI2           | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[13]                                                                                                              | PINMUX0[5:4].CIN_<br>5 |
|                                                |           |      | 01 12                             |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[05]                                                                                        |                        |
|                                                |           |      |                                   |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[05] |                        |
|                                                |           |      |                                   |                                |                         |                | SPI: SPI2 Chip Select 0                                                                                                                       |                        |
|                                                |           |      |                                   |                                |                         |                | GIO: GIO[99]                                                                                                                                  |                        |
| CIN4 / GIO098 /<br>SPI2_SDI /<br>SPI2_SDENA[1] | L4        | I/O  | CCDC<br>/ GIO /<br>SPI2 /<br>SPI2 | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[12]                                                                                                              | PINMUX0[7:6].CIN_      |
|                                                |           |      |                                   |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[04]                                                                                        |                        |
|                                                |           |      |                                   |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[04] |                        |
|                                                |           |      |                                   |                                |                         |                | SPI: SPI2 Data In -OR- SPI2 Chip select 1                                                                                                     |                        |
|                                                |           |      |                                   |                                |                         |                | GIO: GIO[098]                                                                                                                                 |                        |

I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground, A = Analog signal.

Specifies the operating I/O supply voltage for each signal. See Section 5.3 , Power Supplies for more detail.

PD = pull-down, PU = pull-up. (To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor should be used.) To reduce EMI and reflections, depending on the trace length, approximately 22  $\Omega$  to 50  $\Omega$  damping resistors are recommend on the following outputs placed near the DM355: YOUT(0-7),COUT(0-7), HSYNC,VSYNC,LCD\_OE,FIELD,EXTCLK,VCLK. The trace lengths should be minimized.



| Name          | BGA<br>ID | Type | Group         | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                                    | Mux Control            |
|---------------|-----------|------|---------------|--------------------------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| CIN3 / GIO097 | J4        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[11]                                                                                                              | PINMUX0[8].CIN_32      |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[03]                                                                                        |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[03] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[097]                                                                                                                                 |                        |
| CIN2 / GIO096 | J5        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[10]                                                                                                              | PINMUX0[8].CIN_32      |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[02]                                                                                        |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[02] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[096]                                                                                                                                 |                        |
| CIN1 / GIO095 | L3        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[09]                                                                                                              | PINMUX0[9].CIN_10      |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[01]                                                                                        |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[01] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[095]                                                                                                                                 |                        |
| CIN0 / GIO094 | J3        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[08]                                                                                                              | PINMUX0[9].CIN_10      |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between chroma: CB/CR[00]                                                                                        |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the upper channel. Y/CB/CR[00] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[094]                                                                                                                                 |                        |
| YIN7 / GIO093 | L5        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[07]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[07]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[07] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[093]                                                                                                                                 |                        |
| YIN6 / GIO092 | M4        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[06]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[06]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[06] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[092]                                                                                                                                 |                        |



| Name          | BGA<br>ID | Type | Group         | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                                    | Mux Control            |
|---------------|-----------|------|---------------|--------------------------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| YIN5 / GIO091 | M5        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[05]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[05]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[05] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[091]                                                                                                                                 |                        |
| YIN4 / GIO090 | P3        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[04]                                                                                                              | PINMUX0[10].YIN_7      |
| ı             |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[04]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[04] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[090]                                                                                                                                 |                        |
| YIN3 / GIO089 | R3        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[03]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[03]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[03] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[089]                                                                                                                                 |                        |
| YIN2 / GIO088 | P4        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[02]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[02]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[02] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[088]                                                                                                                                 |                        |
| YIN1 / GIO087 | P2        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[01]                                                                                                              | PINMUX0[10].YIN_7<br>0 |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[01]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[01] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[087]                                                                                                                                 |                        |
| YIN0 / GIO086 | P5        | I/O  | CCDC<br>/ GIO | $V_{DD\_VIN}$                  | PD                      | in             | Standard CCD/CMOS input: raw[00]                                                                                                              | PINMUX0[10].YIN_7      |
|               |           |      |               |                                |                         |                | YCC 16-bit: time multiplexed between luma: Y[00]                                                                                              |                        |
|               |           |      |               |                                |                         |                | YCC 08-bit (which allows for 2 simultaneous decoder inputs), it is time multiplexed between luma and chroma of the lower channel. Y/CB/CR[00] |                        |
|               |           |      |               |                                |                         |                | GIO: GIO[086]                                                                                                                                 |                        |



| Name                        | BGA<br>ID | Type | Group                   | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                                                                                                                                 | Mux Control                                 |
|-----------------------------|-----------|------|-------------------------|--------------------------------|-------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| CAM_HD /<br>GIO085          | N5        | I/O  | CCDC<br>/ GIO           | $V_{DD\_VIN}$                  | PD                      | in             | Horizontal synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new line starts.                                                                                              | PINMUX0[11].CAM_<br>HD                      |
|                             |           |      |                         |                                |                         |                | GIO: GIO[085]                                                                                                                                                                                                                              |                                             |
| CAM_VD /<br>GIO084          | R4        | I/O  | CCDC<br>/ GIO           | $V_{DD\_VIN}$                  | PD                      | in             | Vertical synchronization signal that can be either an input (slave mode) or an output (master mode). Tells the CCDC when a new frame starts.                                                                                               | PINMUX0[12].CAM_<br>VD                      |
|                             |           |      |                         |                                |                         |                | GIO: GIO[084]                                                                                                                                                                                                                              |                                             |
| CAM_WEN_FIE<br>LD / GIO083  | R5        | I/O  | CCDC<br>/ GIO           | $V_{DD\_VIN}$                  | PD                      | in             | Write enable input signal is used by external device (AFE/TG) to gate the DDR output of the CCDC module.                                                                                                                                   | PINMUX0[13].CAM_<br>WEN                     |
|                             |           |      |                         |                                |                         |                | Alternately, the field identification input signal is used by external device (AFE/TG) to indicate the which of two frames is input to the CCDC module for sensors with interlaced output. CCDC handles 1- or 2-field sensors in hardware. | plus                                        |
|                             |           |      |                         |                                |                         |                | GIO: GIO[083]                                                                                                                                                                                                                              | CCDC.MODE[7].CC<br>DMD &<br>CCDC.MODE[5].SW |
| PCLK / GIO082               | Т3        | I/O  | CCDC                    | $V_{DD\_VIN}$                  | PD                      | in             | Pixel clock input (strobe for lines CI7 through                                                                                                                                                                                            | EN PINMUX0[14].PCLK                         |
|                             |           |      | / GIO                   | _                              |                         |                | YI0)<br>GIO: GIO[082]                                                                                                                                                                                                                      |                                             |
| YOUT7-R7                    | C3        | I/O  | VENC                    | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT6-R6                    | A4        | I/O  | VENC                    | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT5-R5                    | B4        | I/O  | VENC                    | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT4-R4                    | В3        | I/O  | VENC                    | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT3-R3                    | B2        | I/O  | VENC                    | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT2-G7                    | А3        | I/O  | VENC                    | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT1-G6                    | A2        | I/O  | VENC                    | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| YOUT0-G5                    | B1        | I/O  | VENC                    | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function (5)                                                                                                                                                                                    |                                             |
| COUT7-G4 /<br>GIO081 / PWM0 | C2        | I/O  | VENC<br>/ GIO /<br>PWM0 | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function                                                                                                                                                                                        | PINMUX1[1:0].COU<br>T_7                     |
|                             |           |      |                         |                                |                         |                | GIO: GIO[081]                                                                                                                                                                                                                              |                                             |
| COUT6-G3 /<br>GIO080 / PWM1 | D2        | I/O  | VENC<br>/ GIO /<br>PWM1 | V <sub>DD_VOUT</sub>           |                         | in             | PWM0 Digital Video Out: VENC settings determine function                                                                                                                                                                                   | PINMUX1[3:2].COU<br>T_6                     |
|                             |           |      |                         |                                |                         |                | GIO: GIO[080]<br>PWM1 <sup>(5)</sup>                                                                                                                                                                                                       |                                             |

<sup>(5)</sup> To reduce EMI and reflections, depending on the trace length, approximately 22 Ω to 50 Ω damping resistors are recommend on the following outputs placed near the DM355: YOUT(0-7),COUT(0-7), HSYNC,VSYNC,LCD\_OE,FIELD,EXTCLK,VCLK. The trace lengths should be minimized.



| Name                                   | BGA<br>ID | Type | Group                            | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                | Mux Control               |
|----------------------------------------|-----------|------|----------------------------------|--------------------------------|-------------------------|----------------|-----------------------------------------------------------|---------------------------|
| COUT5-G2 /<br>GIO079 /<br>PWM2A / RTO0 | C1        | I/O  | VENC<br>/ GIO /<br>PWM2<br>/ RTO | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[5:4].COU<br>T_5   |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[079]                                             |                           |
|                                        |           |      |                                  |                                |                         |                | PWM2A<br>RTO0 <sup>(5)</sup>                              |                           |
| COUT4-B7 /<br>GIO078 /<br>PWM2B / RTO1 | D3        | I/O  | VENC<br>/ GIO /<br>PWM2<br>/ RTO | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[7:6].COU<br>T_4   |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[078]                                             |                           |
|                                        |           |      |                                  |                                |                         |                | PWM2B<br>RTO1 <sup>(5)</sup>                              |                           |
| COUT3-B6 /<br>GIO077 /<br>PWM2C / RTO2 | E3        | I/O  | VENC<br>/ GIO /<br>PWM2<br>/ RTO | V <sub>DD_</sub> VOUT          |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[9:8].COU<br>T_3   |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[077]                                             |                           |
|                                        |           |      |                                  |                                |                         |                | PWM2C<br>RTO2 <sup>(5)</sup>                              |                           |
| COUT2-B5 /<br>GIO076 /<br>PWM2D / RTO3 | E4        | I/O  | VENC<br>/ GIO /<br>PWM2<br>/ RTO | V <sub>DD_VOUT</sub>           |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[11:10].CO<br>UT_2 |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[076]                                             |                           |
|                                        |           |      |                                  |                                |                         |                | PWM2D<br>RTO3 <sup>(6)</sup>                              |                           |
| COUT1-B4 /<br>GIO075 /<br>PWM3A        | F3        | I/O  | VENC<br>/ GIO /<br>PWM3          | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[13:12].CO<br>UT_1 |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[075]<br>PWM3A <sup>(6)</sup>                     |                           |
| COUT0-B3 /<br>GIO074 /<br>PWM3B        | F4        | I/O  | VENC<br>/ GIO /<br>PWM3          | $V_{DD\_VOUT}$                 |                         | in             | Digital Video Out: VENC settings determine function       | PINMUX1[15:14].CO<br>UT_0 |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[074]<br>PWM3B <sup>(6)</sup>                     |                           |
| HSYNC /<br>GIO073                      | F5        | I/O  | VENC<br>/ GIO                    | V <sub>DD_VOUT</sub>           | PD                      | in             | Video Encoder: Horizontal Sync                            | PINMUX1[16].HVSY<br>NC    |
|                                        |           |      |                                  |                                |                         |                | GIO: GIO[073] <sup>(6)</sup>                              |                           |
| VSYNC /<br>GIO072                      | G5        | I/O  | VENC<br>/ GIO                    | $V_{DD\_VOUT}$                 | PD                      | in             | Video Encoder: Vertical Sync GIO: GIO[072] <sup>(6)</sup> | PINMUX1[16].HVSY<br>NC    |
| LCD_OE /<br>GIO071                     | H5        | I/O  | VENC<br>/ GIO                    | V <sub>DD_VOUT</sub>           |                         | out            | Video Encoder: LCD Output Enable or BRIGHT signal         | PINMUX1[17].DLCD          |
|                                        |           |      | , 010                            |                                |                         |                | GIO: GIO[071] <sup>(6)</sup>                              |                           |

<sup>(6)</sup> To reduce EMI and reflections, depending on the trace length, approximately 22 Ω to 50 Ω damping resistors are recommend on the following outputs placed near the DM355: YOUT(0-7), COUT(0-7), HSYNC, VSYNC, LCD\_OE, FIELD, EXTCLK, VCLK. The trace lengths should be minimized.



| Name                               | BGA<br>ID | Type  | Group                        | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                                                          | Mux Control               |
|------------------------------------|-----------|-------|------------------------------|--------------------------------|-------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| FIELD / GIO070<br>/ R2 / PWM3C     | H4        | I/O   | VENC<br>/ GIO /<br>VENC<br>/ | V <sub>DD_VOUT</sub>           |                         | in             | Video Encoder: Field identifier for interlaced display formats                                                                                                      | PINMUX1[19:18].FI<br>ELD  |
|                                    |           |       | PWM3                         |                                |                         |                |                                                                                                                                                                     |                           |
|                                    |           |       |                              |                                |                         |                | GIO: GIO[070]                                                                                                                                                       |                           |
|                                    |           |       |                              |                                |                         |                | Digital Video Out: R2                                                                                                                                               |                           |
|                                    |           |       |                              |                                |                         |                | PWM3C <sup>(6)</sup>                                                                                                                                                |                           |
| EXTCLK /<br>GIO069 / B2 /<br>PWM3D | G3        | I/O   | VENC<br>/ GIO /<br>VENC<br>/ | V <sub>DD_VOUT</sub>           | PD                      | in             | Video Encoder: External clock input, used if clock rates > 27 MHz are needed, e.g. 74.25 MHz for HDTV digital output                                                | PINMUX1[21:20].EX<br>TCLK |
|                                    |           |       | PWM3                         |                                |                         |                | GIO: GIO[069]                                                                                                                                                       |                           |
|                                    |           |       |                              |                                |                         |                | Digital Video Out: B2                                                                                                                                               |                           |
|                                    |           |       |                              |                                |                         |                | PWM3D <sup>(6)</sup>                                                                                                                                                |                           |
| VCLK / GIO068                      | H3        | I/O   | VENC<br>/ GIO                | $V_{DD\_VOUT}$                 |                         | in             | Video Encoder: Video Output Clock                                                                                                                                   | PINMUX1[22].VCLK          |
|                                    |           |       |                              |                                |                         |                | GIO: GIO[068] <sup>(6)</sup>                                                                                                                                        |                           |
| VREF                               | J7        | A I/O | Video<br>DAC                 |                                |                         |                | Video DAC: Reference voltage output (0.45V, 0.1uF to GND)                                                                                                           |                           |
| IOUT                               | E1        | A I/O | Video<br>DAC                 |                                |                         |                | Video DAC: Pre video buffer DAC output (1000 ohm to VFB)                                                                                                            |                           |
| IBIAS                              | F2        | A I/O | Video<br>DAC                 |                                |                         |                | Video DAC: External resistor (2550 Ohms to GND) connection for current bias configuration                                                                           |                           |
| VFB                                | G1        | A I/O | Video<br>DAC                 |                                |                         |                | Video DAC: Pre video buffer DAC output (1000 ohm to IOUT, 1070 ohm to TVOUT)                                                                                        |                           |
| TVOUT                              | F1        | A I/O | Video<br>DAC                 | V <sub>DDA18_DAC</sub>         |                         |                | Video DAC: Analog Composite NTSC/PAL output (SeeFigure 5-31 andFigure 5-32 for circuit connection)                                                                  |                           |
| V <sub>DDA18V_DAC</sub>            | L7        | PWR   | Video<br>DAC                 |                                |                         |                | Video DAC: Analog 1.8V power                                                                                                                                        |                           |
| V <sub>SSA_DAC</sub>               | L8        | GND   | Video<br>DAC                 |                                |                         |                | Video DAC: Analog 1.8V ground                                                                                                                                       |                           |
| DDR_CLK                            | W9        | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out L          | DDR Data Clock                                                                                                                                                      |                           |
| DDR_CLK                            | W8        | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out H          | DDR Complementary Data Clock                                                                                                                                        |                           |
| DDR_RAS                            | T6        | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out H          | DDR Row Address Strobe                                                                                                                                              |                           |
| DDR_CAS                            | V9        | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out H          | DDR Column Address Strobe                                                                                                                                           |                           |
| DDR_WE                             | W10       | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out H          | DDR Write Enable (active low)                                                                                                                                       |                           |
| DDR_CS                             | T8        | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | out H          | DDR Chip Select (active low)                                                                                                                                        |                           |
| DDR_CKE                            | V10       | I/O   | DDR                          | V <sub>DD_DDR</sub>            |                         | out L          | DDR Clock Enable                                                                                                                                                    |                           |
| DDR_DQM[1]                         | U15       | I/O   | DDR                          | V <sub>DD_DDR</sub>            |                         | in             | Data mask outputs: DDR_DQM1: For DDR_DQ[15:8]                                                                                                                       |                           |
| DDR_DQM[0]                         | T12       | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | in             | Data mask outputs: DDR_DQM0: For DDR_DQ[7:0]                                                                                                                        |                           |
| DDR_DQS[1]                         | V15       | I/O   | DDR                          | $V_{DD\_DDR}$                  |                         | in             | Data strobe input/outputs for each byte of<br>the 16 bit data bus used to synchronize the<br>data transfers. Output to DDR when writing<br>and inputs when reading. |                           |
|                                    |           |       |                              |                                |                         |                | DDR_DQS1: For DDR_DQ[15:8]                                                                                                                                          |                           |



| Name            | BGA | Type | Group | Power                 | PU                | Reset | Description <sup>(4)</sup>                                                                                                                                 | Mux Control |
|-----------------|-----|------|-------|-----------------------|-------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|                 | ID  | ` '  |       | Supply <sup>(2)</sup> | PD <sup>(3)</sup> | State | -                                                                                                                                                          |             |
| DDR_DQS[0]      | V12 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | Data strobe input/outputs for each byte of the 16 bit data bus used to synchronize the data transfers. Output to DDR when writing and inputs when reading. |             |
|                 |     |      |       |                       |                   |       | DDR_DQS0: For DDR_DQ[7:0]                                                                                                                                  |             |
| DDR_BA[2]       | V8  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                               |             |
| DDR_BA[1]       | U7  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                               |             |
| DDR_BA[0]       | U8  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | Bank select outputs. Two are required for 1Gb DDR2 memories.                                                                                               |             |
| DDR_A13         | U6  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 13                                                                                                                                     |             |
| DDR_A12         | V7  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 12                                                                                                                                     |             |
| DDR_A11         | W7  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 11                                                                                                                                     |             |
| DDR_A10         | V6  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 10                                                                                                                                     |             |
| DDR_A09         | W6  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 09                                                                                                                                     |             |
| DDR_A08         | W5  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 08                                                                                                                                     |             |
| DDR_A07         | V5  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 07                                                                                                                                     |             |
| DDR_A06         | U5  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 06                                                                                                                                     |             |
| DDR_A05         | W4  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 05                                                                                                                                     |             |
| DDR_A04         | V4  | I/O  | DDR   | $V_{DD\_DDR}$         |                   | out L | DDR Address Bus bit 04                                                                                                                                     |             |
| DDR_A03         | W3  | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | out L | DDR Address Bus bit 03                                                                                                                                     |             |
| DDR_A02         | W2  | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | out L | DDR Address Bus bit 02                                                                                                                                     |             |
| DDR_A01         | V3  | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | out L | DDR Address Bus bit 01                                                                                                                                     |             |
| DDR_A00         | V2  | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | out L | DDR Address Bus bit 00                                                                                                                                     |             |
| DDR_DQ15        | W17 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 15                                                                                                                                        |             |
| DDR_DQ14        | V16 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 14                                                                                                                                        |             |
| DDR_DQ13        | W16 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 13                                                                                                                                        |             |
| DDR_DQ12        | U16 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 12                                                                                                                                        |             |
| DDR_DQ11        | W15 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 11                                                                                                                                        |             |
| DDR_DQ10        | W14 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 10                                                                                                                                        |             |
| DDR_DQ09        | V14 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 09                                                                                                                                        |             |
| DDR_DQ08        | U13 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 08                                                                                                                                        |             |
| DDR_DQ07        | W13 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 07                                                                                                                                        |             |
| DDR_DQ06        | V13 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 06                                                                                                                                        |             |
| DDR_DQ05        | W12 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 05                                                                                                                                        |             |
| DDR_DQ04        | U12 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR Data Bus bit 04                                                                                                                                        |             |
| DDR_DQ03        | T11 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 03                                                                                                                                        |             |
| DDR_DQ02        | U11 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 02                                                                                                                                        |             |
| DDR_DQ01        | W11 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 01                                                                                                                                        |             |
| DDR_DQ00        | V11 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | in    | DDR Data Bus bit 00                                                                                                                                        |             |
| DDR_<br>DQGATE0 | W18 | I/O  | DDR   | V <sub>DD_DDR</sub>   |                   | out   | DDR: Loopback signal for external DQS gating. Route to DDR and back to DDR_DQGATE1 with same constraints as used for DDR clock and data.                   |             |
| DDR_<br>DQGATE1 | V17 | I/O  | DDR   | $V_{DD\_DDR}$         |                   | in    | DDR: Loopback signal for external DQS gating. Route to DDR and back to DDR_DQGATE0 with same constraints as used for DDR clock and data.                   |             |



| Name                             | BGA<br>ID | Type | Group                              | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                           | Mux Control                |
|----------------------------------|-----------|------|------------------------------------|--------------------------------|-------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| DDR_VREF                         | U10       | PWR  | DDRI<br>O                          | V <sub>DD_DDR</sub>            | PU                      | State          | DDR: Voltage input for the SSTL_18 IO buffers                                                                                        |                            |
| V <sub>SSA_DLL</sub>             | R11       | GND  | DDRD<br>LL                         | V <sub>SSA_DLL</sub>           |                         |                | DDR: Ground for the DDR DLL                                                                                                          |                            |
| V <sub>DDA33_DDRDLL</sub>        | R10       | PWR  | DDRD<br>LL                         | V <sub>DDA33_DDR</sub>         |                         |                | DDR: Power (3.3 Volts) for the DDR DLL                                                                                               |                            |
| DDR_ZN                           | Т9        | I/O  | DDRI<br>O                          | $V_{DD\_DDR}$                  |                         |                | DDR: Reference output for drive strength calibration of N and P channel outputs. Tie to ground via 50 ohm resistor @ 0.5% tolerance. |                            |
| EM_A13 /<br>GIO067 /<br>BTSEL[1] | V19       | I/O  | AEMI<br>F /<br>GIO /<br>syste<br>m | $V_{DD}$                       | PD                      | in L           | Async EMIF: Address Bus bit[13]                                                                                                      | PINMUX2[0].EM_A1<br>3_3,   |
|                                  |           |      |                                    |                                |                         |                | GIO: GIO[067]                                                                                                                        | default set by<br>AECFG[0] |
|                                  |           |      |                                    |                                |                         |                | System: BTSEL[1:0] sampled at<br>Power-on-Reset to determine Boot method<br>(00:NAND, 01:Flash, 10:MMC/SD, 11:UART                   |                            |
| EM_A12 /<br>GIO066 /<br>BTSEL[0] | U19       | I/O  | AEMI<br>F /<br>GIO /<br>syste<br>m | V <sub>DD</sub>                | PD                      | in L           | Async EMIF: Address Bus bit[12]                                                                                                      | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |      |                                    |                                |                         |                | GIO: GIO[066]                                                                                                                        | default set by<br>AECFG[0] |
|                                  |           |      |                                    |                                |                         |                | System: BTSEL[1:0] sampled at<br>Power-on-Reset to determine Boot method<br>(00:NAND, 01:Flash, 10:MMC/SD, 11:UART)                  |                            |
| EM_A11 /<br>GIO065 /<br>AECFG[3] | R16       | I/O  | AEMI<br>F /<br>GIO /<br>syste<br>m | V <sub>DD</sub>                | PU                      | in H           | Async EMIF: Address Bus bit[11]                                                                                                      | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |      |                                    |                                |                         |                | GIO: GIO[065]                                                                                                                        | default set by<br>AECFG[0] |
|                                  |           |      |                                    |                                |                         |                | System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration                                                              |                            |
|                                  |           |      |                                    |                                |                         |                | AECFG[3] sets default for<br>PinMux2.EM_D15_8: AEMIF Default Bus<br>Width (0:16 or 1:8 bits)                                         |                            |
| EM_A10 /<br>GIO064 /<br>AECFG[2] | R18       | I/O  | AEMI<br>F /<br>GIO /<br>syste<br>m | $V_{DD}$                       | PU                      | in H           | Async EMIF: Address Bus bit[10]                                                                                                      | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |      | ,                                  |                                |                         |                | GIO: GIO[064]                                                                                                                        | default set by<br>AECFG[0] |
|                                  |           |      |                                    |                                |                         |                | System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration                                                              |                            |
|                                  |           |      |                                    |                                |                         |                | AECFG[2:1] sets default for<br>PinMux2.EM_BA0: AEMIF EM_BA0<br>Definition (00: EM_BA0, 01: EM_A14,<br>10:GIO[054], 11:rsvd)          |                            |



| Name                             | BGA<br>ID | Type<br>(1) | Group                              | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                  | Mux Control                |
|----------------------------------|-----------|-------------|------------------------------------|--------------------------------|-------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EM_A09 /<br>GIO063 /<br>AECFG[1] | P17       | I/O         | AEMI<br>F /<br>GIO /<br>syste<br>m | V <sub>DD</sub>                | PD                      | in L           | Async EMIF: Address Bus bit[09]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[063]                                                                                                               | default set by<br>AECFG[0] |
|                                  |           |             |                                    |                                |                         |                | System: AECFG[3:0] sampled at Power-on-Reset to set AEMIF Configuration                                                     |                            |
|                                  |           |             |                                    |                                |                         |                | AECFG[2:1] sets default for<br>PinMux2.EM_BA0: AEMIF EM_BA0<br>Definition (00: EM_BA0, 01: EM_A14,<br>10:GIO[054], 11:rsvd) |                            |
| EM_A08 /<br>GIO062 /<br>AECFG[0] | T19       | I/O         | AEMI<br>F /<br>GIO /<br>syste<br>m | V <sub>DD</sub>                | PU                      | in H           | Async EMIF: Address Bus bit[08]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[062]                                                                                                               | default set by<br>AECFG[0] |
|                                  |           |             |                                    |                                |                         |                | AECFG[0] sets default for                                                                                                   |                            |
|                                  |           |             |                                    |                                |                         |                | - PinMux2.EM_A0_BA1: AEMIF Address<br>Width (OneNAND or NAND)                                                               |                            |
|                                  |           |             |                                    |                                |                         |                | - PinMux2.EM_A13_3: AEMIF Address<br>Width (OneNAND or NAND)                                                                |                            |
|                                  |           |             |                                    |                                |                         |                | (0:AEMIF address bits, 1:GIO[67:57])                                                                                        |                            |
| EM_A07 /<br>GIO061               | P16       | I/O         | AEMI<br>F /<br>GIO                 | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[07]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[061] - Used to drive boot status LED signal (active low) in ROM boot modes.                                        | default set by<br>AECFG[0] |
| EM_A06 /<br>GIO060               | P18       | I/O         | AEMI<br>F /<br>GIO                 | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[06]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[060]                                                                                                               | default set by<br>AECFG[0] |
| EM_A05 /<br>GIO059               | R19       | I/O         | AEMI<br>F /<br>GIO                 | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[05]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[059]                                                                                                               | default set by<br>AECFG[0] |
| EM_A04 /<br>GIO058               | P15       | I/O         | AEMI<br>F /<br>GIO                 | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[04]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[058]                                                                                                               | default set by<br>AECFG[0] |
| EM_A03 /<br>GIO057               | N18       | I/O         | AEMI<br>F /<br>GIO                 | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[03]                                                                                             | PINMUX2[0].EM_A1 3_3,      |
|                                  |           |             |                                    |                                |                         |                | GIO: GIO[057]                                                                                                               | default set by<br>AECFG[0] |
| EM_A02                           | N15       | I/O         | AEMI<br>F                          | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[02]                                                                                             |                            |
| 1                                |           |             |                                    |                                |                         |                | NAND/SM/xD: CLE - Command Latch Enable output                                                                               |                            |



| Name                           | BGA<br>ID | Type | Group              | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                     | Mux Control                  |
|--------------------------------|-----------|------|--------------------|--------------------------------|-------------------------|----------------|--------------------------------------------------------------------------------|------------------------------|
| EM_A01                         | N17       | I/O  | AEMI<br>F          | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[01]                                                |                              |
|                                |           |      |                    |                                |                         |                | NAND/SM/xD: ALE - Address Latch Enable output                                  |                              |
| EM_A00 /<br>GIO056             | M16       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | out L          | Async EMIF: Address Bus bit[00] Note that the EM_A0 is always a 32-bit address | PINMUX2[1].EM_A0<br>_BA1,    |
|                                |           |      |                    |                                |                         |                | GIO: GIO[056]                                                                  | default set by<br>AECFG[0]   |
| EM_BA1 /<br>GIO055             | P19       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | out H          | Async EMIF: Bank Address 1 signal = 16-bit address.                            | PINMUX2[1].EM_A0<br>_BA1,    |
|                                |           |      |                    |                                |                         |                | In 16-bit mode, lowest address bit.                                            | default set by<br>AECFG[0]   |
|                                |           |      |                    |                                |                         |                | In 8-bit mode, second lowest address bit                                       |                              |
|                                |           |      |                    |                                |                         |                | GIO: GIO[055]                                                                  |                              |
| EM_BA0 /<br>GIO054 /<br>EM_A14 | N19       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | out H          | Async EMIF: Bank Address 0 signal = 8-bit address.                             | PINMUX2[3:2].EM_<br>BA0,     |
|                                |           |      |                    |                                |                         |                | In 8-bit mode, lowest address bit.                                             | default set by<br>AECFG[2:1] |
|                                |           |      |                    |                                |                         |                | Or, can be used as an extra Address line (bit[14] when using 16-bit memories.  |                              |
| <b>514 545</b> /               | 1440      | 1/0  | . = . 41           |                                |                         |                | GIO: GIO[054]                                                                  | DINIM INCOME EN DA           |
| EM_D15 /<br>GIO053             | M18       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | in             | Async EMIF: Data Bus bit[15]                                                   | PINMUX2[4].EM_D1 5_8,        |
|                                |           |      |                    |                                |                         |                | GIO: GIO[053]                                                                  | default set by AECFG[3]      |
| EM_D14 /<br>GIO052             | M19       | I/O  | AEMI<br>F /<br>GIO | V <sub>DD</sub>                |                         | in             | Async EMIF: Data Bus bit[14]                                                   | PINMUX2[4].EM_D1<br>5_8,     |
|                                |           |      |                    |                                |                         |                | GIO: GIO[052]                                                                  | default set by<br>AECFG[3]   |
| EM_D13 /<br>GIO051             | M15       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | in             | Async EMIF: Data Bus bit[13]                                                   | PINMUX2[4].EM_D1<br>5_8,     |
|                                |           |      |                    |                                |                         |                | GIO: GIO[051]                                                                  | default set by<br>AECFG[3]   |
| EM_D12 /<br>GIO050             | L18       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | in             | Async EMIF: Data Bus bit[12]                                                   | PINMUX2[4].EM_D1<br>5_8,     |
|                                |           |      |                    |                                |                         |                | GIO: GIO[050]                                                                  | default set by<br>AECFG[3]   |
| EM_D11 /<br>GIO049             | L17       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | in             | Async EMIF: Data Bus bit[11]                                                   | PINMUX2[4].EM_D1<br>5_8,     |
|                                |           |      |                    |                                |                         |                | GIO: GIO[049]                                                                  | default set by<br>AECFG[3]   |
| EM_D10 /<br>GIO048             | L19       | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$                       |                         | in             | Async EMIF: Data Bus bit[10]                                                   | PINMUX2[4].EM_D1<br>5_8,     |
|                                |           |      |                    |                                |                         |                | GIO: GIO[048]                                                                  | default set by<br>AECFG[3]   |



| Name               | BGA              | Type | Group              | Power                 | PU                | Reset           | Description <sup>(4)</sup>                                                                                                                                                                      | Mux Control                |
|--------------------|------------------|------|--------------------|-----------------------|-------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EM_D09 /<br>GIO047 | <b>ID</b><br>K18 | I/O  | AEMI<br>F /        | Supply <sup>(2)</sup> | PD <sup>(3)</sup> | <b>State</b> in | Async EMIF: Data Bus bit[09]                                                                                                                                                                    | PINMUX2[4].EM_D1           |
| GIO047             |                  |      | GIO                |                       |                   |                 |                                                                                                                                                                                                 | 5_8,                       |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[047]                                                                                                                                                                                   | default set by<br>AECFG[3] |
| EM_D08 /<br>GIO046 | L16              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[08]                                                                                                                                                                    | PINMUX2[4].EM_D1<br>5_8,   |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[046]                                                                                                                                                                                   | default set by<br>AECFG[3] |
| EM_D07 /<br>GIO045 | K19              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[07]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[045]                                                                                                                                                                                   |                            |
| EM_D06 /<br>GIO044 | K17              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[06]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[044]                                                                                                                                                                                   |                            |
| EM_D05 /<br>GIO043 | J19              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[05]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[043]                                                                                                                                                                                   |                            |
| EM_D04 /<br>GIO042 | L15              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[04]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[042]                                                                                                                                                                                   |                            |
| EM_D03 /<br>GIO041 | J18              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[03]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[041]                                                                                                                                                                                   |                            |
| EM_D02 /<br>GIO040 | H19              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[02]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[040]                                                                                                                                                                                   |                            |
| EM_D01 /<br>GIO039 | J17              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[01]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[039]                                                                                                                                                                                   |                            |
| EM_D00 /<br>GIO038 | H18              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | in              | Async EMIF: Data Bus bit[00]                                                                                                                                                                    | PINMUX2[5].EM_D7<br>_0     |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[038]                                                                                                                                                                                   |                            |
| EM_CE0 /<br>GIO037 | J16              | I/O  | AEMI<br>F /<br>GIO | V <sub>DD</sub>       |                   | out H           | Async EMIF: Lowest numbered Chip Select. Can be programmed to be used for standard asynchronous memories (example:flash), OneNand or NAND memory. Used for the default boot and ROM boot modes. | PINMUX2[6].EM_CE           |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[037]                                                                                                                                                                                   |                            |
| EM_CE1 /<br>GIO036 | G19              | I/O  | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | out H           | Async EMIF: Second Chip Select., Can be programmed to be used for standard asynchronous memories (example: flash), OneNand or NAND memory.                                                      | PINMUX2[7].EM_CE<br>1      |
|                    |                  |      |                    |                       |                   |                 | GIO: GIO[036]                                                                                                                                                                                   |                            |



| EM_WE /                | ID            | Type<br>(1) |                    | (0)                   | PU                | Reset | Description <sup>(4)</sup>                             | Mux Control             |
|------------------------|---------------|-------------|--------------------|-----------------------|-------------------|-------|--------------------------------------------------------|-------------------------|
| EM WE/                 |               |             |                    | Supply <sup>(2)</sup> | PD <sup>(3)</sup> | State |                                                        |                         |
| GIO035                 | J15           | I/O         | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | out H | Async EMIF: Write Enable                               | PINMUX2[8].EM_W<br>E_OE |
|                        |               |             |                    |                       |                   |       | NAND/SM/xD: WE (Write Enable) output                   |                         |
|                        |               |             |                    |                       |                   |       | GIO: GIO[035]                                          |                         |
| EM_OE /<br>GIO034      | F19           | I/O         | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | out H | Async EMIF: Output Enable                              | PINMUX2[8].EM_W<br>E_OE |
|                        |               |             |                    |                       |                   |       | NAND/SM/xD: RE (Read Enable) output                    |                         |
|                        |               |             |                    |                       |                   |       | GIO: GIO[034]                                          |                         |
| EM_WAIT /<br>GIO033    | G18           | I/O         | AEMI<br>F /<br>GIO | $V_{DD}$              | PU                | in H  | Async EMIF: Async WAIT                                 | PINMUX2[9].EM_W<br>AIT  |
|                        |               |             |                    |                       |                   |       | NAND/SM/xD: RDY/_BSY input                             |                         |
|                        |               |             |                    |                       |                   |       | GIO: GIO[033]                                          |                         |
| EM_ADV /<br>GIO032     | H16           | I/O         | AEMI<br>F /<br>GIO | $V_{DD}$              | PD                | in L  | OneNAND: Address Valid Detect for<br>OneNAND interface | PINMUX2[10].EM_A<br>DV  |
|                        |               |             |                    |                       |                   |       | GIO: GIO[032]                                          |                         |
| EM_CLK /<br>GIO031     | E19           | I/O         | AEMI<br>F /<br>GIO | $V_{DD}$              |                   | out L | OneNAND: Clock signal for OneNAND flash interface      | PINMUX2[11].EM_C<br>LK  |
|                        |               |             |                    |                       |                   |       | GIO: GIO[031]                                          |                         |
| ASP0_DX /<br>GIO030    | H15           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Transmit Data                                    | PINMUX3[0].GIO30        |
|                        |               |             |                    |                       |                   |       | GIO: GIO[030]                                          |                         |
| ASP0_CLKX /<br>GIO029  | F18           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Transmit Clock                                   | PINMUX3[1].GIO29        |
| AODO FOY /             | 047           | 1/0         | 4 O D O            |                       |                   | •     | GIO: GIO[029]                                          | DINIM IVOIOI OLOGO      |
| ASP0_FSX /<br>GIO028   | G17           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Transmit Frame Synch                             | PINMUX3[2].GIO28        |
|                        |               |             |                    |                       |                   |       | GIO: GIO[028]                                          |                         |
| ASP0_DR /<br>GIO027    | E18           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Receive Data                                     | PINMUX3[3].GIO27        |
| ACDO CLICD /           | F47           | 1/0         | A C D O            |                       |                   |       | GIO: GIO[027]                                          | DINIMI IVOLAL CIOOC     |
| ASP0_CLKR /<br>GIO026  | F17           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Receive Clock                                    | PINMUX3[4].GIO26        |
|                        |               |             |                    |                       |                   |       | GIO: GIO[026]                                          |                         |
| ASP0_FSR /<br>GIO025   | F16           | I/O         | ASP0<br>/ GIO      | $V_{DD}$              |                   | in    | ASP0: Receive Frame Synch                              | PINMUX3[5].GIO25        |
|                        |               |             |                    |                       |                   |       | GIO: GIO[025]                                          |                         |
| MMCSD1_CLK /<br>GIO024 | C15           | I/O         | MMC<br>SD /<br>GIO | $V_{DD}$              |                   | in    | MMCSD1: Clock                                          | PINMUX3[6].GIO24        |
|                        |               |             |                    |                       |                   |       | GIO: GIO[024]                                          |                         |
| MMCSD1_CMD<br>/ GIO023 | A17           | I/O         | MMC<br>SD /<br>GIO | $V_{DD}$              |                   | in    | MMCSD1: Command                                        | PINMUX3[7].GIO23        |
|                        | GIO: GIO[023] |             |                    |                       |                   |       |                                                        |                         |



| Name                                     | BGA<br>ID                  | Type | Group                             | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>           | Mux Control              |  |
|------------------------------------------|----------------------------|------|-----------------------------------|--------------------------------|-------------------------|----------------|--------------------------------------|--------------------------|--|
| MMCSD1_DAT<br>A3 / GIO022 /<br>UART2_RTS | B16                        | I/O  | MMC<br>SD /<br>GIO /<br>UART<br>2 | V <sub>DD</sub>                |                         | in             | MMCSD1: DATA3                        | PINMUX3[9:8].GIO2<br>2   |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[022]                        |                          |  |
|                                          |                            |      |                                   |                                |                         |                | UART2: RTS                           |                          |  |
| MMCSD1_DAT<br>A2 / GIO021 /<br>UART2_CTS | SD /<br>GIO /<br>UART<br>2 |      | MMCSD1: DATA2                     | PINMUX3[11:10].GI<br>O21       |                         |                |                                      |                          |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[021]                        |                          |  |
|                                          |                            |      |                                   |                                |                         |                | UART2: CTS                           |                          |  |
| MMCSD1_DAT<br>A1 / GIO020 /<br>UART2_RXD | B15                        | I/O  | MMC<br>SD /<br>GIO /<br>UART<br>2 | $V_{DD}$                       |                         | in             | MMCSD1: DATA1                        | PINMUX3[13:12].GI<br>O20 |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[020]                        |                          |  |
|                                          |                            |      |                                   |                                |                         |                | UART2: Receive Data                  |                          |  |
| MMCSD1_DAT<br>A0 / GIO019 /<br>UART2_TXD | A18                        | I/O  | MMC<br>SD /<br>GIO /<br>UART<br>2 | $V_{DD}$                       |                         | in             | MMCSD1: DATA0                        | PINMUX3[15:14].GI<br>O19 |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[019]                        |                          |  |
|                                          |                            |      |                                   |                                |                         |                | UART2: Transmit Data                 |                          |  |
| CLKOUT1 /<br>GIO018                      | D12                        | I/O  | Clocks<br>/ GIO                   | $V_{DD}$                       |                         | in             | CLKOUT: Output Clock 1               | PINMUX3[16].GIO1<br>8    |  |
| CL KOLITA /                              | A44                        | 1/0  | Olaska                            |                                |                         |                | GIO: GIO[018]                        | DINIM IVOIATI CICA       |  |
| CLKOUT2 /<br>GIO017                      | A11                        | I/O  | Clocks<br>/ GIO                   | $V_{DD}$                       |                         | in             | CLKOUT: Output Clock 2 GIO: GIO[017] | PINMUX3[17].GIO1<br>7    |  |
| CLKOUT3 /                                | C11                        | I/O  | Clocks                            | $V_{DD}$                       |                         | in             | CLKOUT: Output Clock 3               | PINMUX3[18].GIO1         |  |
| GIO016                                   |                            |      | / GIO                             | 55                             |                         |                |                                      | 6                        |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[016]                        |                          |  |
| I2C_SDA /<br>GIO015                      | R13                        | I/O  | I2C /<br>GIO                      | $V_{DD}$                       |                         | in             | I2C: Serial Data                     | PINMUX3[19].GIO1<br>5    |  |
| 100,001,7                                | 544                        | 1/0  | 100 /                             |                                |                         |                | GIO: GIO[015]                        | DIVINALIVOTO DI OLO 4    |  |
| I2C_SCL /<br>GIO014                      | R14                        | I/O  | I2C /<br>GIO                      | $V_{DD}$                       |                         | in             | I2C: Serial Clock GIO: GIO[014]      | PINMUX3[20].GIO1<br>4    |  |
| UART1_RXD /                              | R15                        | I/O  | UART                              | $V_{DD}$                       |                         | in             | UART1: Receive Data                  | PINMUX3[21].GIO1         |  |
| GIO013                                   | 1010                       | "0   | 1 /<br>GIO                        | <b>V</b> UD                    |                         |                |                                      | 3                        |  |
|                                          |                            |      |                                   |                                |                         |                | GIO: GIO[013]                        |                          |  |
| UART1_TXD /<br>GIO012                    | R17                        | I/O  | UART<br>1 /<br>GIO                | $V_{DD}$                       |                         | in             | UART1: Transmit Data                 | PINMUX3[22].GIO1<br>2    |  |
|                                          |                            |      |                                   |                                |                         | GIO: GIO[012]  |                                      |                          |  |
| SPI1_SDENA[0]<br>/ GIO011                | E13                        | I/O  | SPI1 /<br>GIO                     | $V_{DD}$                       |                         | in             | SPI1: Chip Select 0                  | PINMUX3[23].GIO1         |  |
|                                          |                            |      |                                   |                                | GIO: GIO[011]           |                |                                      |                          |  |



| Name                                    | BGA<br>ID | Type  | Group                         | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                                                     | Mux Control             |
|-----------------------------------------|-----------|-------|-------------------------------|--------------------------------|-------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| SPI1_SCLK /<br>GIO010                   | C13       | I/O   | SPI1 /<br>GIO                 | $V_{DD}$                       |                         | in             | SPI1: Clock                                                                                                                    | PINMUX3[24].GIO1<br>0   |
|                                         |           |       |                               |                                |                         |                | GIO: GIO[010]                                                                                                                  |                         |
| SPI1_SDI /<br>GIO009 /<br>SPI1_SDENA[1] | A13       | I/O   | SPI1 /<br>GIO /<br>SPI1       | $V_{DD}$                       |                         | in             | SPI1: Data In -OR- SPI1: Chip Select 1                                                                                         | PINMUX3[26:25].GI<br>O9 |
|                                         |           |       |                               |                                |                         |                | GIO: GIO[009]                                                                                                                  |                         |
| SPI1_SDO /<br>GIO008                    | E12       | I/O   | SPI1 /<br>GIO                 | $V_{DD}$                       |                         | in             | SPI1: Data Out                                                                                                                 | PINMUX3[27].GIO8        |
|                                         |           |       |                               |                                |                         |                | GIO: GIO[008]                                                                                                                  |                         |
| GIO007 /<br>SPI0_SDENA[1]               | C17       | I/O   | GIO<br>debou<br>nce /<br>SPI0 | $V_{DD}$                       |                         | in             | GIO: GIO[007]                                                                                                                  | PINMUX3[28].GIO7        |
|                                         |           |       |                               |                                |                         |                | SPI0: Chip Select 1                                                                                                            |                         |
| GIO006                                  | B18       | I/O   | GIO<br>debou<br>nce           | $V_{DD}$                       |                         | in             | GIO: GIO[006]                                                                                                                  |                         |
| GIO005                                  | D15       | I/O   | GIO<br>debou<br>nce           | $V_{DD}$                       |                         | in             | GIO: GIO[005]                                                                                                                  |                         |
| GIO004                                  | B17       | I/O   | GIO<br>debou<br>nce           | $V_{DD}$                       |                         | in             | GIO: GIO[004]                                                                                                                  |                         |
| GIO003                                  | G15       | I/O   | GIO<br>debou<br>nce           | $V_{DD}$                       |                         | in             | GIO: GIO[003]                                                                                                                  |                         |
| GIO002                                  | F15       | I/O   | GIO<br>debou<br>nce           | V <sub>DD</sub>                |                         | in             | GIO: GIO[002]                                                                                                                  |                         |
| GIO001                                  | E14       | I/O   | GIO<br>debou<br>nce           | $V_{DD}$                       |                         | in             | GIO: GIO[001]                                                                                                                  |                         |
| GIO000                                  | C16       | I/O   | GIO<br>debou<br>nce           | V <sub>DD</sub>                |                         | in             | GIO: GIO[000] <b>Note</b> : The GIO000 pin <i>must</i> be held high during NAND boot for the boot process to fuction properly. |                         |
| USB_DP                                  | A7        | A I/O | USBP<br>HY                    | V <sub>DDA33_USB</sub>         |                         |                | USB D+ (differential signal pair)                                                                                              |                         |
| USB_DM                                  | A6        | A I/O | USBP<br>HY                    | V <sub>DDA33_USB</sub>         |                         |                | USB D- (differential signal pair)                                                                                              |                         |
| USB_R1                                  | C7        | A I/O | USBP<br>HY                    |                                |                         |                | USB Reference current output                                                                                                   |                         |
|                                         |           |       |                               |                                |                         |                | Connect to $V_{SS\_USB\_REF}$ via 10K $\Omega$ ±1% resistor placed as close to the device as possible.                         |                         |
| USB_ID                                  | D5        | A I/O | USBP<br>HY                    | V <sub>DDA33_USB</sub>         |                         |                | USB operating mode identification pin                                                                                          |                         |
|                                         |           |       |                               |                                |                         |                | For Device mode operation only, pull up this pin to $V_{DD}$ with a 1.5K ohm resistor.                                         |                         |
|                                         |           |       |                               |                                |                         |                | For Host mode operation only, pull down this pin to ground ( $V_{SS}$ ) with a 1.5K ohm resistor.                              |                         |
|                                         |           |       |                               |                                |                         |                | If using an OTG or mini-USB connector, this pin will be set properly via the cable/connector configuration.                    |                         |



| Name BGA Type Group Power PU Reset Description <sup>(4)</sup> Mu |      |             |            |                       |                   | Muy Control                                                 |                                                                                                                                         |                          |
|------------------------------------------------------------------|------|-------------|------------|-----------------------|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Name                                                             | ID   | Type<br>(1) | Group      | Supply <sup>(2)</sup> | PD <sup>(3)</sup> | State                                                       | Description                                                                                                                             | Mux Control              |
| USB_VBUS                                                         | E5   | A I/O       | USBP<br>HY |                       |                   |                                                             | For host or device mode operation, tie the VBUS/USB power signal to the USB connector.                                                  |                          |
|                                                                  |      |             |            |                       |                   |                                                             | When used in OTG mode operation, tie VBUS to the external charge pump and to the VBUS signal on the USB connector.                      |                          |
|                                                                  |      |             |            |                       |                   | When the USB is not used, tie VBUS to V <sub>SS_USB</sub> . |                                                                                                                                         |                          |
| USB_DRVVBU<br>S                                                  | C5   | 0           | USBP<br>HY | $V_{DD}$              |                   |                                                             | Digital output to control external 5 V supply                                                                                           |                          |
| V <sub>SS_USB_</sub> REF                                         | C8   | GND         | USBP<br>HY | V <sub>DD</sub>       |                   |                                                             | USB Ground Reference  Connect directly to ground and to USB_R1 via 10K $\Omega$ ±1% resistor placed as close to the device as possible. |                          |
| V <sub>DDA33_USB</sub>                                           | J8   | PWR         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Analog 3.3 V power USB PHY (Transceiver)                                                                                                |                          |
| V <sub>SS_USB</sub>                                              | В7   | GND         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Analog 3.3 V ground for USB PHY (Transceiver)                                                                                           |                          |
| V <sub>DDA33_USB_PLL</sub>                                       | B6   | PWR         | USBP<br>HY | V <sub>DD</sub>       |                   |                                                             | Common mode 3.3 V power for USB PHY (PLL)                                                                                               |                          |
| V <sub>SS_USB</sub>                                              | D6   | GND         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Common mode 3.3 V ground for USB PHY (PLL)                                                                                              |                          |
| V <sub>DDA13_USB</sub>                                           | H7   | PWR         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Analog 1.3 V power for USB PHY                                                                                                          |                          |
| V <sub>SS_USB</sub>                                              | E6   | GND         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Analog 1.3 V ground for USB PHY                                                                                                         |                          |
| V <sub>DDD13_USB</sub>                                           | C6   | PWR         | USBP<br>HY | $V_{DD}$              |                   |                                                             | Digital 1.3 V power for USB PHY                                                                                                         |                          |
| MMCSD0_CLK                                                       | A15  | I/O         | MMC<br>SD0 | $V_{DD}$              |                   | out L                                                       | MMCSD0: Clock                                                                                                                           | PINMUX4[2].MMCS<br>D0_MS |
| MMCSD0_CMD                                                       | C14  | I/O         | MMC<br>SD0 | $V_{DD}$              |                   | in                                                          | MMCSD0: Command                                                                                                                         | PINMUX4[2].MMCS<br>D0_MS |
| MMCSD0_DAT<br>A3                                                 | A14  | I/O         | MMC<br>SD0 | V <sub>DD</sub>       |                   | in                                                          | MMCSD0: DATA3                                                                                                                           | PINMUX4[2].MMCS<br>D0_MS |
| MMCSD0_DAT<br>A2                                                 | B13  | I/O         | MMC<br>SD0 | $V_{DD}$              |                   | in                                                          | MMCSD0: DATA2                                                                                                                           | PINMUX4[2].MMCS<br>D0_MS |
| MMCSD0_DAT<br>A1                                                 | D14  | I/O         | MMC<br>SD0 | $V_{DD}$              |                   | in                                                          | MMCSD0: DATA1                                                                                                                           | PINMUX4[2].MMCS<br>D0_MS |
| MMCSD0_DAT<br>A0                                                 | B14  | I/O         | MMC<br>SD0 | $V_{DD}$              |                   | in                                                          | MMCSD0: DATA0                                                                                                                           | PINMUX4[2].MMCS<br>D0_MS |
| UART0_RXD                                                        | U18  | I           | UART<br>0  | V <sub>DD</sub>       |                   | in                                                          | UART0: Receive Data                                                                                                                     |                          |
|                                                                  |      | _           |            |                       |                   |                                                             | Used for UART boot mode                                                                                                                 |                          |
| UART0_TXD                                                        | T18  | 0           | UART<br>0  | V <sub>DD</sub>       |                   | out H                                                       | UART0: Transmit Data                                                                                                                    |                          |
| SPI0_SDENA[0]                                                    | B12  | I/O         | SPI0 /     | V <sub>DD</sub>       |                   | in                                                          | Used for UART boot mode SPI0: Enable / Chip Select 0                                                                                    | PINMUX4[0].SPI0_S        |
| / GIO103                                                         | אוע  | 1/0         | GIO        | ∪ט י                  |                   | ""                                                          | GIO: GIO[103]                                                                                                                           | DENA                     |
| SPI0_SCLK                                                        | C12  | I/O         | SPI0       | V <sub>DD</sub>       |                   | in                                                          | SPI0: Clock                                                                                                                             |                          |
| SPI0_SDI /                                                       | A12  | I/O         | SPI0 /     | V <sub>DD</sub>       |                   | in                                                          | SPI0: Data In                                                                                                                           | PINMUX4[1].SPI0_S        |
| GIO102                                                           | 7112 | .,,         | GIO        | טט י                  |                   |                                                             | GIO: GIO[102]                                                                                                                           | DI                       |
| SPI0_SDO                                                         | B11  | I/O         | SPI0       | V <sub>DD</sub>       |                   | in                                                          | SPI0: Data Out                                                                                                                          |                          |



| Name      | BGA<br>ID | Type       | Group             | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                                                | Mux Control |
|-----------|-----------|------------|-------------------|--------------------------------|-------------------------|----------------|-------------------------------------------------------------------------------------------|-------------|
| ASP1_DX   | C18       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Transmit Data                                                                       |             |
| ASP1_CLKX | D19       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Transmit Clock                                                                      |             |
| ASP1_FSX  | E16       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Transmit Frame Sync                                                                 |             |
| ASP1_DR   | C19       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Receive Data                                                                        |             |
| ASP1_CLKR | D18       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Receive Clock                                                                       |             |
| ASP1_FSR  | E17       | I/O        | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Receive Frame Synch                                                                 |             |
| ASP1_CLKS | D17       | I          | ASP1              | $V_{DD}$                       |                         | in             | ASP1: Master Clock                                                                        |             |
| RESET     | D11       | I          |                   | $V_{DD}$                       | PU                      | in             | Global Chip Reset (active low)                                                            |             |
| MXI1      | A9        | I          | Clocks            | $V_{DD}$                       |                         | in             | Crystal input for system oscillator (24 MHz)                                              |             |
| MXO1      | B9        | 0          | Clocks            | $V_{DD}$                       |                         | out            | Output for system oscillator (24 MHz)                                                     |             |
| MXI2      | R1        | I          | Clocks            | $V_{DD}$                       |                         | in             | Crystal input for video oscillator (27 MHz). This crystal is not required V <sub>DD</sub> |             |
| MXO2      | T1        | 0          | Clocks            | V <sub>DD</sub>                |                         | out            | Output for video oscillator (27 MHz). This                                                |             |
|           |           |            |                   |                                |                         |                | crystal is not required.                                                                  |             |
| TOK       | F40       |            | E                 | \ /                            | D                       |                | V <sub>DD</sub>                                                                           |             |
| TCK       | E10       | I          | EMUL<br>ATIO<br>N | $V_{DD}$                       | PU                      | in             | JTAG test clock input                                                                     |             |
| TDI       | D9        | I          | EMUL<br>ATIO<br>N | $V_{DD}$                       | PU                      | in             | JTAG test data input                                                                      |             |
| TDO       | E9        | 0          | EMUL<br>ATIO<br>N | $V_{DD}$                       |                         | out L          | JTAG test data output                                                                     |             |
| TMS       | D8        | I          | EMUL<br>ATIO<br>N | $V_{DD}$                       | PU                      | in             | JTAG test mode select                                                                     |             |
| TRST      | C9        | I          | EMUL<br>ATIO<br>N | $V_{DD}$                       | PD                      | in             | JTAG test logic reset (active low)                                                        |             |
| RTCK      | E11       | 0          | EMUL<br>ATIO<br>N | $V_{DD}$                       |                         | out L          | JTAG test clock output                                                                    |             |
| EMU0      | E8        | I/O        | EMUL              | $V_{DD}$                       | PU                      | in             | JTAG emulation 0 I/O                                                                      |             |
|           |           |            | ATIO              |                                |                         |                | $V_{DD}$                                                                                  |             |
|           |           |            | N                 |                                |                         |                | V <sub>DD</sub>                                                                           |             |
| EMU1      | E7        | I/O        | EMUL              | $V_{DD}$                       | PU                      | in             | JTAG emulation 1 I/O                                                                      |             |
|           |           |            | ATIO<br>N         |                                |                         |                | EMU[1:0] = 00 - Force Debug Scan chain (ARM and ARM ETB TAPs connected)                   |             |
|           |           |            |                   |                                |                         |                | EMU[1:0] = 11 - Normal Scan chain (ICEpick only)                                          |             |
| RSV01     | J1        | A<br>I/O/Z |                   |                                |                         |                | Reserved. This signal should be left as a No Connect or connected to V <sub>SS</sub> .    |             |
| RSV02     | K1        | A<br>I/O/Z |                   |                                |                         |                | Reserved. This signal should be left as a No Connect or connected to V <sub>SS</sub> .    |             |
| RSV03     | L1        | A<br>I/O/Z |                   |                                |                         |                | Reserved. This signal should be left as a No Connect or connected to V <sub>SS</sub> .    |             |
| RSV04     | M1        | A<br>I/O/Z |                   |                                |                         |                | Reserved. This signal should be left as a No Connect or connected to V <sub>SS</sub> .    |             |
| RSV05     | N2        | A<br>I/O/Z |                   |                                |                         |                | Reserved. This signal should be connected to V <sub>SS</sub> .                            |             |



| Name                  | BGA<br>ID | Type | Group | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup>                                     | Mux Control |  |
|-----------------------|-----------|------|-------|--------------------------------|-------------------------|----------------|----------------------------------------------------------------|-------------|--|
| RSV06                 | M2        | PWR  |       |                                |                         |                | Reserved. This signal should be connected to V <sub>SS</sub> . |             |  |
| RSV07                 | K2        | GND  |       |                                |                         |                | Reserved. This signal should be connected to V <sub>SS</sub> . |             |  |
| NC                    | H8        |      |       |                                |                         |                | No connect                                                     |             |  |
| $V_{DD\_VIN}$         | P6        | PWR  |       |                                |                         |                | Power for Digital Video Input IO (3.3 V)                       |             |  |
| V <sub>DD_VIN</sub>   | P7        | PWR  |       |                                |                         |                | Power for Digital Video Input IO (3.3 V)                       |             |  |
| $V_{DD\_VIN}$         | P8        | PWR  |       |                                |                         |                | Power for Digital Video Input IO (3.3 V)                       |             |  |
| V <sub>DD_VOUT</sub>  | F6        | PWR  |       |                                |                         |                | Power for Digital Video Output IO (3.3 V)                      |             |  |
| $V_{DD\_VOUT}$        | F7        | PWR  |       |                                |                         |                | Power for Digital Video Output IO (3.3 V)                      |             |  |
| V <sub>DD_VOUT</sub>  | F8        | PWR  |       |                                |                         |                | Power for Digital Video Output IO (3.3 V)                      |             |  |
| $V_{DD\_DDR}$         | М9        | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | P9        | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| V <sub>DD_DDR</sub>   | P10       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| V <sub>DD_DDR</sub>   | P11       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| V <sub>DD_DDR</sub>   | P12       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | P13       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | P14       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | R9        | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | R12       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| $V_{DD\_DDR}$         | T14       | PWR  |       |                                |                         |                | Power for DDR I/O (1.8 V)                                      |             |  |
| V <sub>DDA_PLL1</sub> | G12       | PWR  |       |                                |                         |                | Analog Power for PLL1 (1.3 V)                                  |             |  |
| V <sub>DDA_PLL2</sub> | H9        | PWR  |       |                                |                         |                | Analog Power for PLL2 (1.3 V)                                  |             |  |
| CV <sub>DD</sub>      | A1        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | A10       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | B19       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | C4        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | G6        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | G11       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | H10       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | H13       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | H17       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | J11       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | J12       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | J13       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | K6        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | K11       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | K12       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | L11       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | L12       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | N6        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | R7        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | R8        | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | T17       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| CV <sub>DD</sub>      | W19       | PWR  |       |                                |                         |                | Core power (1.3 V)                                             |             |  |
| V <sub>DD</sub>       | F9        | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)                                   |             |  |
| V <sub>DD</sub>       | F10       | PWR  |       |                                | 1                       |                |                                                                |             |  |



| Name                  | BGA<br>ID | Type | Group | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description (4)                     | Mux Control |  |
|-----------------------|-----------|------|-------|--------------------------------|-------------------------|----------------|-------------------------------------|-------------|--|
| $V_{DD}$              | F11       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | F12       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | F13       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | F14       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | G8        | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | G14       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | K8        | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | K15       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | L6        | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| $V_{DD}$              | L13       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>DD</sub>       | M10       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>DD</sub>       | M11       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>DD</sub>       | M12       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>DD</sub>       | M13       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        | 1           |  |
| V <sub>DD</sub>       | N11       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>DD</sub>       | N12       | PWR  |       |                                |                         |                | Power for Digital IO (3.3 V)        |             |  |
| V <sub>SS_MX1</sub>   | C10       | GND  |       |                                |                         |                | System oscillator (24 MHz) - ground |             |  |
| V <sub>SS_MX2</sub>   | P1        | GND  |       |                                |                         |                | Video oscillator (27 MHz) - ground  |             |  |
| V <sub>SSA_PLL1</sub> | H12       | GND  |       |                                |                         |                | Analog Ground for PLL1              |             |  |
| V <sub>SSA_PLL2</sub> | J9        | GND  |       |                                |                         |                | Analog Ground for PLL2              |             |  |
| V <sub>SS</sub>       | A5        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | A8        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | A19       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | B5        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | B8        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | B10       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | D1        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | E2        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | E15       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | G2        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | G9        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | H1        | GND  |       |                                |                         |                |                                     |             |  |
| V <sub>SS</sub>       | H2        | GND  |       |                                |                         |                | Digital ground Digital ground       | -           |  |
| V <sub>SS</sub>       | H6        | GND  |       |                                |                         |                | Digital ground                      |             |  |
|                       | H11       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | H14       | GND  |       |                                |                         |                |                                     |             |  |
| V <sub>SS</sub>       | J2        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       |           |      |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | J6        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | J10       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | J14       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | K3        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | K9        | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | K10       | GND  |       |                                |                         |                | Digital ground                      |             |  |
| V <sub>SS</sub>       | K14       | GND  |       |                                |                         |                | Digital ground  Digital ground      |             |  |
| V <sub>SS</sub>       | L2        | GND  |       |                                |                         |                |                                     |             |  |
| V <sub>SS</sub>       | L9        | GND  |       |                                |                         |                | Digital ground                      |             |  |



| Name            | BGA<br>ID | Type<br>(1) | Group | Power<br>Supply <sup>(2)</sup> | PU<br>PD <sup>(3)</sup> | Reset<br>State | Description <sup>(4)</sup> | Mux Control |
|-----------------|-----------|-------------|-------|--------------------------------|-------------------------|----------------|----------------------------|-------------|
| V <sub>SS</sub> | L10       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | L14       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | M6        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | M7        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | M8        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | M14       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | M17       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | N1        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | N8        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | N9        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | N14       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | R2        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | R6        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | T2        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | T5        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | T15       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U1        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U2        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U3        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U4        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U9        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U14       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | U17       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | V1        | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | V18       | GND         |       |                                |                         |                | Digital ground             |             |
| V <sub>SS</sub> | W1        | GND         |       |                                |                         |                | Digital ground             |             |



### 2.21 Device Support

### 2.21.1 Development Tools

TI offers an extensive line of development tools for DM355 systems, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules. The tools support documentation is electronically available within the Code Composer Studio™ Integrated Development Environment (IDE).

The following products support development of DM355 based applications:

### **Software Development Tools:**

Code Composer Studio<sup>™</sup> Integrated Development Environment (IDE): including Editor C/C++/Assembly Code Generation, and Debug plus additional development tools

### **Hardware Development Tools:**

Extended Development System (XDS™) Emulator (supports TMS320DM355 DMSoC multiprocessor system debug) EVM (Evaluation Module)

For a complete listing of development-support tools for the TMS320DM355 DMSoC platform, visit the Texas Instruments web site on the Worldwide Web at <a href="http://www.ti.com">http://www.ti.com</a>. For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

#### 2.21.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., ). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

Device development evolutionary flow:

**TMX** Experimental device that is not necessarily representative of the final device's electrical specifications.

**TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification.

**TMS** Fully-qualified production device.

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.

**TMDS** Fully qualified development-support product.

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate is undefined. Only qualified production devices are to be used in production.



TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ZCE), the temperature range (for example, "Blank" is the commercial temperature range), and the device speed range in megahertz (for example, 202 is 202.5 MHz). The following figure provides a legend for reading the complete device name for any TMS320DM355 DMSoC platform member.



- A. BGA = Ball Grid Array
- B. For actual device part numbers (P/Ns) and ordering information, contact your nearest TI Sales representative.
- C. For more information on silicon revision, see TMS320DM355 DMSoC Silicon Errata (literature number SPRZ264).

Figure 2-5. Device Nomenclature

#### 2.21.3 Device Documentation

#### 2.21.3.1 Related Documentation From Texas Instruments

The following documents describe the TMS320DM35x Digital Media System-on-Chip (DMSoC). Copies of these documents are available on the internet at www.ti.com.

- **SPRS463 TMS320DM355 Digital Media System-on-Chip (DMSoC) Data Manual** This document describes the overall TMS320DM355 system, including device architecture and features, memory map, pin descriptions, timing characteristics and requirements, device mechanicals, etc.
- **SPRZ264 TMS320DM355 DMSoC Silicon Errata** Describes the known exceptions to the functional specifications for the TMS320DM355 DMSoC.
- TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide This document describes the ARM Subsystem in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The ARM subsystem is designed to give the ARM926EJ-S (ARM9) master control of the device. In general, the ARM is responsible for configuration and control of the device; including the components of the ARM Subsystem, the peripherals, and the external memories.
- <u>SPRUED1</u> TMS320DM35x Digital Media System-on-Chip (DMSoC) Asynchronous External Memory Interface (EMIF) Reference Guide This document describes the asynchronous external memory interface (EMIF) in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The EMIF supports a glueless interface to a variety of external devices.
- TMS320DM35x Digital Media System-on-Chip (DMSoC) Universal Serial Bus (USB) Controller Reference Guide This document describes the universal serial bus (USB) controller in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The USB controller supports data throughput rates up to 480 Mbps. It provides a mechanism for data transfer between USB devices and also supports host negotiation.
- SPRUED3 TMS320DM35x Digital Media System-on-Chip (DMSoC) Audio Serial Port (ASP)

www.ti.com

**Reference Guide** This document describes the operation of the audio serial port (ASP) audio interface in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The primary audio modes that are supported by the ASP are the AC97 and IIS modes. In addition to the primary audio modes, the ASP supports general serial port receive and transmit operation, but is not intended to be used as a high-speed interface.

**SPRUED4** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) Serial Peripheral Interface (SPI) Reference Guide This document describes the serial peripheral interface (SPI) in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The SPI is a high-speed synchronous serial input/output port that allows a serial bit stream of programmed length (1 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The SPI is normally used for communication between the DMSoC and external peripherals. Typical applications include an interface to external I/O or peripheral expansion via devices such as shift registers, display drivers, SPI EPROMs and analog-to-digital converters.

**SPRUED9** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) Universal Asynchronous Receiver/Transmitter (UART) Reference Guide This document describes the universal asynchronous receiver/transmitter (UART) peripheral in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The UART peripheral performs serial-to-parallel conversion on data received from a peripheral device, and parallel-to-serial conversion on data received from the CPU.

SPRUEE0

TMS320DM35x Digital Media System-on-Chip (DMSoC) Inter-Integrated Circuit (I2C) Peripheral Reference Guide This document describes the inter-integrated circuit (I2C) peripheral in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The I2C peripheral provides an interface between the DMSoC and other devices compliant with the I2C-bus specification and connected by way of an I2C-bus. External components attached to this 2-wire serial bus can transmit and receive up to 8-bit wide data to and from the DMSoC through the I2C peripheral. This document assumes the reader is familiar with the I2C-bus specification.

**SPRUEE2** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) Multimedia Card (MMC)/Secure Digital (SD) Card Controller Reference Guide This document describes the multimedia card (MMC)/secure digital (SD) card controller in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The MMC/SD card is used in a number of applications to provide removable data storage. The MMC/SD controller provides an interface to external MMC and SD cards. The communication between the MMC/SD controller and MMC/SD card(s) is performed by the MMC/SD protocol.

**SPRUEE4** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) Enhanced Direct Memory Access (EDMA) Controller Reference Guide This document describes the operation of the enhanced direct memory access (EDMA3) controller in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The EDMA controller's primary purpose is to service user-programmed data transfers between two memory-mapped slave endpoints on the DMSoC.

**SPRUEE5** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) 64-bit Timer Reference Guide This document describes the operation of the software-programmable 64-bit timers in the TMS320DM35x Digital Media System-on-Chip (DMSoC). Timer 0, Timer 1, and Timer 3 are used as general-purpose (GP) timers and can be programmed in 64-bit mode, dual 32-bit unchained mode, or dual 32-bit chained mode; Timer 2 is used only as a watchdog timer. The GP timer modes can be used to generate periodic interrupts or enhanced direct memory access (EDMA) synchronization events and Real Time Output (RTO) events (Timer 3 only). The watchdog timer mode is used to provide a recovery mechanism for the device in the event of a fault condition, such as a non-exiting code loop.

**SPRUEE6** 

TMS320DM35x Digital Media System-on-Chip (DMSoC) General-Purpose Input/Output (GPIO) Reference Guide This document describes the general-purpose input/output (GPIO)



peripheral in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The GPIO peripheral provides dedicated general-purpose pins that can be configured as either inputs or outputs. When configured as an input, you can detect the state of the input by reading the state of an internal register. When configured as an output, you can write to an internal register to control the state driven on the output pin.

- TMS320DM35x Digital Media System-on-Chip (DMSoC) Pulse-Width Modulator (PWM) Reference Guide This document describes the pulse-width modulator (PWM) peripheral in the TMS320DM35x Digital Media System-on-Chip (DMSoC).
- SPRUEH7

  TMS320DM35x Digital Media System-on-Chip (DMSoC) DDR2/Mobile DDR (DDR2/mDDR) Memory Controller Reference Guide This document describes the DDR2/mDDR memory controller in the TMS320DM35x Digital Media System-on-Chip (DMSoC). The DDR2/mDDR memory controller is used to interface with JESD79D-2A standard compliant DDR2 SDRAM and mobile DDR devices.
- SPRUF71 TMS320DM35x Digital Media System-on-Chip (DMSoC) Video Processing Front End (VPFE) Reference Guide This document describes the Video Processing Front End (VPFE) in the TMS320DM35x Digital Media System-on-Chip (DMSoC).
- TMS320DM35x Digital Media System-on-Chip (DMSoC) Video Processing Back End (VPBE) Reference Guide This document describes the Video Processing Back End (VPBE) in the TMS320DM35x Digital Media System-on-Chip (DMSoC).
- SPRUF74

  TMS320DM35x Digital Media System-on-Chip (DMSoC) Real-Time Out (RTO) Controller Reference Guide This document describes the Real Time Out (RTO) controller in the TMS320DM35x Digital Media System-on-Chip (DMSoC).
- SPRUFC8

  TMS320DM35x Digital Media System-on-Chip (DMSoC) Peripherals Overview Reference Guide This document provides an overview of the peripherals in the TMS320DM35x Digital Media System-on-Chip (DMSoC).
- <u>SPRAAR3</u> *Implementing DDR2/mDDR PCB Layout on the TMS320DM35x DMSoC* This provides board design recommendations and guidelines for DDR2 and mobile DDR.
- SPRAAR7 USB 2.0 Board Design and Layout Guidelines This provides board design recommendations and guidelines for high speed USB.



## 3 Detailed Device Description

This section provides a detailed overview of the DM355 device.

## 3.1 ARM Subsystem Overview

The ARM Subsystem contains components required to provide the ARM926EJ-S (ARM) master control of the overall DM355 system, including the components of the ARM Subsystem, the peripherals, and the external memories.

The ARM is responsible for handling system functions such as system-level initialization, configuration, user interface, user command execution, connectivity functions, interface and control of the subsystem, etc. The ARM is master and performs these functions because it has a large program memory space and fast context switching capability, and is thus suitable for complex, multi-tasking, and general-purpose control tasks.

### 3.1.1 Components of the ARM Subsystem

The ARM Subsystem in DM355 consists of the following components:

- ARM926EJ-S RISC processor, including:
  - coprocessor 15 (CP15)
  - MMU
  - 16KB Instruction cache
  - 8KB Data cache
  - Write Buffer
  - Java accelerator
- ARM Internal Memories
  - 32KB Internal RAM (32-bit wide access)
  - 8KB Internal ROM (ARM bootloader for non-AEMIF boot options)
- Embedded Trace Module and Embedded Trace Buffer (ETM/ETB)
- System Control Peripherals
  - ARM Interrupt Controller
  - PLL Controller
  - Power and Sleep Controller
  - System Control Module

The ARM also manages/controls all the device peripherals:

- DDR2 / mDDR EMIF Controller
- AEMIF Controller, including the OneNAND and NAND flash interface
- Enhanced DMA (EDMA)
- UART
- Timers
- Real Time Out (RTO)
- Pulse Width Modulator (PWM)
- Inter-IC Communication (I2C)
- Multi-Media Card/Secure Digital (MMC/SD)
- Audio Serial Port (ASP)
- Universal Serial Bus Controller (USB)
- Serial Port Interface (SPI)
- Video Processing Front End (VPFE)
  - CCD Controller (CCDC)



- Image Pipe (IPIPE)
- H3A Engine (Hardware engine for computing Auto-focus, Auto white balance, and Auto exposure)
- Video Processing Back End (VPBE)
  - On Screen Display (OSD)
  - Video Encoder Engine (VENC)

Figure 3-1 shows the functional block diagram of the DM355 ARM Subsystem.



Figure 3-1. DM355 ARM Subsystem Block Diagram

#### 3.2 ARM926EJ-S RISC CPU

The ARM Subsystem integrates the ARM926EJ-S processor. The ARM926EJ-S processor is a member of ARM9 family of general-purpose microprocessors. This processor is targeted at multi-tasking applications where full memory management, high performance, low die size, and low power are all important. The ARM926EJ-S processor supports the 32-bit ARM and 16 bit THUMB instruction sets, enabling the user to trade off between high performance and high code density. Specifically, the ARM926EJ-S processor supports the ARMv5TEJ instruction set, which includes features for efficient execution of Java byte codes, providing Java performance similar to Just in Time (JIT) Java interpreter, but without associated code overhead.

The ARM926EJ-S processor supports the ARM debug architecture and includes logic to assist in both hardware and software debug. The ARM926EJ-S processor has a Harvard architecture and provides a complete high performance subsystem, including:

- ARM926EJ -S integer core
- CP15 system control coprocessor
- Memory Management Unit (MMU)
- Separate instruction and data Caches
- Write buffer
- Separate instruction and data Tightly-Coupled Memories (TCMs) [internal RAM] interfaces
- Separate instruction and data AHB bus interfaces



Embedded Trace Module and Embedded Trace Buffer (ETM/ETB)

For more complete details on the ARM9, refer to the ARM926EJ-S Technical Reference Manual, available at http://www.arm.com

#### 3.2.1 CP15

The ARM926EJ-S system control coprocessor (CP15) is used to configure and control instruction and data caches, Tightly-Coupled Memories (TCMs), Memory Management Unit (MMU), and other ARM subsystem functions. The CP15 registers are programmed using the MRC and MCR ARM instructions, when the ARM in a privileged mode such as supervisor or system mode.

#### 3.2.2 MMU

The ARM926EJ-S MMU provides virtual memory features required by operating systems such as Linux, WindowCE, ultron, ThreadX, etc. A single set of two level page tables stored in main memory is used to control the address translation, permission checks and memory region attributes for both data and instruction accesses. The MMU uses a single unified Translation Lookaside Buffer (TLB) to cache the information held in the page tables. The MMU features are:

- Standard ARM architecture v4 and v5 MMU mapping sizes, domains and access protection scheme.
- · Mapping sizes are:
  - 1MB (sections)
  - 64KB (large pages)
  - 4KB (small pages)
  - 1KB (tiny pages)
- Access permissions for large pages and small pages can be specified separately for each quarter of the page (subpage permissions)
- · Hardware page table walks
- Invalidate entire TLB, using CP15 register 8
- Invalidate TLB entry, selected by MVA, using CP15 register 8
- Lockdown of TLB entries, using CP15 register 10

#### 3.2.3 Caches and Write Buffer

The size of the Instruction Cache is 16KB, Data cache is 8KB. Additionally, the Caches have the following features:

- Virtual index, virtual tag, and addressed using the Modified Virtual Address (MVA)
- Four-way set associative, with a cache line length of eight words per line (32-bytes per line) and with two dirty bits in the Dcache
- Dcache supports write-through and write-back (or copy back) cache operation, selected by memory region using the C and B bits in the MMU translation tables.
- Critical-word first cache refilling
- Cache lockdown registers enable control over which cache ways are used for allocation on a line fill, providing a mechanism for both lockdown, and controlling cache corruption
- Dcache stores the Physical Address TAG (PA TAG) corresponding to each Dcache entry in the TAG RAM for use during the cache line write-backs, in addition to the Virtual Address TAG stored in the TAG RAM. This means that the MMU is not involved in Dcache write-back operations, removing the possibility of TLB misses related to the write-back address.
- Cache maintenance operations provide efficient invalidation of, the entire Dcache or Icache, regions of the Dcache or Icache, and regions of virtual memory.



The write buffer is used for all writes to a noncachable bufferable region, write-through region and write misses to a write-back region. A separate buffer is incorporated in the Dcache for holding write-back for cache line evictions or cleaning of dirty cache lines. The main write buffer has 16-word data buffer and a four-address buffer. The Dcache write-back has eight data word entries and a single address entry.

### 3.2.4 Tightly Coupled Memory (TCM)

ARM internal RAM is provided for storing real-time and performance-critical code/data and the Interrupt Vector table. ARM internal ROM boot options include—NAND (with SPI EEPROM Boot option), SPI, UART and MMC/SD. The RAM and ROM memories interfaced to the ARM926EJ-S via the tightly coupled memory interface that provides for separate instruction and data bus connections. Since the ARM TCM does not allow instructions on the D-TCM bus or data on the I-TCM bus, an arbiter is included so that both data and instructions can be stored in the internal RAM/ROM. The arbiter also allows accesses to the RAM/ROM from extra-ARM sources (e.g., EDMA or other masters). The ARM926EJ-S has built-in DMA support for direct accesses to the ARM internal memory from a non-ARM master. Because of the time-critical nature of the TCM link to the ARM internal memory, all accesses from non-ARM devices are treated as DMA transfers.

Instruction and Data accesses are differentiated via accessing different memory map regions, with the instruction region from 0x0000 through 0x7FFF and data from 0x10000 through 0x17FFF. Placing the instruction region at 0x0000 is necessary to allow the ARM Interrupt Vector table to be placed at 0x0000, as required by the ARM architecture. The internal 32-KB RAM is split into two physical banks of 16KB each, which allows simultaneous instruction and data accesses to be accomplished if the code and data are in separate banks.

## 3.2.5 Advanced High-performance Bus (AHB)

The ARM Subsystem uses the AHB port of the ARM926EJ-S to connect the ARM to the configuration bus and the external memories. Arbiters are employed to arbitrate access to the separate D-AHB and I-AHB by the configuration bus and the external memories bus.

#### 3.2.6 Embedded Trace Macrocell (ETM) and Embedded Trace Buffer (ETB)

To support real-time trace, the ARM926EJ-S processor provides an interface to enable connection of an Embedded Trace Macrocell (ETM). The ARM926ES-J Subsystem in DM355 also includes the Embedded Trace Buffer (ETB). The ETM consists of two parts:

- Trace Port provides real-time trace capability for the ARM9.
- Triggering facilities provide trigger resources, which include address and data comparators, counter, and sequencers.

The DM355 trace port is not pinned out and is instead only connected to the Embedded Trace Buffer. The ETB has a 4KB buffer memory. ETB enabled debug tools are required to read/interpret the captured trace data.

## 3.3 Memory Mapping

The ARM memory map is shown in Table 2-2 and Table 2-3. This section describes the memories and interfaces within the ARM's memory map.

## 3.3.1 ARM Internal Memories

The ARM has access to the following ARM internal memories:

- 32KB ARM Internal RAM on TCM interface, logically separated into two 16KB pages to allow simultaneous access on any given cycle if there are separate accesses for code (I-TCM bus) and data (D-TCM) to the different memory regions.
- 8KB ARM Internal ROM



#### 3.3.2 External Memories

The ARM has access to the following External memories:

- DDR2 / mDDR Synchronous DRAM
- Asynchronous EMIF / OneNAND
- NAND Flash
- Flash card devices:
  - MMC/SD
  - -xD
  - SmartMedia

### 3.3.3 Peripherals

The ARM has access to all of the peripherals on the DM355 device.

### 3.4 ARM Interrupt Controller (AINTC)

The DM355 ARM Interrupt Controller (AINTC) has the following features:

- Supports up to 64 interrupt channels (16 external channels)
- · Interrupt mask for each channel
- Each interrupt channel can be mapped to a Fast Interrupt Request (FIQ) or to an Interrupt Request (IRQ) type of interrupt.
- Hardware prioritization of simultaneous interrupts
- Configurable interrupt priority (2 levels of FIQ and 6 levels of IRQ)
- Configurable interrupt entry table (FIQ and IRQ priority table entry) to reduce interrupt processing time

The ARM core supports two interrupt types: FIQ and IRQ. See the ARM926EJ-S Technical Reference Manual for detailed information about the ARM's FIQ and IRQ interrupts. Each interrupt channel is mappable to an FIQ or to an IRQ type of interrupt, and each channel can be enabled or disabled. The INTC supports user-configurable interrupt-priority and interrupt entry addresses. Entry addresses minimize the time spent jumping to interrupt service routines (ISRs). When an interrupt occurs, the corresponding highest priority ISR's address is stored in the INTC's ENTRY register. The IRQ or FIQ interrupt routine can read the ENTRY register and jump to the corresponding ISR directly. Thus, the ARM does not require a software dispatcher to determine the asserted interrupt.

## 3.4.1 Interrupt Mapping

The AINTC takes up to 64 ARM device interrupts and maps them to either the IRQ or to the FIQ of the ARM. Each interrupt is also assigned one of 8 priority levels (2 for FIQ, 6 for IRQ). For interrupts with the same priority level, the priority is determined by the hardware interrupt number (the lowest number has the highest priority). Table 3-1 shows the connection of device interrupts to the ARM.

Table 3-1. AINTC Interrupt Connections<sup>(1)</sup>

| Interrupt<br>Number | Acronym  | Source                                                         | Interrupt<br>Number | Acronym | Source           |
|---------------------|----------|----------------------------------------------------------------|---------------------|---------|------------------|
| 0                   | VPSSINT0 | VPSS - INTO,<br>Configurable via<br>VPSSBL register:<br>INTSEL | 32                  | TINT0   | Timer 0 - TINT12 |
| 1                   | VPSSINT1 | VPSS - INT1                                                    | 33                  | TINT1   | Timer 0 - TINT34 |
| 2                   | VPSSINT2 | VPSS - INT2                                                    | 34                  | TINT2   | Timer 1 - TINT12 |

<sup>(1)</sup> The total number of interrupts in DM355 exceeds 64, which is the maximum value of the AINTC module. Therefore, several interrupts are multiplexed and you must use the register ARM\_INTMUX in the System Control Module to select the interrupt source for multiplexed interrupts. Refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3) for more information on the System Control Module register ARM\_INTMUX.



# Table 3-1. AINTC Interrupt Connections (1) (continued)

| Interrupt<br>Number | Acronym                  | Source                                       | Interrupt<br>Number | Acronym  | Source           |
|---------------------|--------------------------|----------------------------------------------|---------------------|----------|------------------|
| 3                   | VPSSINT3                 | VPSS - INT3                                  | 35                  | TINT3    | Timer 1 - TINT34 |
| 4                   | VPSSINT4                 | VPSS - INT4                                  | 36                  | PWMINT0  | PWM0             |
| 5                   | VPSSINT5                 | VPSS - INT5                                  | 37                  | PWMINT1  | PWM 1            |
| 6                   | VPSSINT6                 | VPSS - INT6                                  | 38                  | PWMINT2  | PWM2             |
| 7                   | VPSSINT7                 | VPSS - INT7                                  | 39                  | I2CINT   | 12C              |
| 8                   | VPSSINT8                 | VPSS - INT8                                  | 40                  | UARTINT0 | UART0            |
| 9                   | Reserved                 |                                              | 41                  | UARTINT1 | UART1            |
| 10                  | Reserved                 |                                              | 42                  | SPINT0-0 | SPI0             |
| 11                  | Reserved                 |                                              | 43                  | SPINT0-1 | SPI0             |
| 12                  | USBINT                   | USB OTG Collector                            | 44                  | GPIO0    | GPIO             |
| 13                  | RTOINT or<br>TINT4       | RTO or<br>Timer 2 - TINT12<br>SYS.ARM_INTMUX | 45                  | GPIO1    | GPIO             |
| 14                  | UARTINT2 or<br>TINT5     | UART2 or<br>Timer 2 - TINT34                 | 46                  | GPIO2    | GPIO             |
| 15                  | TINT6                    | Timer 3 TINT12                               | 47                  | GPIO3    | GPIO             |
| 16                  | CCINT0                   | EDMA CC Region 0                             | 48                  | GPIO4    | GPIO             |
| 17                  | SPINT1-0 or<br>CCERRINT  | SPI1 or<br>EDMA CC Error                     | 49                  | GPIO5    | GPIO             |
| 18                  | SPINT1-1 or<br>TCERRINT0 | SPI1 or<br>EDMA TC0 Error                    | 50                  | GPIO6    | GPIO             |
| 19                  | SPINT2-0 or<br>TCERRINT1 | SPI2 or<br>EDMA TC1 Error                    | 51                  | GPIO7    | GPIO             |
| 20                  | PSCINT                   | PSC - ALLINT                                 | 52                  | GPIO8    | GPIO             |
| 21                  | SPINT2-1                 | SPI2                                         | 53                  | GPIO9    | GPIO             |
| 22                  | TINT7                    | Timer3 - TINT34                              | 54                  | GPIOBNK0 | GPIO             |
| 23                  | SDIOINT0                 | MMC/SD0                                      | 55                  | GPIOBNK1 | GPIO             |
| 24                  | MBXINT0 or<br>MBXINT1    | ASP0 or<br>ASP1                              | 56                  | GPIOBNK2 | GPIO             |
| 25                  | MBRINT0 or<br>MBRINT1    | ASP0 or<br>ASP1                              | 57                  | GPIOBNK3 | GPIO             |
| 26                  | MMCINT0                  | MMC/SD0                                      | 58                  | GPIOBNK4 | GPIO             |
| 27                  | MMCINT1                  | MMC/SC1                                      | 59                  | GPIOBNK5 | GPIO             |
| 28                  | PWMINT3                  | PWM3                                         | 60                  | GPIOBNK6 | GPIO             |
| 29                  | DDRINT                   | DDR EMIF                                     | 61                  | COMMTX   | ARMSS            |
| 30                  | AEMIFINT                 | Async EMIF                                   | 62                  | COMMRX   | ARMSS            |
| 31                  | SDIOINT1                 | SDIO1                                        | 63                  | EMUINT   | E2ICE            |

www.ti.com

### 3.5 Device Clocking

### 3.5.1 Overview

The DM355 requires one primary reference clock . The reference clock frequency may be generated either by crystal input or by external oscillator. The reference clock is the clock at the pins named MXI1/MXO1. The reference clock drives two separate PLL controllers (PLLC1 and PLLC2). PLLC1 generates the clocks required by the ARM, MPEG4 and JPEG coprocessor, VPBE, VPSS, and peripherals. PLL2 generates the clock required by the DDR PHY. A block diagram of DM355's clocking architecture is shown in Figure 3-2. The PLLs are described further in Section 3.6.





Figure 3-2. Device Clocking Block Diagram



### 3.5.2 Supported Clocking Configurations for DM355-135

This section describes the only supported device clocking configurations for DM355-135. The DM355 supports either 24 MHz (typical) or 36 MHz reference clock (crystal or external oscillator input). Configurations are shown for both cases.

### 3.5.2.1 Supported Clocking Configurations for DM355-135 (24 MHz reference)

### 3.5.2.1.1 DM355-135 PLL1 (24 MHz reference)

All supported clocking configurations for DM355-135 PLL1 with 24 MHz reference clock are shown in Table 3-2.

Table 3-2. PLL1 Supported Clocking Configurations for DM355-135 (24 MHz reference)

| PREDIV     | PLLM             | POSTDIV                 | PLL1<br>VCO | ARM /<br>MPEG4 and JPEG<br>Coprocessor |                  | Peripherals           |                  | VENC                            | ;                | VPSS                                  |                  |
|------------|------------------|-------------------------|-------------|----------------------------------------|------------------|-----------------------|------------------|---------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m programmable) | (/2 or /1 programmable) | (MHz)       | PLLDIV1<br>(/2 fixed)                  | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n<br>programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass           | bypass                  | bypass      | 2                                      | 12               | 4                     | 6                | 10                              | 2.4              | 4                                     | 6                |
| 8          | 180              | 2                       | 270         | 2                                      | 135              | 4                     | 67.5             | 10                              | 27               | 2                                     | 135              |
| 8          | 162              | 2                       | 243         | 2                                      | 121.5            | 4                     | 60.75            | 9                               | 27               | 2                                     | 121.5            |
| 8          | 144              | 2                       | 216         | 2                                      | 108              | 4                     | 54               | 8                               | 27               | 2                                     | 108              |
| 8          | 126              | 2                       | 189         | 2                                      | 94.5             | 4                     | 47.25            | 7                               | 27               | 2                                     | 94.5             |
| 8          | 108              | 2                       | 162         | 2                                      | 81               | 4                     | 40.5             | 6                               | 27               | 2                                     | 81               |

### 3.5.2.1.2 DM355-135 PLL2 (24 MHz reference)

All supported clocking configurations for DM355-135 PLL2 with 24 MHz reference clock are shown in Table 3-3.

Table 3-3. PLL2 Supported Clocking Configurations for DM355-135 (24 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR PHY               |                  | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 24               | 12               |
| 12                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 12                | 100              | 1          | 200      | 1                     | 200              | 100              |
| 15                | 100              | 1          | 160      | 1                     | 160              | 80               |



### 3.5.2.2 Supported Clocking Configurations for DM355-135 (36 MHz reference)

### 3.5.2.2.1 DM355-135PLL1 (36 MHz reference)

All supported clocking configurations for DM355-135 PLL1 with 36 MHz reference clock are shown in Table 3-4.

Table 3-4. PLL1 Supported Clocking Configurations DM355-135 (36 MHz reference)

| PREDIV     | PLLM                | POSTDIV                 | PLL1<br>VCO | ARM /<br>MPEG4 and JPEG<br>Coprocessor |                  | Peripherals           |                  | VENC                            |                  | VPSS                                  |                  |
|------------|---------------------|-------------------------|-------------|----------------------------------------|------------------|-----------------------|------------------|---------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m<br>programmable) | (/2 or /1 programmable) | (MHz)       | PLLDIV1<br>(/2 fixed)                  | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n<br>programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass              | bypass                  | bypass      | 2                                      | 18               | 4                     | 9                | 10                              | 3.6              | 4                                     | 18               |
| 8          | 120                 | 2                       | 270         | 2                                      | 135              | 4                     | 67.5             | 10                              | 27               | 2                                     | 135              |
| 8          | 108                 | 2                       | 243         | 2                                      | 121.5            | 4                     | 60.75            | 9                               | 27               | 2                                     | 121.5            |
| 8          | 96                  | 2                       | 216         | 2                                      | 108              | 4                     | 54               | 8                               | 27               | 2                                     | 108              |

### 3.5.2.2.2 DM355-135 PLL2 (36 MHz reference)

All supported clocking configurations for DM355-135 PLL2 with 36 MHz reference clock are shown in Table 3-5.

Table 3-5. PLL2 Supported Clocking Configurations for DM355-135 (36 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR PHY               |                  | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 36               | 18               |
| 18                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 27                | 150              | 1          | 200      | 1                     | 200              | 100              |
| 27                | 120              | 1          | 160      | 1                     | 160              | 80               |



### 3.5.3 Supported Clocking Configurations for DM355-216

This section describes the only supported device clocking configurations for DM355-216. The DM355 supports either 24 MHz (typical) or 36 MHz reference clock (crystal or external oscillator input). Configurations are shown for both cases.

### 3.5.3.1 Supported Clocking Configurations for DM355-216 (24 MHz reference)

### 3.5.3.1.1 DM355-216 PLL1 (24 MHz reference)

All supported clocking configurations for DM355-216 PLL1 with 24 MHz reference clock are shown in Table 3-6.

Table 3-6. PLL1 Supported Clocking Configurations for DM355-216 (24 MHz reference)

| PREDIV     | PLLM             | POSTDIV                 | PLL1<br>VCO | ARI<br>MPEG4 a<br>Coprod | nd JPEG          | Peripherals           |                  | VENC                            |                  | VPSS                                  |                  |
|------------|------------------|-------------------------|-------------|--------------------------|------------------|-----------------------|------------------|---------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m programmable) | (/2 or /1 programmable) | (MHz)       | PLLDIV1<br>(/2 fixed)    | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n<br>programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass           | bypass                  | bypass      | 2                        | 12               | 4                     | 6                | 10                              | 2.4              | 4                                     | 6                |
| 8          | 144              | 1                       | 432         | 2                        | 216              | 4                     | 108              | 16                              | 27               | 4                                     | 108              |
| 8          | 135              | 1                       | 405         | 2                        | 202.5            | 4                     | 101.25           | 15                              | 27               | 4                                     | 101.25           |
| 8          | 126              | 1                       | 378         | 2                        | 189              | 4                     | 94.5             | 14                              | 27               | 4                                     | 94.5             |
| 8          | 117              | 1                       | 351         | 2                        | 175.5            | 4                     | 87.75            | 13                              | 27               | 4                                     | 87.75            |
| 8          | 108              | 1                       | 324         | 2                        | 162              | 4                     | 81               | 12                              | 27               | 4                                     | 81               |
| 8          | 99               | 1                       | 297         | 2                        | 148.5            | 4                     | 74.25            | 11                              | 27               | 4                                     | 74.25            |
| 8          | 180              | 2                       | 270         | 2                        | 135              | 4                     | 67.5             | 10                              | 27               | 2                                     | 135              |
| 8          | 162              | 2                       | 243         | 2                        | 121.5            | 4                     | 60.75            | 9                               | 27               | 2                                     | 121.5            |
| 8          | 144              | 2                       | 216         | 2                        | 108              | 4                     | 54               | 8                               | 27               | 2                                     | 108              |
| 8          | 126              | 2                       | 189         | 2                        | 94.5             | 4                     | 47.25            | 7                               | 27               | 2                                     | 94.5             |
| 8          | 108              | 2                       | 162         | 2                        | 81               | 4                     | 40.5             | 6                               | 27               | 2                                     | 81               |

### 3.5.3.1.2 DM355-216 PLL2 (24 MHz reference)

All supported clocking configurations for DM355-216 PLL2 with 24 MHz reference clock are shown in Table 3-7.

Table 3-7. PLL2 Supported Clocking Configurations for DM355-216 (24 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR                   | PHY              | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 24               | 12               |
| 8                 | 114              | 1          | 342      | 1                     | 342              | 171              |
| 8                 | 108              | 1          | 324      | 1                     | 324              | 162              |
| 8                 | 102              | 1          | 306      | 1                     | 306              | 153              |
| 8                 | 96               | 1          | 288      | 1                     | 288              | 144              |
| 12                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 12                | 100              | 1          | 200      | 1                     | 200              | 100              |
| 15                | 100              | 1          | 160      | 1                     | 160              | 80               |



### 3.5.3.2 Supported Clocking Configurations for DM355-216 (36 MHz reference)

### 3.5.3.2.1 DM355-216 PLL1 (36 MHz reference)

All supported clocking configurations for DM355-216 PLL1 with 36 MHz reference clock are shown in Table 3-8.

Table 3-8. PLL1 Supported Clocking Configurations DM355-216 (36 MHz reference)

| PREDIV     | PLLM             | POSTDIV                 | PLL1<br>VCO | ARM /<br>MPEG4 and JPEG<br>Coprocessor |                  | Peripherals           |                  | VENC                            |                  | VPSS                                  |                  |
|------------|------------------|-------------------------|-------------|----------------------------------------|------------------|-----------------------|------------------|---------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m programmable) | (/2 or /1 programmable) | (MHz)       | PLLDIV1<br>(/2 fixed)                  | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n<br>programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass           | bypass                  | bypass      | 2                                      | 18               | 4                     | 9                | 10                              | 3.6              | 4                                     | 9                |
| 8          | 96               | 1                       | 432         | 2                                      | 216              | 4                     | 108              | 16                              | 27               | 4                                     | 108              |
| 8          | 180              | 2                       | 405         | 2                                      | 202.5            | 4                     | 101.25           | 15                              | 27               | 4                                     | 101.25           |
| 8          | 168              | 2                       | 378         | 2                                      | 189              | 4                     | 94.5             | 14                              | 27               | 4                                     | 94.5             |
| 8          | 156              | 2                       | 351         | 2                                      | 175.5            | 4                     | 87.75            | 13                              | 27               | 4                                     | 87.75            |
| 8          | 144              | 2                       | 324         | 2                                      | 162              | 4                     | 81               | 12                              | 27               | 4                                     | 81               |
| 8          | 132              | 2                       | 297         | 2                                      | 148.5            | 4                     | 74.25            | 11                              | 27               | 4                                     | 74.25            |
| 8          | 120              | 2                       | 270         | 2                                      | 135              | 4                     | 67.5             | 10                              | 27               | 2                                     | 135              |
| 8          | 108              | 2                       | 243         | 2                                      | 121.5            | 4                     | 60.75            | 9                               | 27               | 2                                     | 121.5            |
| 8          | 96               | 2                       | 216         | 2                                      | 108              | 4                     | 54               | 8                               | 27               | 2                                     | 108              |

### 3.5.3.2.2 DM355-216 PLL2 (36 MHz reference)

All supported clocking configurations for DM355-216 PLL2 with 36 MHz reference clock are shown in Table 3-9.

Table 3-9. PLL2 Supported Clocking Configurations for DM355-216 (36 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR PHY               |                  | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 36               | 18               |
| 12                | 114              | 1          | 342      | 1                     | 342              | 171              |
| 12                | 108              | 1          | 324      | 1                     | 324              | 162              |
| 12                | 102              | 1          | 306      | 1                     | 306              | 153              |
| 12                | 96               | 1          | 288      | 1                     | 288              | 144              |
| 18                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 27                | 150              | 1          | 200      | 1                     | 200              | 100              |
| 27                | 120              | 1          | 160      | 1                     | 160              | 80               |



# 3.5.4 Supported Clocking Configurations for DM355-270

This section describes the only supported device clocking configurations for DM355-270. The DM355 supports either 24 MHz (typical) or 36 MHz reference clock (crystal or external oscillator input). Configurations are shown for both cases.

Note: DM355-270 devices support only commercial temperature ranges.

# 3.5.4.1 Supported Clocking Configurations for DM355-270 (24 MHz reference)

# 3.5.4.1.1 DM355-270 PLL1 (24 MHz reference)

All supported clocking configurations for DM355-270 PLL1 with 24 MHz reference clock are shown in Table 3-10.

Table 3-10. PLL1 Supported Clocking Configurations for DM355-270 (24 MHz reference)

| PREDIV     | PLLM             | POSTDIV                 | PLL1<br>VCO | ARI<br>MPEG4 ai<br>Coprod | nd JPEG          | Pe                    | ripherals        | VENC                         |                  | VPS                                   | ss               |
|------------|------------------|-------------------------|-------------|---------------------------|------------------|-----------------------|------------------|------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m programmable) | (/2 or /1 programmable) | (MHz)       | PLLDIV1<br>(/2 fixed)     | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass           | bypass                  | bypass      | 2                         | 12               | 4                     | 6                | 10                           | 2.4              | 4                                     | 6                |
| 8          | 180              | 1                       | 540         | 2                         | 270              | 4                     | 135              | 20                           | 27               | 4                                     | 135              |
| 8          | 171              | 1                       | 513         | 2                         | 256.5            | 4                     | 128.25           | 19                           | 27               | 4                                     | 128.25           |
| 8          | 162              | 1                       | 486         | 2                         | 243              | 4                     | 121.5            | 18                           | 27               | 4                                     | 121.5            |
| 8          | 153              | 1                       | 459         | 2                         | 229.5            | 4                     | 114.75           | 17                           | 27               | 4                                     | 114.75           |
| 8          | 144              | 1                       | 432         | 2                         | 216              | 4                     | 108              | 16                           | 27               | 4                                     | 108              |
| 8          | 135              | 1                       | 405         | 2                         | 202.5            | 4                     | 101.25           | 15                           | 27               | 4                                     | 101.25           |
| 8          | 126              | 1                       | 378         | 2                         | 189              | 4                     | 94.5             | 14                           | 27               | 4                                     | 94.5             |
| 8          | 117              | 1                       | 351         | 2                         | 175.5            | 4                     | 87.75            | 13                           | 27               | 4                                     | 87.75            |
| 8          | 108              | 1                       | 324         | 2                         | 162              | 4                     | 81               | 12                           | 27               | 4                                     | 81               |
| 8          | 99               | 1                       | 297         | 2                         | 148.5            | 4                     | 74.25            | 11                           | 27               | 4                                     | 74.25            |
| 8          | 180              | 2                       | 270         | 2                         | 135              | 4                     | 67.5             | 10                           | 27               | 2                                     | 135              |
| 8          | 162              | 2                       | 243         | 2                         | 121.5            | 4                     | 60.75            | 9                            | 27               | 2                                     | 121.5            |
| 8          | 144              | 2                       | 216         | 2                         | 108              | 4                     | 54               | 8                            | 27               | 2                                     | 108              |
| 8          | 126              | 2                       | 189         | 2                         | 94.5             | 4                     | 47.25            | 7                            | 27               | 2                                     | 94.5             |
| 8          | 108              | 2                       | 162         | 2                         | 81               | 4                     | 40.5             | 6                            | 27               | 2                                     | 81               |

# 3.5.4.1.2 DM355-270 PLL2 (24 MHz reference)

All supported clocking configurations for DM355-270 PLL2 with 24 MHz reference clock are shown in Table 3-11.

Table 3-11. PLL2 Supported Clocking Configurations for DM355-270 (24 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDF                   | RPHY             | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 24               | 12               |
| 8                 | 144              | 1          | 432      | 1                     | 432              | 216              |
| 8                 | 138              | 1          | 414      | 1                     | 414              | 207              |
| 8                 | 132              | 1          | 396      | 1                     | 396              | 198              |
| 8                 | 126              | 1          | 378      | 1                     | 378              | 189              |
| 8                 | 120              | 1          | 360      | 1                     | 360              | 180              |
| 8                 | 114              | 1          | 342      | 1                     | 342              | 171              |
| 8                 | 108              | 1          | 324      | 1                     | 324              | 162              |
| 8                 | 102              | 1          | 306      | 1                     | 306              | 153              |
| 8                 | 96               | 1          | 288      | 1                     | 288              | 144              |
| 12                | 133              | 1          | 266      | 1                     | 266              | 133              |



Table 3-11. PLL2 Supported Clocking Configurations for DM355-270 (24 MHz reference) (continued)

| PREDIV | PLLM | POSTDIV | PLL2 VCO | DDR | PHY | DDR Clock |
|--------|------|---------|----------|-----|-----|-----------|
| 12     | 100  | 1       | 200      | 1   | 200 | 100       |
| 15     | 100  | 1       | 160      | 1   | 160 | 80        |

# 3.5.4.1.3 DM355-27J PLL2 (24 MHz reference)

All supported clocking configurations for DM355-27J PLL2 with 24 MHz reference clock are shown in Table 3-12.

Table 3-12. PLL2 Supported Clocking Configurations for DM355-27J (24 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR                   | PHY              | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 24               | 12               |
| 8                 | 132              | 1          | 396      | 1                     | 396              | 198              |
| 8                 | 126              | 1          | 378      | 1                     | 378              | 189              |
| 8                 | 120              | 1          | 360      | 1                     | 360              | 180              |
| 8                 | 114              | 1          | 342      | 1                     | 342              | 171              |
| 8                 | 108              | 1          | 324      | 1                     | 324              | 162              |
| 8                 | 102              | 1          | 306      | 1                     | 306              | 153              |
| 8                 | 96               | 1          | 288      | 1                     | 288              | 144              |
| 12                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 12                | 100              | 1          | 200      | 1                     | 200              | 100              |
| 15                | 100              | 1          | 160      | 1                     | 160              | 80               |

## 3.5.4.2 Supported Clocking Configurations for DM355-270 (36 MHz reference)

## 3.5.4.2.1 DM355-270 PLL1 (36 MHz reference)

All supported clocking configurations for DM355-270 PLL1 with 36 MHz reference clock are shown in Table 3-13.

Table 3-13. PLL1 Supported Clocking Configurations for DM355-270 (36 MHz reference)

| PREDIV     | PLLM             | POSTDIV                 | PLL1<br>VCO | ARI<br>MPEG4 ar<br>Coprod | nd JPEG          | Peri                  | pherals          | VENC                         |                  | VPS                                   | SS               |
|------------|------------------|-------------------------|-------------|---------------------------|------------------|-----------------------|------------------|------------------------------|------------------|---------------------------------------|------------------|
| (/8 fixed) | (m programmable) | (/2 or /1<br>programmab | (MHz)       | PLLDIV1<br>(/2 fixed)     | SYSCLK1<br>(MHz) | PLLDIV2<br>(/4 fixed) | SYSCLK2<br>(MHz) | PLLDIV3<br>(/n programmable) | SYSCLK3<br>(MHz) | PLLDIV4<br>(/4 or /2<br>programmable) | SYSCLK4<br>(MHz) |
| bypass     | bypass           | bypass                  | bypass      | 2                         | 18               | 4                     | 9                | 10                           | 3.6              | 4                                     | 18               |
| 8          | 120              | 1                       | 540         | 2                         | 270              | 4                     | 135              | 20                           | 27               | 4                                     | 135              |
| 8          | 114              | 1                       | 513         | 2                         | 256.5            | 4                     | 128.25           | 19                           | 27               | 4                                     | 128.25           |
| 8          | 108              | 1                       | 486         | 2                         | 243              | 4                     | 121.5            | 18                           | 27               | 4                                     | 121.5            |
| 8          | 102              | 1                       | 459         | 2                         | 229.5            | 4                     | 114.75           | 17                           | 27               | 4                                     | 114.75           |
| 8          | 96               | 2                       | 432         | 2                         | 216              | 4                     | 108              | 16                           | 27               | 4                                     | 108              |
| 8          | 180              | 2                       | 405         | 2                         | 202.5            | 4                     | 101.25           | 15                           | 27               | 2                                     | 202.5            |
| 8          | 168              | 2                       | 378         | 2                         | 189              | 4                     | 94.5             | 14                           | 27               | 2                                     | 189              |
| 8          | 156              | 2                       | 351         | 2                         | 175.5            | 4                     | 87.75            | 13                           | 27               | 2                                     | 175.5            |
| 8          | 144              | 2                       | 324         | 2                         | 162              | 4                     | 81               | 12                           | 27               | 2                                     | 162              |
| 8          | 132              | 2                       | 297         | 2                         | 148.5            | 4                     | 74.25            | 11                           | 27               | 2                                     | 148.5            |
| 8          | 120              | 2                       | 270         | 2                         | 135              | 4                     | 67.5             | 10                           | 27               | 2                                     | 135              |
| 8          | 108              | 2                       | 243         | 2                         | 121.5            | 4                     | 60.75            | 9                            | 27               | 2                                     | 121.5            |
| 8          | 96               | 2                       | 216         | 2                         | 108              | 4                     | 54               | 8                            | 27               | 2                                     | 108              |



# 3.5.4.2.2 DM355-270 PLL2 (36 MHz reference)

All supported clocking configurations for DM355-270 PLL2 with 36 MHz reference clock are shown in Table 3-14.

Table 3-14. PLL2 Supported Clocking Configurations for DM355-270 (36 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR                   | PHY              | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 36               | 18               |
| 12                | 144              | 1          | 432      | 1                     | 432              | 216              |
| 12                | 138              | 1          | 414      | 1                     | 414              | 207              |
| 12                | 132              | 1          | 396      | 1                     | 396              | 198              |
| 12                | 126              | 1          | 378      | 1                     | 378              | 189              |
| 12                | 120              | 1          | 360      | 1                     | 360              | 180              |
| 12                | 114              | 1          | 342      | 1                     | 342              | 171              |
| 12                | 108              | 1          | 324      | 1                     | 324              | 162              |
| 12                | 102              | 1          | 306      | 1                     | 306              | 153              |
| 12                | 96               | 1          | 288      | 1                     | 288              | 144              |
| 18                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 27                | 150              | 1          | 200      | 1                     | 200              | 100              |
| 27                | 120              | 1          | 160      | 1                     | 160              | 80               |



# 3.5.4.2.3 DM355-27J PLL2 (36 MHz reference)

All supported clocking configurations for DM355-27J PLL2 with 36 MHz reference clock are shown in Table 3-15.

Table 3-15. PLL2 Supported Clocking Configurations for DM355-27J (36 MHz reference)

| PREDIV            | PLLM             | POSTDIV    | PLL2 VCO | DDR                   | PHY              | DDR Clock        |
|-------------------|------------------|------------|----------|-----------------------|------------------|------------------|
| (/n programmable) | (m programmable) | (/1 fixed) | (MHz)    | PLLDIV1<br>(/1 fixed) | SYSCLK1<br>(MHz) | DDR_CLK<br>(MHz) |
| bypass            | bypass           | bypass     | bypass   | 1                     | 36               | 18               |
| 12                | 132              | 1          | 396      | 1                     | 396              | 198              |
| 12                | 126              | 1          | 378      | 1                     | 378              | 189              |
| 12                | 120              | 1          | 360      | 1                     | 360              | 180              |
| 12                | 114              | 1          | 342      | 1                     | 342              | 171              |
| 12                | 108              | 1          | 324      | 1                     | 324              | 162              |
| 12                | 102              | 1          | 306      | 1                     | 306              | 153              |
| 12                | 96               | 1          | 288      | 1                     | 288              | 144              |
| 18                | 133              | 1          | 266      | 1                     | 266              | 133              |
| 27                | 150              | 1          | 200      | 1                     | 200              | 100              |
| 27                | 120              | 1          | 160      | 1                     | 160              | 80               |



# 3.5.5 Peripheral Clocking Considerations

## 3.5.5.1 Video Processing Back End Clocking

The Video Processing Back End (VPBE) is a sub-module of the Video Processing Subsystem (VPSS).

The VPBE is designed to interface with a variety of LCDs and an internal DAC module. There are two asynchronous clock domains in the VPBE: an internal clock domain and an external clock domain. The internal clock domain is driven by the VPSS clock (PLL1 SYSCLK4). The external clock domain is configurable; you can select one of five source:

- 24 MHz crystal input at MXI1
- 27 MHz crystal input at MXI2 (optional feature, not typically used)
- PLL1 SYSCLK3
- EXTCLK pin (external VPBE clock input pin)
- PCLK pin (VPFE pixel clock input pin)

See the TMS320DM35x Digital Media System-on-Chip Video Processing Back End (VPBE) Reference Guide (literature number SPRUF72) for complete information on VPBE clocking.

## 3.5.5.2 USB Clocking





The USB PHY takes an input clock that is configurable by the USB PHY clock source bits (PHYCLKSRC) in the USB PHY control register (USB\_PHY\_CTL) in the System Control Module. When a 24 MHz crystal is used at MXI1/MXO1, set PHYCLKSRC to 0. This will present a 24 MHz clock to the USB PHY. When a 36 MHz crystal is used at MXI1/MXO1, set PHYCLKSRC to 1. This will present a 12 MHz clock (36 MHz divided internally by three) to the USB PHY. The USB PHY is capable of accepting only 24 MHz and 12 MHz; thus you must use either a 24 MHz or 36 MHz crystal at MXI1/MXO1. See the *TMS320DM355 DMSoC Universal Serial Bus (USB) Controller User's Guide* (literature number SPRUED2) for more information. See the *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number SPRUFB3) for more information on the System Control Module.



# 3.6 PLL Controller (PLLC)

This section describes the PLL Controllers for PLL1 and PLL2. See the *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number <u>SPRUFB3</u>) for more information on the PLL controllers.

## 3.6.1 PLL Controller Module

The DM355 has two PLL controllers that provide clocks to different components of the chip. PLL controller 1 (PLLC1) provides clocks to most of the components of the chip. PLL controller 2 (PLLC2) provides clocks to the DDR PHY.

As a module, the PLL controller provides the following:

- Glitch-free transitions (on changing PLL settings)
- Domain clocks alignment
- Clock gating
- PLL bypass
- PLL power down

The various clock outputs given by the PLL controller are as follows:

- Domain clocks: SYSCLKn
- Bypass domain clock: SYSCLKBP
- Auxiliary clock from reference clock: AUXCLK

Various dividers that can be used are as follows:

- Pre-PLL divider: PREDIV
- Post-PLL divider: POSTDIV
- SYSCLK divider: PLLDIV1, ..., PLLDIVn
- SYSCLKBP divider: BPDIV

Multipliers supported are as follows:

• PLL multiplier control: PLLM



## 3.6.2 PLLC1

PLLC1 provides most of the DM355 clocks. Software controls PLLC1 operation through the PLLC1 registers. The following list, Table 3-16, and Figure 3-3 describe the customizations of PLLC1 in the DM355.

- · Provides primary DM355 system clock
- Software configurable
- Accepts clock input or internal oscillator input
- PLL pre-divider value is fixed to (/8)
- · PLL multiplier value is programmable
- PLL post-divider
- · Only SYSCLK[4:1] are used
- SYSCLK1 divider value is fixed to (/2)
- SYSCLK2 divider value is fixed to (/4)
- SYSCLK3 divider value is programmable
- SYSCLK4 divider value is programmable to (/4) or (/2)
- SYSCLKBP divider value is fixed to (/3)
- SYSCLK1 is routed to the ARM Subsystem
- · SYSCLK2 is routed to peripherals
- SYSCLK3 is routed to the VPBE module
- SYSCLK4 is routed to the VPSS module
- AUXCLK is routed to peripherals with fixed clock domain and also to the output pin CLKOUT1
- SYSCLKBP is routed to the output pin CLKOUT2

## **Table 3-16. PLLC1 Output Clocks**

| Output Clock | lock Used By                               |          | Notes                                              |  |
|--------------|--------------------------------------------|----------|----------------------------------------------------|--|
| SYSCLK1      | ARM Subsystem / MPEG4 and JPEG Coprocessor | /2       | Fixed divider                                      |  |
| SYSCLK2      | Peripherals                                | /4       | Fixed divider                                      |  |
| SYSCLK3      | VPBE (VENC module)                         | /n       | Programmable divider (used to get 27 MHz for VENC) |  |
| SYSCLK4      | VPSS                                       | /4 or /2 | Programmable divider                               |  |
| AUXCLK       | Peripherals, CLKOUT1                       | none     | No divider                                         |  |
| SYSCLKBP     | CLKOUT2                                    | /3       | Fixed divider                                      |  |





Figure 3-3. PLLC1 Configuration in DM355



## 3.6.3 PLLC2

PLLC2 provides the DDR PHY clock and CLKOUT3. Software controls PLLC2 operation through the PLLC2 registers. The following list, Table 3-17, and Figure 3-4 describe the customizations of PLLC2 in the DM355.

- Provides DDR PHY clock and CLKOUT3
- Software configurable
- Accepts clock input or internal oscillator input (same input as PLLC1)
- PLL pre-divider value is programmable
- PLL multiplier value is programmable
- PLL post-divider value is fixed to (/1)
- Only SYSCLK[1] is used
- SYSCLK1 divider value is fixed to (/1)
- SYSCLKBP divider value is fixed to (/8)
- SYSCLK1 is routed to the DDR PHY
- SYSCLKBP is routed to the output pin CLKOUT3
- · AUXCLK is not used.

Table 3-17. PLLC2 Output Clocks

| Output Clock | Used by | PLLDIV Divider | Notes         |
|--------------|---------|----------------|---------------|
| SYSCLK1      | DDR PHY | /1             | Fixed divider |
| SYSCLKBP     | CLKOUT3 | /8             | Fixed divider |



Figure 3-4. PLLC2 Configuration in DM355



# 3.7 Power and Sleep Controller (PSC)

In the DM355 system, the Power and Sleep Controller (PSC) is responsible for managing transitions of system power on/off, clock on/off, and reset. A block diagram of the PSC is shown in Figure 3-5. Many of the operations of the PSC are transparent to software, such as power-on-reset operations. However, the PSC provides you with an interface to control several important clock and reset operations.

The PSC includes the following features:

- Manages chip power-on/off, clock on/off, and resets
- Provides a software interface to:
  - Control module clock ON/OFF
  - Control module resets
- · Supports IcePick emulation features: power, clock, and reset

For more information on the PSC, see the *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number SPRUFB3).



Figure 3-5. DM355 Power and Sleep Controller (PSC)

## 3.8 System Control Module

The DM355's system control module is a system-level module containing status and top-level control logic required by the device. The system control module consists of a miscellaneous set of status and control registers, accessible by the ARM and supporting all of the following system features and operations:

- Device identification
- Device configuration
  - Pin multiplexing control
  - Device boot configuration status
- · ARM interrupt and EDMA event multiplexing control
- Special peripheral status and control
  - Timer64+
  - USB PHY control
  - VPSS clock and video DAC control and status
  - DDR VTP control
  - Clockout circuitry
  - GIO de-bounce control

www.ti.com

- Power management
  - Deep sleep mode
- · Bandwidth Management
  - Bus master DMA priority control

For more information on the System Control Module refer to *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number SPRUFB3).

## 3.9 Pin Multiplexing

The DM355 makes extensive use of pin multiplexing to accommodate the large number of peripheral functions in the smallest possible package. In order to accomplish this, pin multiplexing is controlled using a combination of hardware configuration (at device reset) and software control. No attempt is made by the DM355 hardware to ensure that the proper pin muxing has been selected for the peripherals or interface mode being used, thus proper pin muxing configuration is the responsibility of the board and software designers. An overview of the pin multiplexing is shown in Table 3-18.

Table 3-18. Peripheral Pin Mux Overview

| Peripheral       | Muxed With         | Primary Function | Secondary Function | Tertiary Function |
|------------------|--------------------|------------------|--------------------|-------------------|
| VPFE (video in)  | GPIO and SPI2      | VPFE (video in)  | SPI2               | GPIO              |
| VPBE (video out) | GPIO, PWM, and RTO | VPBE (video out) | PWM and RTO        | GPIO              |
| AEMIF            | GPIO               | AEMIF            | GPIO               | none              |
| ASP0             | GPIO               | ASP0             | GPIO               | none              |
| MMC/SD1          | GPIO and UART2     | MMC/SD1          | GPIO               | UART2             |
| CLKOUT           | GPIO               | CLKOUT           | GPIO               | none              |
| I2C              | GPIO               | I2C              | GPIO               | none              |
| UART1            | GPIO               | UART1            | GPIO               | none              |
| SPI1             | GPIO               | SPI1             | GPIO               | none              |
| SPI0             | GPIO               | SPI0             | GPIO               | none              |

## 3.9.1 Hardware Controlled Pin Multiplexing

Use the Asynchronous EMIF configuration pins (AECFG[3:0]) for hardware pin mux control. AECFG[3:0] control the partitioning of the AEMIF addresses and GPIOs at reset, which allows you to properly configure the number of AEMIF address pins required by the boot device while unused addresses pins are available as GPIOs. These settings may be changed by software after reset by programming the PinMux2 register The PinMux2 register is in the System Control Module. As shown in Table 3-19, the number of address bits enabled on the AEMIF is selectable from 0 to 16. Pins that are not assigned to another peripheral and not enabled as address signals become GPIOs (except EM\_A[2:1]). The enabled address signals are always contiguous from EM BA[1] upwards; bits cannot be skipped. The exception to this are EM\_A[2:1]. These signals (can be used to) represent the ALE and CLE signals for the NAND Flash mode of the AEMIF and are always enabled. Note that EM\_A[0] does not represent the lowest AEMIF address bit. DM355 supports only 16-bit and 8-bit data widths for the AEMIF. In 16-bit mode, EM\_BA[1] represents the LS address bit (the half-word address) and EM\_BA[0] represents the MS address bit (A[14]). In 8-bit mode, EM BA[1:0] represent the 2 LS address bits. Note that additional selections are available by programming the PinMux2 register in software after boot. Note that AECFG selection of '0010' selects OneNAND interface. The AEMIF needs to operate in the half-rate mode (full rate = 0) to meet frequency requirements. Software should not change the PINMUX2 register setting to affect the AEMIF rate operation. A soft reset of the AEMIF should be performed any time a rate change is made.



# Table 3-19. AECFG (Async EMIF Configuration) Pin Mux Coding

| 1101(NAND) | 1100     | 1010     | 1000 (8-bit SRAM) | 0010 (16-bit SRAM,<br>OneNAND) | 0000     |
|------------|----------|----------|-------------------|--------------------------------|----------|
| GPIO[54]   | GPIO[54] | EM_A[14] | EM_BA[0]          | EM_A[14]                       | EM_BA[0] |
| GPIO[55]   | EM_BA[1] | EM_BA[1] | EM_BA[1]          | EM_BA[1]                       | EM_BA[1] |
| GPIO[56]   | EM_A[0]  | EM_A[0]  | EM_A[0]           | EM_A[0]                        | EM_A[0]  |
| EM_A[1]    | EM_A[1]  | EM_A[1]  | EM_A[1]           | EM_A[1]                        | EM_A[1]  |
| EM_A[2]    | EM_A[2]  | EM_A[2]  | EM_A[2]           | EM_A[2]                        | EM_A[2]  |
| GPIO[57]   | EM_A[3]  | EM_A[3]  | EM_A[3]           | EM_A[3]                        | EM_A[3]  |
| GPIO[58]   | EM_A[4]  | EM_A[4]  | EM_A[4]           | EM_A[4]                        | EM_A[4]  |
| GPIO[59]   | EM_A[5]  | EM_A[5]  | EM_A[5]           | EM_A[5]                        | EM_A[5]  |
| GPIO[60]   | EM_A[6]  | EM_A[6]  | EM_A[6]           | EM_A[6]                        | EM_A[6]  |
| GPIO[61]   | EM_A[7]  | EM_A[7]  | EM_A[7]           | EM_A[7]                        | EM_A[7]  |
| GPIO[62]   | EM_A[8]  | EM_A[8]  | EM_A[8]           | EM_A[8]                        | EM_A[8]  |
| GPIO[63]   | EM_A[9]  | EM_A[9]  | EM_A[9]           | EM_A[9]                        | EM_A[9]  |
| GPIO[64]   | EM_A[10] | EM_A[10] | EM_A[10]          | EM_A[10]                       | EM_A[10] |
| GPIO[65]   | EM_A[11] | EM_A[11] | EM_A[11]          | EM_A[11]                       | EM_A[11] |
| GPIO[66]   | EM_A[12] | EM_A[12] | EM_A[12]          | EM_A[12]                       | EM_A[12] |
| GPIO[67]   | EM_A[13] | EM_A[13] | EM_A[13]          | EM_A[13]                       | EM_A[13] |
| GPIO[46]   | GPIO[46] | GPIO[46] | GPIO[46]          | EM_D[8]                        | EM_D[8]  |
| GPIO[47]   | GPIO[47] | GPIO[47] | GPIO[47]          | EM_D[9]                        | EM_D[9]  |
| GPIO[48]   | GPIO[48] | GPIO[48] | GPIO[48]          | EM_D[10]                       | EM_D[10] |
| GPIO[49]   | GPIO[49] | GPIO[49] | GPIO[49]          | EM_D[11]                       | EM_D[11] |
| GPIO[50]   | GPIO[50] | GPIO[50] | GPIO[50]          | EM_D[12]                       | EM_D[12] |
| GPIO[51]   | GPIO[51] | GPIO[51] | GPIO[51]          | EM_D[13]                       | EM_D[13] |
| GPIO[52]   | GPIO[52] | GPIO[52] | GPIO[52]          | EM_D[14]                       | EM_D[14] |
| GPIO[53]   | GPIO[53] | GPIO[53] | GPIO[53]          | EM_D[15]                       | EM_D[15] |

# 3.9.2 Software Controlled Pin Multiplexing

All pin multiplexing options are configurable by software via pin mux registers that reside in the System Control Module. The PinMux0 Register controls the Video In muxing, PinMux1 register controls Video Out signals, PinMux2 register controls AEMIF signals, PinMux3 registers control the multiplexing of the GIO signals, the PinMux4 register controls the SPI and MMC/SD0 signals. Refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature numberSPRUFB3) for complete descriptions of the pin mux registers.

## 3.10 Device Reset

There are five types of reset in DM355. The types of reset differ by how they are initiated and/or by their effect on the chip. Each type is briefly described in Table 3-20 and further described in TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3).

Table 3-20. Reset Types

| Туре                 | Initiator                                                                                        | Effect                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| POR (Power-On-Reset) | RESET pin low and TRST low                                                                       | Total reset of the chip (cold reset). Resets all modules including memory and emulation. |
| Warm Reset           | $\overline{\text{RESET}}$ pin low and $\overline{\text{TRST}}$ high (initiated by ARM emulator). | Resets all modules including memory, except ARM emulation.                               |
| Max Reset            | ARM emulator or Watchdog Timer (WDT).                                                            | Same effect as warm reset.                                                               |



## Table 3-20. Reset Types (continued)

| Туре         | Initiator    | Effect                                                                                                                                                     |
|--------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System Reset | ARM emulator | Resets all modules except memory and ARM emulation. It is a soft reset that maintains memory contents and does not affect or reset clocks or power states. |
| Module Reset | ARM software | Resets a specific module. Allows the ARM to independently reset any module. Module reset is intended as a debug tool not as a tool to use in production.   |

# 3.11 Default Device Configurations

After POR, warm reset, and max reset, the chip is in its default configuration. This section highlights the default configurations associated with PLLs, clocks, ARM boot mode, and AEMIF.

## **NOTE**

Default configuration is the configuration immediately after POR, warm reset, and max reset and just before the boot process begins. The boot ROM updates the configuration. See Section 3.12 for more information on the boot process.

# 3.11.1 Device Configuration Pins

The device configuration pins are described in Table 3-21. The device configuration pins are latched at reset and allow you to configure all of the following options at reset:

- ARM Boot Mode
- · Asynchronous EMIF pin configuration

These pins are described further in the following sections.

## NOTE

The device configuration pins are multiplexed with AEMIF pins. After the device configuration pins are sampled at reset, they automatically change to function as AEMIF pins. Pin multiplexing is described in Section 3.8.

**Table 3-21. Device Configuration** 

| Device<br>Configuration Input | Function                                                                                                                                                                    | Sampled<br>Pin | Default Setting (by internal pull-up/ pull-down) | Device Configuration Affected                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BTSEL[1:0]                    | Selects ARM boot mode<br>00 = Boot from ROM (NAND<br>with SPI EEPROM boot<br>option)<br>01 = Boot from AEMIF<br>10 = Boot from ROM<br>(MMC/SD)<br>11 = Boot from ROM (UART) | EM_A[13:12]    | 00<br>(NAND)                                     | If any ROM boot mode is selected, GIO61 is used to indicated boot status.  If NAND boot is selected, CE0 is used for NAND and SPI0 is used for SPI boot option. Use AECFG[3:0] to configure AEMIF pins for NAND.  If AEMIF boot is selected, CE0 is used for AEMIF device (OneNAND, ROM). Use AECFG[3:0] to configure AEMIF pins for NAND.  If MMC/SD boot is selected, MMC/SD0 is used. |
| AECFG[3:0]                    | Selects AEMIF pin configuration                                                                                                                                             | EM_A[11:8]     | 1101<br>(NAND)                                   | Selects the AEMIF pin configuration. Refer to pin-muxing information in Section 3.9.1. Note that AECFG[3:0] affects both AEMIF (BTSEL[1:0]=01) and NAND (BTSEL[1:0]=00) boot modes.                                                                                                                                                                                                      |



# 3.11.2 PLL Configuration

After POR, warm reset, and max reset, the PLLs and clocks are set to their default configurations. The PLLs are in bypass mode and disabled by default. This means that the input reference clock at MXI1 (typically 24 MHz) drives the chip after reset. For more information on device clocking, see Section 3.5 and Section 3.6. The default state of the PLLs is reflected in the default state of the register bits in the PLLC registers. Refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3) for PLLC register descriptions.

# 3.11.3 Power Domain and Module State Configuration

Only a subset of modules are enabled after reset by default. Table 3-22 shows which modules are enabled after reset. Table 3-22 as shows that the following modules are enabled depending on the sampled state of the device configuration pins: EDMA (CC, TC0 and TC1), AEMIF, MMC/SD0, UART0, and Timer0. For example, UART0 is enabled after reset when the device configuration pins (BTSEL[1:0] = 11 - Enable UART) select UART boot mode. For more information on module configuration refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3).



# **Table 3-22. Module Configuration**

|        | Default States |                  |                     |                                       |  |
|--------|----------------|------------------|---------------------|---------------------------------------|--|
| Module | Module Name    | Power Domain     | Power Domain State  | Module State                          |  |
| Number | module Hume    | 1 Ower Boniam    | 1 ower bomain otate | module state                          |  |
| 0      | VPSS Master    | AlwaysOn         | ON                  | SyncRst                               |  |
| 1      | VPSS Slave     | AlwaysOn         | ON                  | SyncRst                               |  |
| 2      | EDMA (CC)      | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - Enable (NAND, SPI)  |  |
|        |                |                  |                     | BTSEL[1:0] = 01 - Enable (OneNAND)    |  |
| 3      | EDMA (TC0)     | AlwaysOn         | ON                  | BTSEL[1:0] = 10 - SyncRst (MMC/SD)    |  |
| 4      | EDMA (TC1)     | AlwaysOn         | ON                  | BTSEL[1:0] = 11 - Enable (UART)       |  |
| 5      | Timer3         | AlwaysOn         | ON                  | SyncRst                               |  |
| 6      | SPI1           | AlwaysOn         | ON                  | SyncRst                               |  |
| 7      | MMC/SD1        | AlwaysOn         | ON                  | SyncRst                               |  |
| 8      | ASP1           | AlwaysOn         | ON                  | SyncRst                               |  |
| 9      | USB            | AlwaysOn         | ON                  | SyncRst                               |  |
| 10     | PWM3           | AlwaysOn         | ON                  | SyncRst                               |  |
| 11     | SPI2           | AlwaysOn         | ON                  | SyncRst                               |  |
| 12     | RTO            | AlwaysOn         | ON                  | SyncRst                               |  |
| 13     | DDR EMIF       | AlwaysOn         | ON                  | SyncRst                               |  |
| 14     | AEMIF          | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - Enable (NAND, SPI)  |  |
|        |                |                  |                     | BTSEL[1:0] = 01 - Enable (OneNAND)    |  |
|        |                |                  |                     | BTSEL[1:0] = 10 - SyncRst (MMC/SD)    |  |
|        |                |                  |                     | BTSEL[1:0] = 11 - Enable (UART)       |  |
| 15     | MMC/SD0        | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - SyncRst (NAND, SPI) |  |
|        |                |                  |                     | BTSEL[1:0] = 01 - SyncRst (OneNAND)   |  |
|        |                |                  |                     | BTSEL[1:0] = 10 - Enable (MMC/SD)     |  |
|        |                |                  |                     | BTSEL[1:0] = 11 - SyncRst (UART)      |  |
| 16     | Reserved       | Reserved         | Reserved            | Reserved                              |  |
| 17     | ASP            | AlwaysOn         | ON                  | SyncRst                               |  |
| 18     | I2C            | AlwaysOn         | ON                  | SyncRst                               |  |
| 19     | UART0          | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - SyncRst (NAND, SPI) |  |
|        |                |                  |                     | BTSEL[1:0] = 01 - SyncRst (OneNAND)   |  |
|        |                |                  |                     | BTSEL[1:0] = 10 - SyncRst (MMC/SD)    |  |
|        |                |                  |                     | BTSEL[1:0] = 11 - Enable (UART)       |  |
| 20     | UART1          | AlwaysOn         | ON                  | SyncRst                               |  |
| 21     | UART2          | AlwaysOn         | ON                  | SyncRst                               |  |
| 22     | SPI0           | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - Enable (NAND, SPI)  |  |
|        |                |                  |                     | BTSEL[1:0] = 01 - SyncRst (OneNAND)   |  |
|        |                |                  |                     | BTSEL[1:0] = 10 - Enable (MMC/SD)     |  |
|        |                |                  |                     | BTSEL[1:0] = 11 - Enable (UART)       |  |
| 23     | PWM0           | AlwaysOn         | ON                  | SyncRst                               |  |
| 24     | PWM1           | AlwaysOn         | ON                  | SyncRst                               |  |
| 25     | PWM2           | AlwaysOn         | ON                  | SyncRst                               |  |
| 26     | GPIO           | AlwaysOn         | ON                  | SyncRst                               |  |
| 27     | TIMER0         | AlwaysOn         | ON                  | BTSEL[1:0] = 00 - Enable (NAND, SPI)  |  |
|        |                | .,               | -                   | BTSEL[1:0] = 01 - Enable (OneNAND)    |  |
|        |                |                  |                     | BTSEL[1:0] = 10 - Enable (MMC/SD)     |  |
|        |                |                  |                     | BTSEL[1:0] = 11 - Enable (UART)       |  |
| 28     | TIMER1         | AlwaysOn         | ON                  | SyncRst                               |  |
| 20     | THVILIT        | 7 (1 Way 3 O 1 1 | O1 <b>1</b>         | Cyricitat                             |  |



## Table 3-22. Module Configuration (continued)

|    |               |           |          | Default States |
|----|---------------|-----------|----------|----------------|
| 29 | TIMER2        | AlwaysOn  | ON       | Enable         |
| 30 | System Module | AlwaysOn  | ON       | Enable         |
| 31 | ARM           | AlwaysOn  | ON       | Enable         |
| 32 | BUS           | AlwaysOn  | ON       | Enable         |
| 33 | BUS           | AlwaysOn  | ON       | Enable         |
| 34 | BUS           | AlwaysOn  | ON       | Enable         |
| 35 | BUS           | AlwaysOn  | ON       | Enable         |
| 36 | BUS           | AlwaysOn  | ON       | Enable         |
| 37 | BUS           | AlwaysOn  | ON       | Enable         |
| 38 | BUS           | AlwaysOn  | ON       | Enable         |
| 39 | Reserved      | Reserved  | Reserved | Reserved       |
| 40 | VPSS DAC      | Always On | ON       | SyncRst        |

# 3.11.4 ARM Boot Mode Configuration

The input pins BTSEL[1:0] determine whether the ARM will boot from its ROM or from the Asynchronous EMIF (AEMIF). When ROM boot is selected (BTSEL[1:0] = 00, 10, or 11), a jump to the start of internal ROM (address 0x0000: 8000) is forced into the first fetched instruction word. The embedded ROM boot loader code (RBL) then performs certain configuration steps, reads the BOOTCFG register to determine the desired boot method, and branches to the appropriate boot routine (i.e., a NAND/SPI, MMC/SD, or UART loader routine).

If AEMIF boot is selected (BTSEL[1:0] = 01), a jump to the start of AEMIF (address 0x0200: 0000) is forced into the first fetched instruction word. The ARM then continues executing from external asynchronous memory using the default AEMIF timings until modified by software.

## **NOTE**

For AEMIF boot, the OneNAND must be connected to the first AEMIF chip select space (EM\_CE0). Also, the AEMIF does not support direct execution from NAND Flash.

Boot modes are further described in Section 3.12.

## 3.11.5 AEMIF Configuration

## 3.11.5.1 AEMIF Pin Configuration

The input pins AECFG[3:0] determine the AEMIF configuration immediately after reset. Use AECFG[3:0] to properly configure the pins of the AEMIF. Refer to the section on pin multiplexing in Section 3.9.

Also, see the Asynchronous External Memory Interface (AEMIF) Peripheral Reference Guide (literature number SPRUED1) for more information on the AEMIF.

## 3.11.5.2 AEMIF Timing Configuration

When AEMIF is enabled, the wait state registers are reset to the slowest possible configuration, which is 88 cycles per access (16 cycles of setup, 64 cycles of strobe, and 8 cycles of hold). Thus, with a 24 MHz clock at MXI1, the AEMIF is configured to run at 6 MHz/88 which equals approximately 68 kHz by default. See the *Asynchronous External Memory Interface (AEMIF) Peripheral Reference Guide* (literature number SPRUED1) for more information on the AEMIF.



## 3.12 Device Boot Modes

The DM355 ARM can boot from either Async EMIF (AEMIF/OneNand) or from ARM ROM, as determined by the setting of the device configuration pins BTSEL[1:0]. The BTSEL[1:0] pins can define the ROM boot mode further as well.

The boot selection pins (BTSEL[1:0]) determine the ARM boot process. After reset (POR, warm reset, or max reset), ARM program execution begins in ARM ROM at 0x0000: 8000, except when BTSEL[1:0] = 01, indicating AEMIF (AEMIF/OneNand) boot. See Section 3.11.1 for information on the boot selection pins.

## 3.12.1 Boot Modes Overview

DM355's ARM ROM boot loader (RBL) executes when the BTSEL[1:0] pins indicate a condition other than the normal ARM EMIF boot.

- If BTSEL[1:0] = 01 Asynchronous EMIF (AEMIF) boot. This mode is handled by hardware control and
  does not involve the ROM. In the case of OneNAND, the user is responsible for putting any necessary
  boot code in the OneNAND's boot page. This code shall configure the AEMIF module for the
  OneNAND device. After the AEMIF module is configured, booting will continue immediately after the
  OneNAND's boot page with the AEMIF module managing pages thereafter.
- The RBL supports 3 distinct boot modes:
  - BTSEL[1:0] = 00 ARM NAND/SPI Boot
  - BTSEL[1:0] = 10 ARM MMC/SD Boot
  - BTSEL[1:0] = 11 ARM UART Boot
- In NAND mode if SPI boot fails, then NAND mode is tried. If NAND boot fails, then MMC/SD mode is tried.
- If MMC/SD boot fails, then MMC/SD boot is tried again.
- If UART boot fails, then UART boot is tried again.
- RBL uses GIO61 to indicate boot status (can use to blink LED):
  - After reset, GIO61 is initially driven low (e.g LED off)
  - If NAND boot fails, then GIO61 shall toggle at 4Hz while MMC/SD boot is tried.
  - If MMC/SD boot fails, then GIO61 shall toggle at 4Hz while MMC/SD boot is retried.
  - If UART boot fails, then GIO61 shall toggle at 2Hz while UART boot is retried.
  - When boot is successful, just before program control is given to UBL, GIO61 is driven high (e.g. LED on)
  - DM355 Timer0 shall be used to accurately toggle GIO61 at 4Hz and 2Hz
- ARM ROM Boot SPI boot in NAND Mode
  - No support for a full firmware boot. Instead, copies a second stage User Boot Loader (UBL) from SPI to ARM Internal RAM (AIM) and transfers control to the user software.
  - Support for 16 and 24 bit SPI EEPROMs
  - Support for up to 30KB UBL (32KB ~2KB for RBL stack)
  - RBL will copy UBL to ARM Internal RAM (AIM) via SPI interface from a SPI peripheral like SPI EEPROM. RBL will then transfer control to the UBL.
- ARM ROM Boot NAND Mode (See Section 3.12.2 for a full explanation of the differences between Standard Mode and Compatibility Mode.):
  - No support for a full firmware boot. Instead, copies a second stage User Boot Loader (UBL) from NAND flash to ARM internal RAM (AIM) and transfers control to the user-defined UBL.
  - Support for NAND with page sizes up to 8192 bytes in Standard Mode and 2048 bytes in Compatibility Mode
    - **Note**: At the time of documentation for this device, 8192-byte devices were not available for testing. The code does contain support for these devices; however, it has not yet been tested.
  - Support for magic number error detection and retry (up to 24 times) when loading UBL
  - Support for up to 30KB UBL (32KB IRAM ~2KB for RBL stack)



- Optional, user-selectable, support for use of DMA and I-cache during RBL execution (i.e., while loading UBL)
- Supports booting from 8-bit NAND devices (16-bit NAND devices are not supported)
- Uses/Requires 4-bit HW ECC (NAND devices with ECC requirements ≤ 4 bits per 512 bytes are supported)
- Supports NAND flash that requires chip select to stay low during the tR read time

#### Notes:

- See Section 3.12.2 for a full explanation of the differences between Standard Mode and Compatibility Mode.
- The GIO000 pin *must* be held high during NAND boot for the boot process to fuction properly.
- ARM ROM Boot MMC/SD Mode
  - No support for a full firmware boot. Instead, copies a second stage User Boot Loader (UBL) from MMC/SD to ARM Internal RAM (AIM) and transfers control to the user software.
  - Support for MMC/SD Native protocol (MMC/SD SPI protocol is not supported)
  - Support for descriptor error detection and retry (up to 24 times) when loading UBL
  - Support for up to 30KB UBL (32KB ~2KB for RBL stack)
- ARM ROM Boot UART mode
  - No support for a full firmware boot. Instead, loads a second stage User Boot Loader (UBL) via UART to ARM internal RAM (AIM) and transfers control to the user software.
  - Support for up to 30KB UBL (32KB ~2KB for RBL stack)

The general boot sequence is shown in Figure 3-6. For more information, refer to *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number SPRUFB3).





Figure 3-6. Boot Mode Functional Block Diagram

## 3.12.2 RBL NAND Boot Process

The RBL NAND boot process is described as follows:

- Upon NAND boot, if a SPI EEPROM is present, RBL reads first 32 bytes and look for magic pattern at offset 0x8. This magic number indicates if this is a SPI boot or beginning of NAND parameters.
- If SPI boot, then NAND boot is bypassed.
- Otherwise NAND boot is continued. If NAND parameters are found in the SPI EEPROM (as indicated by magic number), these parameters are used.
- Else the following steps are used to determine NAND parameters:
  - If the device is ONFI, read the parameters page. Else command is sent to the NAND device requesting four bytes (called the NAND READ\_ID) which contain the manufacturer, device and 4th



ID.

- The RBL contains an internal table with a list of known NAND devices. Table 3-23 shows the devices contained in the tables.
- If the device ID is not found in the table, then the RBL use the fourth byte of the NAND to decode this to obtain the necessary parameters.
- Once a device ID is identified, the first 24 blocks of the NAND are read sequentially starting with page 0 with an offset of 512 bytes. The purpose of the read is to locate a magic number which will identify the revision of the silicon. Table 3-24 contains magic numbers and their functions.
- If a Compatibility mode magic number is read, then the device enters compatibility mode. In compatibility mode, NAND layout is identical to that used in previous revisions of the silicon as shown in Table 3-25. Only 512-byte small blocks and 2048-byte big blocks are supported.
- If a Standard mode magic number is read, the NAND layout is as shown in Table 3-26: 512-bytes small block and 2048- and 4096- big block devices are supported. 8192-block devices are also supported. Note: At the time of production of this document revision, only 4096-block devices were available for testing.
- Once a magic number is identified, the User Boot Loader (UBL) is loaded from the NAND, stored to internal RAM, and executed.

Table 3-23. NAND Devices in NAND Device ID Table

| DEVICE ID           | PAGES PER BLOCK | BYTES PER PAGE | BLOCK SHIFT VALUE<br>FOR ADDRESS | NUMBER OF ADDRESS<br>CYCLES |
|---------------------|-----------------|----------------|----------------------------------|-----------------------------|
| 0xE3                | 16              | 512+16         | 12                               | 3                           |
| 0xE5                | 16              | 512+16         | 12                               | 3                           |
| 0xE6                | 16              | 512+16         | 12                               | 3                           |
| 0x39 <sup>(1)</sup> | 16              | 512+16         | 13                               | 3                           |
| 0x6B                | 16              | 512+16         | 13                               | 3                           |
| 0x73                | 32              | 512+16         | 13                               | 3                           |
| 0x33                | 32              | 512+16         | 13                               | 3                           |
| 0x75                | 32              | 512+16         | 13                               | 3                           |
| 0x35                | 32              | 512+16         | 13                               | 3                           |
| 0x43                | 32              | 512+16         | 13                               | 4                           |
| 0x45                | 32              | 512+16         | 13                               | 4                           |
| 0x53                | 32              | 512+16         | 13                               | 4                           |
| 0x55                | 32              | 512+16         | 13                               | 4                           |
| 0x76                | 32              | 512+16         | 13                               | 4                           |
| 0x36                | 32              | 512+16         | 13                               | 4                           |
| 0x79                | 32              | 512+16         | 13                               | 4                           |
| 0x71                | 32              | 512+16         | 13                               | 4                           |
| 0x46                | 32              | 512+16         | 13                               | 4                           |
| 0x56                | 32              | 512+16         | 13                               | 4                           |
| 0x74                | 32              | 512+16         | 13                               | 4                           |
| 0xF1                | 64              | 2048+64        | 22                               | 4                           |
| 0xA1                | 64              | 2048+64        | 22                               | 4                           |
| 0xAA                | 64              | 2048+64        | 22                               | 5                           |
| 0xDA                | 64              | 2048+64        | 22                               | 5                           |
| 0xAC                | 64              | 2048+64        | 22                               | 5                           |
| 0xDC                | 64              | 2048+64        | 22                               | 5                           |
| 0xB1                | 64              | 2048+64        | 22                               | 5                           |
| 0xC1                | 64              | 2048+64        | 22                               | 5                           |

<sup>(1)</sup> Present only on silicon revision 1.1.



## Table 3-24. UBL Signature and Special Modes for NAND Boot Mode

| MODE                  | VALUE <sup>(1)</sup> | DESCRIPTION                         |
|-----------------------|----------------------|-------------------------------------|
| UBL_MAGIC_SAFE        | 0xA1AC ED00          | Safe boot mode                      |
| UBL_MAGIC_DMA         | 0xA1AC ED11          | DMA boot mode                       |
| UBL_MAGIC_IC          | 0xA1AC ED22          | I Cache boot mode                   |
| UBL_MAGIC_FAST        | 0xA1AC ED33          | Fast EMIF boot mode                 |
| UBL_MAGIC_DMA_IC      | 0xA1AC ED44          | DMA + I Cache boot mode             |
| UBL_MAGIC_DMA_IC_FAST | 0xA1AC ED55          | DMA + I Cache + Fast EMIF boot mode |
| UBL_MAGIC_SPI_PARAMS  | 0xA1AC EDAA          | NAND parameters from SPI EEPROM     |

<sup>(1)</sup> The values listed only apply when operating in compatibility mode. These values follow the form 0xA1BCEDxx when operating in standard mode.

**Example**: UBL\_MAGIC\_SAFE VALUE = 0xA1ACED00; Safe boot mode will configure the device to run in safe boot mode and in compatibility mode. However, when using standard mode, the value should be 0xA1BCD00.

# Table 3-25. NAND Layout (Compatibility Mode)

| 512 Byte Page Size | 2048 Byte Page Size |
|--------------------|---------------------|
| 512 bytes Data     | 512 bytes Data      |
| 16 bytes ECC Data  | 16 bytes ECC Data   |
|                    | 512 bytes Data      |
|                    | 16 bytes ECC Data   |
|                    | 512 bytes Data      |
|                    | 16 bytes ECC Data   |
|                    | 512 bytes Data      |
|                    | 16 bytes ECC Data   |

# **Table 3-26. NAND Layout (Standard Mode)**

| 512 Byte Page Size | 2048 Byte Page Size | 4096 Byte Page Size |
|--------------------|---------------------|---------------------|
| 512 bytes Data     | 2048 bytes Data     | 4096 bytes Data     |
| 16 bytes ECC Data  | 64 bytes ECC Data   | 128 bytes ECC Data  |



## 3.13 Power Management

The DM355 is designed for minimal power consumption. There are two components to power consumption: active power and leakage power. Active power is the power consumed to perform work and scales with clock frequency and the amount of computations being performed. Active power can be reduced by controlling the clocks in such a way as to either operate at a clock setting just high enough to complete the required operation in the required timeline or to run at a clock setting until the work is complete and then drastically cut the clocks (e.g. to PLL Bypass mode) until additional work must be performed. Leakage power is due to static current leakage and occurs regardless of the clock rate. Leakage, or standby power, is unavoidable while power is applied and scales roughly with the operating junction temperatures. Leakage power can only be avoided by removing power completely from a device or subsystem. The DM355 includes several power management features which are briefly described in Table 3-17. Refer to *TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (literature number SPRUFB3) for more information on power management.

**Table 3-27. Power Management Features** 

| Power Management Features                                                                                                 | Description                                                              |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|
| Clock Management                                                                                                          |                                                                          |  |  |  |
| Module clock disable                                                                                                      | Module clocks can be disabled to reduce switching power                  |  |  |  |
| Module clock frequency scaling                                                                                            | Module clock frequency can be scaled to reduce switching power           |  |  |  |
| PLL power-down                                                                                                            | The PLLs can be powered-down when not in use to reduce switching power   |  |  |  |
|                                                                                                                           | ARM Sleep Mode                                                           |  |  |  |
| ARM Wait-for-Interrupt sleep mode Disable ARM clock to reduce active power                                                |                                                                          |  |  |  |
|                                                                                                                           | System Sleep Modes                                                       |  |  |  |
| Deep Sleep mode  Stop all device clocks and power down internal oscilla active power to a minimum. Registers and memory a |                                                                          |  |  |  |
|                                                                                                                           | I/O Management                                                           |  |  |  |
| USB Phy power-down                                                                                                        | The USB Phy can be powered-down to reduce USB I/O power                  |  |  |  |
| DAC power-down The DAC's can be powered-down to reduce DAC power                                                          |                                                                          |  |  |  |
| DDR self-refresh and power down                                                                                           | The DDR / mDDR device can be put into self-refresh and power down states |  |  |  |

 $\sqrt{}$  $\sqrt{}$ 

ARM

**VPSS** 

EDMA3TC0

EDMA3TC1



## 3.14 64-Bit Crossbar Architecture

The DM355 uses a 64-bit crossbar architecture to control access between device processors, subsystems and peripherals. It includes an EDMA Controller consisting of a DMA Transfer Controller (TC) and a DMA Channel Controller (CC). The TC provides two DMA channels for transfer between slave peripherals. The CC provides a user and event interface to the EDMA system. It includes up to 64 event channels to which all system synchronization events can be mapped and 8 auto submit "quick" channels (QDMA). In most ways, these channels are identical. A channel refers to a specific 'event' that can cause a transfer to be submitted to the TC as a Transfer Request.

## 3.14.1 Crossbar Connections

There are five transfer masters (TCs have separate read and write connections) connected to the crossbar; ARM, the Video Processing Sub-system (VPSS), the master peripherals (USB), and two EDMA transfer controllers. These can be connected to four separate slave ports; ARM, the DDR EMIF, and CFG bus peripherals. Not all masters may connect to all slaves. Connection paths are indicated by  $\sqrt{}$  at intersection points shown in Table 3-28

Slave Module MPEG4/JPEG **DDR EMIF Memory DMA Master ARM Internal** Config Bus Registers and Memory Coprocessor Memory Memory  $\sqrt{}$  $\sqrt{}$  $\sqrt{}$  $\sqrt{}$ DMA Master Peripherals (USB)  $\sqrt{}$  $\sqrt{}$ 

 $\sqrt{}$ 

Table 3-28. Crossbar Connection Matrix

# 3.14.2 EDMA Controller

The EDMA controller handles all data transfers between memories and the device slave peripherals on the DM355 device. These are summarized as follows:

- Transfer to/from on-chip memories
  - ARM program/data RAM
  - MPEG4/JPEG Coprocessor memory

 $\sqrt{}$ 

- Transfer to/from external storage
  - DDR2 / mDDR SDRAM
  - Asynchronous EMIF
  - OneNAND flash
  - NAND flash
  - Smart Media, SD, MMC, xD media storage
- Transfer to/from peripherals
  - ASP
  - SPI
  - 12C
  - PWM
  - RTO
  - **GPIO**
  - Timer/WDT
  - UART
  - MMC/SD



The EDMA Controller consists of two major blocks: the Transfer Controller (TC) and the Channel Controller (CC). The CC is a highly flexible Channel Controller that serves as the user interface and event interface for the EDMA system. The CC supports 64-event channels and 8 QDMA channels. The CC consists of a scalable Parameter RAM (PaRAM) that supports flexible ping-pong, circular buffering, channel-chaining, auto-reloading, and memory protection.

The EDMA Channel Controller has the following features:

- Fully orthogonal transfer description
  - Three transfer dimensions
  - A-synchronized transfers: one dimension serviced per event
  - AB- synchronized transfers: two dimensions serviced per event
  - Independent indexes on source and destination
  - Chaining feature allows 3-D transfer based on single event
- Flexible transfer definition
  - Increment and constant addressing modes
  - Linking mechanism allows automatic PaRAM set update
  - Chaining allows multiple transfers to execute with one event
- Interrupt generation for:
  - DMA completion
  - Error conditions
- Debug visibility
  - Queue watermarking/threshold
  - Error and status recording to facilitate debug
- 64 DMA channels
  - Event synchronization
  - Manual synchronization (CPU(s) write to event set register)
  - Chain synchronization (completion of one transfer chains to next)
- 8 QDMA channels
  - QDMA channels are triggered automatically upon writing to a PaRAM set entry
  - Support for programmable QDMA channel to PaRAM mapping
- 128 PaRAM sets
  - Each PaRAM set can be used for a DMA channel, QDMA channel, or link set (remaining)
- Two transfer controllers/event queues. The system-level priority of these queues is user programmable
- 16 event entries per event queue
- External events (for example, ASP TX Evt and RX Evt)

The EDMA Transfer Controller has the following features:

- Two transfer controllers
- 64-bit wide read and write ports per channel
- Up to four in-flight transfer requests (TR)
- Programmable priority level
- Supports two dimensional transfers with independent indexes on source and destination (EDMA3CC manages the 3rd dimension)
- Support for increment and constant addressing modes
- Interrupt and error support

Parameter RAM: Each EDMA is specified by an eight word (32-byte) parameter table contained in Parameter RAM (PaRAM) within the CC. DM355 provides 128 PaRAM entries, one for each of the 64 DMA channels and for 64 QDMA / Linked DMA entries.



DMA Channels: Can be triggered by: "External events (for example, ASP TX Evt and RX Evt), "Software writing a '1' to the given bit location, or channel, of the Event Set register, or, "Chaining to other DMAs.

QDMA: The Quick DMA (QDMA) function is contained within the CC. DM355 implements 8 QDMA channels. Each QDMA channel has a selectable PaRAM entry used to specify the transfer. A QDMA transfer is submitted immediately upon writing of the "trigger" parameter (as opposed to the occurrence of an event as with EDMA). The QDMA parameter RAM may be written by any Config bus master through the Config Bus and by DMAs through the Config Bus bridge.

QDMA Channels: Triggered by a configuration bus write to a designated 'QDMA trigger word'. QDMAs allow a minimum number of linear writes (optimized for GEM IDMA feature) to be issued to the CC to force a series of transfers to take place.

## 3.14.2.1 EDMA Channel Synchronization Events

The EDMA supports up to 64 EDMA channels which service peripheral devices and external memory. Table 3-29 lists the source of EDMA synchronization events associated with each of the programmable EDMA channels. For the DM355 device, the association of an event to a channel is fixed; each of the EDMA channels has one specific event associated with it. These specific events are captured in the EDMA event registers (ER, ERH) even if the events are disabled by the EDMA event enable registers (EER, EERH). For more detailed information on the EDMA module and how EDMA events are enabled, captured, processed, linked, chained, and cleared, etc., see the TMS320DM35x Digital Media System-on-Chip (DMSoC) Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRUEE4).

Table 3-29. DM355 EDMA Channel Synchronization Events (1) (2)

| EDMA<br>CHANNEL | EVENT NAME                     | EVENT DESCRIPTION                                      |
|-----------------|--------------------------------|--------------------------------------------------------|
| 0               | TIMER3: TINT6                  | Timer 3 Interrupt (TINT6) Event                        |
| 1               | TIMER3 TINT7                   | Timer 3 Interrupt (TINT7) Event                        |
| 2               | ASP0: XEVT                     | ASP0 Transmit Event                                    |
| 3               | ASP0: REVT                     | ASP0 Receive Event                                     |
| 4               | VPSS: EVT1                     | VPSS Event 1                                           |
| 5               | VPSS: EVT2                     | VPSS Event 2                                           |
| 6               | VPSS: EVT3                     | VPSS Event 3                                           |
| 7               | VPSS: EVT4                     | VPSS Event 4                                           |
| 8               | ASP1: XEVT or TIMER2:<br>TINT4 | ASP1 Transmit Event or Timer 2 interrupt (TINT4) Event |
| 9               | ASP1: REVT or TIMER2:<br>TINT5 | ASP1 Receive Event or Timer 2 interrupt (TINT5) Event  |
| 10              | SPI2: SPI2XEVT                 | SPI2 Transmit Event                                    |
| 11              | SPI2: SPI2REVT                 | SPI2 Receive Event                                     |
| 12              | Reserved                       |                                                        |
| 13              | Reserved                       |                                                        |
| 14              | SPI1: SPI1XEVT                 | SPI1 Transmit Event                                    |
| 15              | SPI1: SPI1REVT                 | SPI1 Receive Event                                     |
| 16              | SPI0: SPI0XEVT                 | SP0I Transmit Event                                    |
| 17              | SPI0: SPI0REVT                 | SPI0 Receive Event                                     |
| 18              | UART0: URXEVT0                 | UART 0 Receive Event                                   |

<sup>(1)</sup> In addition to the events shown in this table, each of the 64 channels can also be synchronized with the transfer completion or intermediate transfer completion events. For more detailed information on EDMA event-transfer chaining, see the *TMS320DM35x Digital Media System-on-Chip (DMSoC) Enhanced Direct Memory Access (EDMA) Controller Reference Guide* (literature number SPRUEE4).

<sup>(2)</sup> The total number of EDMA events in DM355 exceeds 64, which is the maximum value of the EDMA module. Therefore, several events are multiplexed and you must use the register EDMA\_EVTMUX in the System Control Module to select the event source for multiplexed events. Refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3) for more information on the System Control Module register EDMA\_EVTMUX.



# Table 3-29. DM355 EDMA Channel Synchronization Events (1) (2) (continued)

| EDMA<br>CHANNEL | EVENT NAME     | EVENT DESCRIPTION           |
|-----------------|----------------|-----------------------------|
| 19              | UART0: UTXEVT0 | UART 0 Transmit Event       |
| 20              | UART1: URXEVT1 | UART 1 Receive Event        |
| 21              | UART1: UTXEVT1 | UART 1 Transmit Event       |
| 22              | UART2: URXEVT2 | UART 2 Receive Event        |
| 23              | UART2: UTXEVT2 | UART 2 Transmit Event       |
| 24              | Reserved       |                             |
| 25              | GPIO: GPINT9   | GPIO 9 Interrupt Event      |
| 26              | MMC0RXEVT      | MMC/SD0 Receive Event       |
| 27              | MMC0TXEVT      | MMC/SD0 Transmit Event      |
| 28              | I2CREVT        | I2C Receive Event           |
| 29              | I2CXEVT        | I2C Transmit Event          |
| 30              | MMC1RXEVT      | MMC/SD1 Receive Event       |
| 31              | MMC1TXEVT      | MMC/SD1 Transmit Event      |
| 32              | GPINT0         | GPIO 0 Interrupt Event      |
| 33              | GPINT1         | GPIO 1 Interrupt Event      |
| 34              | GPINT2         | GPIO 2 Interrupt Event      |
| 35              | GPINT3         | GPIO 3 Interrupt Event      |
| 36              | GPINT4         | GPIO 4 Interrupt Event      |
| 37              | GPINT5         | GPIO 5 Interrupt Event      |
| 38              | GPINT6         | GPIO 6 Interrupt Event      |
| 39              | GPINT7         | GPIO 7 Interrupt Event      |
| 40              | GPBNKINT0      | GPIO Bank 0 Interrupt Event |
| 41              | GPBNKINT1      | GPIO Bank 1 Interrupt Event |
| 42              | GPBNKINT2      | GPIO Bank 2 Interrupt Event |
| 43              | GPBNKINT3      | GPIO Bank 3 Interrupt Event |
| 44              | GPBNKINT4      | GPIO Bank 4 Interrupt Event |
| 45              | GPBNKINT5      | GPIO Bank 5 Interrupt Event |
| 46              | GPBNKINT6      | GPIO Bank 6 Interrupt Event |
| 47              | GPINT8         | GPIO 8 Interrupt Event      |
| 48              | TIMER0: TINT0  | Timer 0 Interrupt Event     |
| 49              | TIMER0: TINT1  | Timer 1 Interrupt Event     |
| 50              | TIMER1: TINT2  | Timer 2 Interrupt Event     |
| 51              | TIMER1: TINT3  | Timer 3 Interrupt Event     |
| 52              | PWM0           | PWM 0 Event                 |
| 53              | PWM1           | PWM 1 Event                 |
| 54              | PWM2           | PWM 2 Event                 |
| 55              | PWM3           | PWM 3 Event                 |
| 56 - 63         | Reserved       |                             |

# 3.15 MPEG4/JPEG Overview

The DM355 supports the computational operations used for image processing, JPEG compression and MPEG4 video and imaging standard.



# **Device Operating Conditions**

# 4.1 Absolute Maximum Ratings Over Operating Case Temperature Range (Unless Otherwise Noted) $^{(1)}$ $^{(2)}$

| ,                                                |                                                             |                  |
|--------------------------------------------------|-------------------------------------------------------------|------------------|
|                                                  | All 1.3 V supplies                                          | -0.5 V to 1.7 V  |
| Cumply voltage ranges                            | All digital 1.8 V supplies                                  | -0.5 V to 2.5 V  |
| Supply voltage ranges                            | All analog 1.8 V supplies                                   | -0.5 V to 1.89 V |
|                                                  | All 3.3 V supplies                                          | -0.5 V to 4.4 V  |
|                                                  | All 1.8 V I/Os                                              | -0.5 V to 2.3 V  |
| Input voltage ranges                             | All 3.3 V I/Os                                              | -0.5 V to 3.8 V  |
|                                                  | VBUS                                                        | 0.0 V to 5.5 V   |
| Clamp current for input or output <sup>(3)</sup> | I <sub>clamp</sub>                                          | -20 mA to 20 mA  |
| 0                                                | Commercial T <sub>c</sub>                                   | 0°C to 85 °C     |
| Operating case temperature ranges                | Extended Temperature [A216 and A135 devices] T <sub>c</sub> | -40°C to 100 °C  |
| Storage temperature ranges                       | T <sub>stg</sub>                                            | -65°C to 150 °C  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 <sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>.
 (3) Clamp current flows from an input or output pad to a supply rail through a clamp circuit or an intrinsic diode. Positive current results from an applied input or output voltage that is more than 0.5 V higher (more positive) than the supply voltage,  $V_{DD}/V_{DDA\_PLL1/2}/V_{DD\_USB}/V_{DD\_DDR}$  for dual-supply macros. Negative current results from an applied voltage that is more than 0.5 V less (more negative) than the  $V_{SS}$  voltage..



#### 4.2 **Recommended Operating Conditions**

|                             | NAME                       | DESCRIPTION                                                                                         |                                        | MIN   | NOM  | MAX                           | UNIT |
|-----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------|-------|------|-------------------------------|------|
|                             | CV <sub>DD</sub>           | Supply voltage, Core                                                                                |                                        | 1.235 | 1.3  | 1.365                         | V    |
|                             | V <sub>DDA_PLL1</sub>      | Supply voltage, PLL1                                                                                |                                        | 1.235 | 1.3  | 1.365                         | V    |
|                             | V <sub>DDA_PLL2</sub>      | Supply voltage, PLL2                                                                                |                                        |       | 1.3  | 1.365                         | V    |
|                             | V <sub>DDD13_USB</sub>     | Supply voltage, USB Digital                                                                         |                                        |       | 1.3  | 1.365                         | V    |
|                             | V <sub>DDA13_USB</sub>     | Supply voltage, USB Analog                                                                          |                                        |       | 1.3  | 1.365                         | V    |
|                             | V <sub>DDA33_USB</sub>     | Supply voltage, USB Analog                                                                          |                                        | 3.135 | 3.3  | 3.465                         | V    |
| Supply Voltage              | V <sub>DDA33_USB_PLL</sub> | Supply voltage, USB Common PLL                                                                      |                                        | 3.135 | 3.3  | 3.465                         | V    |
|                             | V <sub>DD_DDR</sub>        | Supply voltage, DDR2 / MDDR                                                                         |                                        | 1.71  | 1.8  | 1.89                          | V    |
|                             | V <sub>DDA33_DDRDLL</sub>  | Supply voltage, DDR DLL Analog                                                                      |                                        | 3.135 | 3.3  | 3.465                         | V    |
|                             | $V_{DD\_VIN}$              | Supply voltage, Digital video In                                                                    |                                        | 3.135 | 3.3  | 3.465                         | V    |
|                             | $V_{DD\_VOUT}$             | Supply voltage, Digital Video Out                                                                   |                                        | 3.135 | 3.3  | 3.465                         | V    |
|                             | V <sub>DDA18_DAC</sub>     | Supply voltage, DAC Analog                                                                          |                                        | 1.71  | 1.8  | 1.89                          | V    |
|                             | $V_{DD}$                   | Supply voltage, I/Os                                                                                |                                        | 3.135 | 3.3  | 3.465                         | V    |
|                             | V <sub>SS</sub>            | Supply ground, Core, USB Digital                                                                    |                                        | 0     | 0    | 0                             | V    |
|                             | V <sub>SSA_PLL1</sub>      | Supply ground, PLL1                                                                                 |                                        | 0     | 0    | 0                             | V    |
|                             | V <sub>SSA_PLL2</sub>      | Supply ground, PLL2                                                                                 |                                        |       | 0    | 0                             | V    |
| 0                           | V <sub>SS_USB</sub>        | Supply ground, USB                                                                                  |                                        |       | 0    | 0                             | V    |
| Supply Ground               | V <sub>SSA_DLL</sub>       | Supply ground, DLL                                                                                  |                                        |       | 0    | 0                             | V    |
|                             | V <sub>SSA_DAC</sub>       | Supply ground, DAC Analog                                                                           |                                        |       | 0    | 0                             | V    |
|                             | V <sub>SS_MX1</sub>        | MXI1 osc ground <sup>(1)</sup>                                                                      |                                        |       | 0    | 0                             | V    |
|                             | V <sub>SS_MX2</sub>        | MXI2 osc ground <sup>(1)</sup>                                                                      |                                        |       | 0    | 0                             | V    |
| Voltage Input High          | V <sub>IH</sub>            | High-level input voltage (2)                                                                        |                                        | 2     |      |                               | V    |
| Voltage Input Low           | V <sub>IL</sub>            | Low-level input voltage (2)                                                                         |                                        |       |      | 0.8                           | V    |
|                             | V <sub>REF</sub>           | DAC reference voltage                                                                               |                                        |       | 450  |                               | mV   |
| DAG(3)                      | R <sub>BIAS</sub>          | DAC full-scale current adjust resistor                                                              |                                        |       | 2550 |                               | Ω    |
| DAC <sup>(3)</sup>          | R <sub>LOAD</sub>          | Output resistor                                                                                     |                                        |       | 499  |                               | Ω    |
|                             | C <sub>BG</sub>            | Bypass capacitor                                                                                    |                                        |       | 0.1  |                               | μF   |
|                             | R <sub>OUT</sub>           | Output resistor (ROUT), between TVOUT and VFB pins                                                  |                                        |       | 1070 |                               | 0    |
|                             | R <sub>FB</sub>            | Feedback resistor, between VFB and IOU                                                              | JT pins.                               |       | 1000 |                               | Ω    |
| Video Buffer <sup>(3)</sup> | R <sub>BIAS</sub>          | DAC full-scale current adjust resistor                                                              |                                        |       | 2550 |                               | Ω    |
|                             | C <sub>BG</sub>            | Bypass capacitor                                                                                    |                                        |       | 0.1  |                               | μΑ   |
|                             | USB_VBUS                   | USB external charge pump input                                                                      |                                        | 4.85  | 5    | 5.25                          | V    |
| USB                         | R1                         | USB reference resistor <sup>(4)</sup>                                                               |                                        | 9.9   | 10   | 10.1                          | kΩ   |
|                             |                            |                                                                                                     | Commercial                             | 0     |      | 85                            | °C   |
| Temperature                 | T <sub>c</sub>             | Operating case temperature range                                                                    | Extended<br>(A216 and<br>A135 devices) | -40   |      | 100                           | °C   |
| Transition Time             | t <sub>t</sub>             | Transition time, 10% - 90%, All Inputs (unless otherwise specified in the electrical data sections) |                                        |       |      | 0.25P<br>or 10 <sup>(5)</sup> | ns   |

<sup>(1)</sup> Oscillator ground must be kept separate from other grounds and connected directly to the crystal load capacitor ground (see Section 5.5.1 ).

<sup>(2)</sup> These I/O specifications apply to regular 3.3 V I/Os and do not apply to DDR2/mDDR, USB I/Os. DDR2/mDDR I/Os are 1.8 V I/Os and adhere to JESD79-2A standard, USB I/Os adhere to USB2.0 spec. See Section 5.9.2.4 . Also, resistors should be E-96 spec line (3 digits with 1% accuracy).

Connect USB\_R1 to V<sub>SS\_USB\_REF</sub> via 10K ohm, 1% resistor placed as close to the device as possible. Whichever is smaller. P = the period of the applied signal. Maintaining transition times as fast as possible is recommended to improve noise immunity on input signals.



#### Electrical Characteristics Over Recommended Ranges of Supply Voltage and 4.3 **Operating Case Temperature (Unless Otherwise Noted)**

|                         | PAR                               | AMETER                                                               | TEST CONDITIONS (1)                                 | MIN  | TYP   | MAX   | UNIT |  |
|-------------------------|-----------------------------------|----------------------------------------------------------------------|-----------------------------------------------------|------|-------|-------|------|--|
| Voltage                 | V <sub>OH</sub>                   | High-level output voltage (2)                                        | V <sub>DD</sub> =MIN, I <sub>OH</sub> =MAX          | 2.4  |       |       | V    |  |
| Output                  | V <sub>OL</sub>                   | Low-level output voltage (2)                                         | V <sub>DD</sub> =MIN, I <sub>OL</sub> =MAX          |      |       | 0.6   | V    |  |
|                         | I <sub>I</sub>                    | Input current for I/O without internal pull-up/pull-down             | $V_{I} = V_{SS}$ to $V_{DD}$                        | -1   |       | 1     |      |  |
|                         | I <sub>I(pullup)</sub>            | Input current for I/O with internal pull-up <sup>(3)</sup> (4)       | $V_{I} = V_{SS}$ to $V_{DD}$                        | 40   |       | 190   |      |  |
|                         | I <sub>I(pulldown)</sub>          | Input current for I/O with internal pull-down <sup>(3)</sup>         | $V_{I} = V_{SS}$ to $V_{DD}$                        | -190 |       | -40   |      |  |
| Current<br>Input/Output | I <sub>OH</sub>                   | Current sink of high-level output current                            | V <sub>OH</sub> = 2.4 V                             |      |       | -4000 | μΑ   |  |
|                         | I <sub>OL</sub>                   | Current sink of low-level output current                             | V <sub>OL</sub> = 0.6V                              |      |       | 4000  |      |  |
|                         |                                   | I/O off state subsuit surrent                                        | $V_O = V_{DD}$ or $V_{SS}$ ; internal pull disabled |      |       | ±20   |      |  |
|                         | I <sub>OZ</sub> I/O off-state out | I/O off-state output current                                         | $V_O = V_{DD}$ or $V_{SS}$ ; internal pull enabled  |      | ±100  |       |      |  |
| 0                       | Cı                                | Input capacitance                                                    |                                                     |      |       | 4     | _    |  |
| Capacitance             | Co                                | Output capacitance                                                   |                                                     |      |       | 4     | pF   |  |
|                         | Resolution                        | Resolution                                                           |                                                     |      | 10    |       | Bits |  |
| DAG                     | INL                               | Integral non-linearity, best fit                                     | $R_{LOAD}$ = 499 $\Omega$ , Video buffer disabled   |      | 1     |       | LSB  |  |
| DAC                     | DNL                               | Differential non-linearity                                           | $R_{LOAD}$ = 499 $\Omega$ , Video buffer disabled   |      | 0.5   |       | LSB  |  |
|                         | Compliance                        | Output compliance range                                              | IFS = 1.4 mA, $R_{LOAD}$ = 499 $\Omega$             | 0    |       | 0.700 | V    |  |
| Video Buffer            | V <sub>OH(VIDBUF)</sub>           | Output high voltage (top of 75% NTSC or PAL colorbar) <sup>(5)</sup> |                                                     |      | 1.55  |       | V    |  |
|                         | V <sub>OL(VIDBUF)</sub>           | Output low voltage (bottom of sync tip)                              |                                                     |      | 0.470 |       |      |  |

For test conditions shown as MIN, MAX, or NOM, use the appropriate value specified in the recommended operating conditions table. These I/O specifications apply to regular 3.3 V I/Os and do not apply to DDR2/mDDR, USB I/Os. DDR2/mDDR I/Os are 1.8 V I/Os and adhere to JESD79-2A standard, USB I/Os adhere to USB2.0 spec.

This specification applies only to pins with an internal pullup (PU) or pulldown (PD). See Section 2.4 or Section 2.20 for pin descriptions.

To pull up a signal to the opposite supply rail, a 1 k $\Omega$  resistor is recommended.

<sup>100%</sup> color bars are not supported. 100% color bars require 1.2 V peak-to-peak. The video buffer only provides 1.0 V peak-to-peak.



# 5 DM355 Peripheral Information and Electrical Specifications

## 5.1 Parameter Information Device-Specific Information



A. The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings. Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.</p>

Figure 5-1. Test Load Circuit for AC Timing Measurements

The load capacitance value stated is only for characterization and measurement of AC timing signals. This load capacitance value does not indicate the maximum load the device is capable of driving.

# 5.1.1 Signal Transition Levels

All input and output timing parameters are referenced to  $V_{ref}$  for both "0" and "1" logic levels. For 3.3 V I/O,  $V_{ref} = 1.65$  V. For 1.8 V I/O,  $V_{ref} = 0.9$  V.



Figure 5-2. Input and Output Voltage Reference Levels for AC Timing Measurements

All rise and fall transition timing parameters are referenced to  $V_{IL}$  MAX and  $V_{IH}$  MIN for input clocks,  $V_{OL}$ MAX and  $V_{OH}$  MIN for output clocks.



Figure 5-3. Rise and Fall Transition Time Voltage Reference Levels

## 5.1.2 Timing Parameters and Board Routing Analysis

The timing parameter values specified in this data sheet do *not* include delays by board routings. As a good board design practice, such delays must *always* be taken into account. Timing values may be adjusted by increasing/decreasing such delays. TI recommends utilizing the available I/O buffer information specification (IBIS) models to analyze the timing characteristics correctly. To properly use IBIS models to attain accurate timing analysis for a given system, see the *Using IBIS Models for Timing Analysis* application report (literature number SPRA839). If needed, external logic hardware such as buffers may be used to compensate any timing differences.



# 5.2 Recommended Clock and Control Signal Transition Behavior

All clocks and control signals should transition between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}$ ) in a monotonic manner.

# 5.3 Power Supplies

The power supplies of DM355 are summarized in Table 5-1.

**Table 5-1. Power Supplies** 

| Customer<br>Board<br>Supply | Tolerance | Package<br>Plane      | Chip Plane<br>Name         | Description                               | Comments                                               |
|-----------------------------|-----------|-----------------------|----------------------------|-------------------------------------------|--------------------------------------------------------|
| 1.3 V                       | ±5%       | 1.3 V                 | CV <sub>DD</sub>           | Core V <sub>DD</sub>                      |                                                        |
|                             |           |                       | V <sub>DDA_PLL1</sub>      | PLL1 V <sub>DDA</sub>                     |                                                        |
|                             |           |                       | V <sub>DDA_PLL2</sub>      | PLL2 V <sub>DDA</sub>                     |                                                        |
|                             |           |                       | V <sub>DDD13_USB</sub>     | USB 1.3 V supply                          |                                                        |
|                             |           |                       | V <sub>DDA13_USB</sub>     | USB 1.3 V supply                          |                                                        |
| 3.3 V                       | ±5%       | 3.3 V                 | $V_{DD}$                   | IO V <sub>DD</sub> for LVCMOS             | V <sub>DDSHV</sub>                                     |
|                             |           |                       | $V_{DD}$                   | IO V <sub>DD</sub> for MXI/O1             | V <sub>DDSHV</sub>                                     |
|                             |           |                       | $V_{DD}$                   | IO V <sub>DD</sub> for MXI/O2             | V <sub>DDSHV1</sub>                                    |
|                             |           |                       | V <sub>DD</sub>            | IO V <sub>DD</sub> for ISB DRVVBUS        | V <sub>DDSHV2</sub>                                    |
|                             |           |                       | V <sub>DDA33_DDRDLL</sub>  | DDR DLL analog V <sub>DD</sub>            |                                                        |
|                             |           |                       | V <sub>DDA33_USB</sub>     | Analog 3.3 V power USB PHY                |                                                        |
|                             |           |                       | V <sub>DDA33_USB_PLL</sub> | Common mode 3.3 V power for USB PHY (PLL) |                                                        |
|                             |           |                       | V <sub>DD</sub>            | IO V <sub>DD</sub> for peripherals        |                                                        |
| 3.3 V                       | ±5%       | 3.3 V                 | V <sub>DD_VIN</sub>        | IO V <sub>DD</sub> for VideoIN I/F        |                                                        |
|                             |           |                       | V <sub>DD_VOUT</sub>       | IO V <sub>DD</sub> for VideoOUT I/F       |                                                        |
| 1.8 V                       | ±5%       | 1.8 V                 | V <sub>DD_DDR</sub>        |                                           |                                                        |
| 1.8 V                       | ±5%       | 1.8 V                 | V <sub>DDA18</sub>         |                                           | Analog 1.8 V power                                     |
| 1.8 V                       | ±5%       | 1.8 V                 | V <sub>DDA18_DAC</sub>     |                                           | Place decoupling caps (0.1μF/10μf) close to chip       |
| 0 V                         | n/a       | 0 V                   | V <sub>SS_MX1</sub>        |                                           | Connect to external crystal capacitor ground           |
| 0 V                         | n/a       | 0 V                   | V <sub>SS_MX2</sub>        |                                           | Connect to external crystal capacitor ground           |
| 0 V                         | n/a       | 0 V                   | V <sub>SS</sub>            | Chip ground                               |                                                        |
|                             |           |                       |                            | USB ESD ground                            |                                                        |
|                             |           |                       |                            | ground                                    | V <sub>SS</sub>                                        |
| 0 V                         | n/a       | 0 V                   | V <sub>SSA</sub>           | ground                                    | Keep separate from digital ground V <sub>SS</sub>      |
| 0 V                         | n/a       | 0 V                   | V <sub>SSA_PLL1</sub>      | PLL1 V <sub>SSA</sub>                     |                                                        |
| 0 V                         | n/a       | 0 V                   | V <sub>SSA_PLL2</sub>      | PLL2 V <sub>SSA</sub>                     |                                                        |
| 0 V                         | n/a       | 0 V                   | V <sub>SSA_DLL</sub>       | DLL ground                                |                                                        |
| 0 V                         | n/a       | 0 V                   | V <sub>SS_USB</sub>        | USB ground                                | V <sub>SSA13_USB</sub>                                 |
|                             |           |                       |                            |                                           | V <sub>SSA13_USB</sub>                                 |
|                             |           |                       |                            |                                           | V <sub>SSA33_USB</sub>                                 |
|                             |           |                       |                            |                                           | V <sub>SSA33_USB_PLL</sub>                             |
| 0 V                         | n/a       | 0 V                   | V <sub>SS_USB_REF</sub>    | USB PHY reference ground                  | V <sub>SSREF</sub>                                     |
| 0 V                         | n/a       | 0 V                   | V <sub>SSA_DAC</sub>       | DAC ground                                | Keep separate from digital ground V <sub>SS</sub>      |
| V <sub>DDS</sub> *0.5       |           | V <sub>DDS</sub> *0.5 | V <sub>REFSSTL</sub>       | DRR ref voltage                           | V <sub>DDS</sub> divided by 2, through board resistors |
| 5 V                         |           | 5 V                   | USB_VBUS                   | VBUS                                      | Connect to external charge pump                        |



# 5.3.1 Power-Supply Sequencing

In order to ensure device reliability, the DM355 requires the following power supply power-on and power-off sequences. See table Table 5-1 for a description of DM355 power supplies.

#### Power-On:

- 1. Power on 1.3 V:  $CV_{DD}$ ,  $V_{DDA}$  PLL1/2,  $V_{DDD13\_USB}$ ,  $V_{DDA13\_USB}$
- 2. Power on 1.8 V: V<sub>DD DDR</sub>, V<sub>DDA18\_DAC</sub>
- 3. Power on 3.3 V:  $D_{VDD}$ ,  $V_{DDA33\_DDRDLL}$ ,  $V_{DDA33\_USB}$ ,  $V_{DDA33\_USB\_PLL}$ ,  $V_{DD\_VIN}$ ,  $V_{DD\_VOUT}$

You may power-on the 1.8 V and 3.3 V power supplies simultaneously.

## Power-Off:

- 1. Power off 3.3 V: D<sub>VDD</sub>, V<sub>DDA33</sub> DDRDLL, V<sub>DDA33</sub> USB, V<sub>DDA33</sub> USB PLL, V<sub>DD</sub> VIN, V<sub>DD</sub> VOUT
- 2. Power off 1.8 V: V<sub>DD DDR</sub>, V<sub>DDA18\_DAC</sub>
- 3. Power off 1.3 V:  $CV_{DD}$ ,  $V_{DDA}$  PLL1/2,  $V_{DDD13\_USB}$ ,  $V_{DDA13\_USB}$

You may power-off the 1.8 V and 3.3 V power supplies simultaneously.

Power-off the 1.8v/3.3V supply before or within 10usec of power-off of the 1.3 V supply.

Note that when booting the DM355 from OneNAND, you must ensure that the OneNAND device is ready with valid program instructions before the DM355 attempts to read program instructions from it. In particular, before you release DM355 reset, you must allow time for OneNAND device power to stabilize and for the OneNAND device to complete its internal copy routine. During the internal copy routine, the OneNAND device copies boot code from its internal non-volatile memory to its internal boot memory section. Board designers typically achieve this requirement by design of the system power and reset supervisor circuit. Refer to your OneNAND device datasheet for OneNAND power ramp and stabilization times and for OneNAND boot copy times.

## 5.3.1.1 Power-Supply Design Considerations

Core and I/O supply voltage regulators should be located close to the DM355 to minimize inductance and resistance in the power delivery path. Additionally, when designing for high-performance applications utilizing the DM355 device, the PC board should include separate power planes for core, I/O, and ground, all bypassed with high-quality low-ESL/ESR capacitors.

## 5.3.1.2 Power-Supply Decoupling

In order to properly decouple the supply planes from system noise, place as many capacitors (caps) as possible close to DM355. These caps need to be close to the DM355 power pins, no more than 1.25 cm maximum distance to be effective. Physically smaller caps, such as 0402, are better because of their lower parasitic inductance. Proper capacitance values are also important. Small bypass caps (near 560 pF) should be closest to the power pins. Medium bypass caps (220 nF or as large as can be obtained in a small package) should be next closest. TI recommends no less than 8 small and 8 medium caps per supply be placed immediately next to the BGA vias, using the "interior" BGA space and at least the corners of the "exterior".

Larger caps for each supply can be placed further away for bulk decoupling. Large bulk caps (on the order of 100 μF) should be furthest away, but still as close as possible. Large caps for each supply should be placed outside of the BGA footprint.

Any cap selection needs to be evaluated from a yield/manufacturing point-of-view. As with the selection of any component, verification of capacitor availability over the product's production lifetime should be considered. See also Section 5.5.1 and Section 5.5.2 for additional recommendations on power supplies for the oscillator/PLL supplies.



## 5.4 Reset

# 5.4.1 Reset Electrical Data/Timing

Table 5-2. Timing Requirements for Reset (1) (2) (see Figure 5-4)

| NO. | PARAMETER                                                                                          |     | DM355 |      |  |
|-----|----------------------------------------------------------------------------------------------------|-----|-------|------|--|
| NO. |                                                                                                    |     | MAX   | UNIT |  |
| 1   | $t_{w(RESET)}$ Active low width of the $\overline{RESET}$ pulse                                    | 12C |       | ns   |  |
| 2   | t <sub>su(BOOT)</sub> Setup time, boot configuration pins valid before RESET rising edge           |     |       | ns   |  |
| 3   | $t_{h(BOOT)}$ Hold time, boot configuration pins valid after $\overline{\text{RESET}}$ rising edge | 12C |       | ns   |  |

- (1) BTSEL[1:0] and AECFG[4:0] are the boot configuration pins during device reset.
- (2) C = MXI/CLKIN cycle time in ns. For example, when MXI/CLKIN frequency is 24 MHz use  $C = 41.\overline{6}$  ns.



Figure 5-4. Reset Timing



## 5.5 Oscillators and Clocks

DM355 has two oscillator input/output pairs (MXI1/MXO1 and MXI2/MXO2) usable with external crystals or ceramic resonators to provide clock inputs. The optimal frequencies for the crystals are 24 MHz (MXI1/MXO1) and 27 MHz (MXI2/MXO2). Optionally, the oscillator inputs are configurable for use with external clock oscillators. If external clock oscillators are used, to minimize the clock jitter, a single clean power supply should power both the DM355 and the external oscillator circuit and the minimum CLKIN rise and fall times must be observed. The electrical requirements and characteristics are described in this section.

The timing parameters for CLKOUT[3:1] are also described in this section. The DM355 has three output clock pins (CLKOUT[3:1]). See Section 3.5 and Section 3.6 for more information on CLKOUT[3:1].

# 5.5.1 MXI1 (24-MHz) Oscillator

The MXI1 (typically 24 MHz, can also be 36 MHz) oscillator provides the primary reference clock for the DM355 device. The on-chip oscillator requires an external crystal connected across the MXI1 and MXO1 pins, along with two load capacitors, as shown in Figure 5-5. The external crystal load capacitors must be connected only to the oscillator ground pin ( $V_{SS\_MX1}$ ). **Do not** connect to board ground ( $V_{SS}$ ). Also, the PLL power pin ( $V_{DDA\_PLL1}$ ) should be connected to the power supply through a ferrite bead, L1 in the example circuit shown in Figure 5-5.



Figure 5-5. MXI1 (24-MHz) Oscillator

The load capacitors, C1 and C2, should be chosen such that the equation is satisfied (typical values are C1 = C2 = 10 pF). CL in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator pins (MXI1 and MXO1) and to the  $V_{SS\ MX1}$  pin.

$$C_{L} = \frac{C_{1}C_{2}}{(C_{1} + C_{2})}$$



Table 5-3. Switching Characteristics Over Recommended Operating Conditions for 24-MHz System
Oscillator

| PARAMETER                                                           | MIN | TYP      | MAX   | UNIT |
|---------------------------------------------------------------------|-----|----------|-------|------|
| Start-up time (from power up until oscillating at stable frequency) |     |          | 4     | ms   |
| Oscillation frequency                                               |     | 24 or 36 |       | MHz  |
| ESR                                                                 |     |          | 60    | Ω    |
| Frequency stability                                                 |     |          | +/-50 | ppm  |

# 5.5.2 MXI2 (27-MHz) Oscillator (optional oscillator)

The MXI2 (27 MHz) oscillator provides an optional reference clock for the DM355's VPSS module. The on-chip oscillator requires an external 27-MHz crystal connected across the MXI2 and MXO2 pins, along with two load capacitors, as shown in Figure 5-6. The external crystal load capacitors must be connected only to the 27-MHz oscillator ground pin ( $V_{SS\_MX2}$ ). **Do not** connect to board ground ( $V_{SS}$ ). Also, the PLL power pin ( $V_{DDA\_PLL2}$ ) should be connected to the power supply through a ferrite bead, L1 in the example circuit shown in Figure 5-6.



Figure 5-6. MXI2 (27-MHz) System Oscillator

The load capacitors, C1 and C2, should be chosen such that the equation is satisfied (typical values are C1 = C2 = 10 pF). CL in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator pins (MXI and MXO) and to the  $V_{SS\ MX2}$  pin.

$$C_L = \frac{C_1 C_2}{(C_1 + C_2)}$$

Table 5-4. Switching Characteristics Over Recommended Operating Conditions for 27-MHz System Oscillator

| PARAMETER                                                           | MIN | TYP | MAX   | UNIT |
|---------------------------------------------------------------------|-----|-----|-------|------|
| Start-up time (from power up until oscillating at stable frequency) |     |     | 4     | ms   |
| Oscillation frequency                                               |     | 27  |       | MHz  |
| ESR                                                                 |     |     | 60    | Ω    |
| Frequency stability                                                 |     |     | +/-50 | ppm  |



#### Clock PLL Electrical Data/Timing (Input and Output Clocks) 5.5.3

Table 5-5. Timing Requirements for MXI1/CLKIN1 (1) (2) (see Figure 5-7)

| NO  | DADAMETED             |                                  |          |     |                               |      |  |
|-----|-----------------------|----------------------------------|----------|-----|-------------------------------|------|--|
| NO. |                       | PARAMETER                        | MIN      | TYP | MAX                           | UNIT |  |
| 1   | t <sub>c(MXI1)</sub>  | Cycle time, MXI1/CLKIN1          | 27.7 (3) |     | 41. <del>6</del> (3)          | ns   |  |
| 2   | t <sub>w(MXI1H)</sub> | Pulse duration, MXI1/CLKIN1 high | 0.45C    |     | 0.55C                         | ns   |  |
| 3   | t <sub>w(MXI1L)</sub> | Pulse duration, MXI1/CLKIN1 low  | 0.45C    |     | 0.55C                         | ns   |  |
| 4   | t <sub>t(MXI1)</sub>  | Transition time, MXI1/CLKIN1     |          |     | 0.25C or<br>10 <sup>(4)</sup> | ns   |  |
| 5   | t <sub>J(MXI1)</sub>  | Period jitter, MXI1/CLKIN1       |          |     | 0.02C                         | ns   |  |

- The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN.
- C = MXI1/CLKIN1 cycle time in ns. For example, when MXI1/CLKIN1 frequency is 24 MHz use C =  $41.\overline{6}$  ns.
- $tc(MXI1) = 41.\overline{6}$  ns and  $tc(MXI1) = 27.\overline{7}$  ns are the only supported cycle times for MXI1/CLKIN1.
- Whichever is smaller. C = the period of the applied signal. Maintaining transition times as fast as possible is recommended to improve noise immunity on input signals.



Figure 5-7. MXI1/CLKIN1 Timing

Table 5-6. Timing Requirements for MXI2/CLKIN2<sup>(1)</sup> (see Figure 5-7)

| NO. |                       | PARAMETER                        |                                   |     |                                   |      |
|-----|-----------------------|----------------------------------|-----------------------------------|-----|-----------------------------------|------|
|     |                       |                                  | MIN                               | TYP | MAX                               | UNIT |
| 1   | t <sub>c(MXI2)</sub>  | Cycle time, MXI2/CLKIN2          | 37. <del>037</del> <sup>(3)</sup> |     | 37. <del>037</del> <sup>(3)</sup> | ns   |
| 2   | t <sub>w(MXI2H)</sub> | Pulse duration, MXI2/CLKIN2 high | 0.45C                             |     | 0.55C                             | ns   |
| 3   | t <sub>w(MXI2L)</sub> | Pulse duration, MXI2/CLKIN2 low  | 0.45C                             |     | 0.55C                             | ns   |
| 4   | t <sub>t(MXI2)</sub>  | Transition time, MXI2/CLKIN2     |                                   |     | 0.25C or<br>10 <sup>(4)</sup>     | ns   |
| 5   | t <sub>J(MXI2)</sub>  | Period jitter, MXI2/CLKIN2       |                                   |     | 0.02C                             | ns   |

- The reference points for the rise and fall transitions are measured at  $V_{IL}$  MAX and  $V_{IH}$  MIN. C = MXI2/CLKIN2 cycle time in ns. For example, when MXI2/CLKIN2 frequency is 27 MHz use  $C = 37.\overline{037}$  ns.
- $tc(MXI2) = 37.\overline{037}$  ns is the only supported cycle time for MXI2/CLKIN2.
- Whichever is smaller. C = the period of the applied signal. Maintaining transition times as fast as possible is recommended to improve noise immunity on input signals.



Figure 5-8. MXI2/CLKIN2 Timing



## Table 5-7. Switching Characteristics Over Recommended Operating Conditions for CLKOUT1<sup>(1)</sup> (see Figure 5-9)

| NO  |                                | PARAMETER                                    |                      | DM355 |       |      |  |
|-----|--------------------------------|----------------------------------------------|----------------------|-------|-------|------|--|
| NO. | PARAMETER                      |                                              | MIN                  | TYP   | MAX   | UNIT |  |
| 1   | t <sub>C(CLKOUT1)</sub>        | Cycle time, CLKOUT1                          | t <sub>c(MXI1)</sub> |       |       | ns   |  |
| 2   | t <sub>w(CLKOUT1H)</sub>       | Pulse duration, CLKOUT1 high                 | 0.45P                |       | 0.55P | ns   |  |
| 3   | t <sub>w(CLKOUT1L)</sub>       | Pulse duration, CLKOUT1 low                  | 0.45P                |       | 0.55P | ns   |  |
| 4   | t <sub>t(CLKOUT1)</sub>        | Transition time, CLKOUT1                     |                      |       | 0.05P | ns   |  |
| 5   | t <sub>d(MXI1H-CLKOUT1H)</sub> | Delay time, MXI1/CLKIN1 high to CLKOUT1 high | 1                    |       | 8     | ns   |  |
| 6   | t <sub>d(MXI1L-CLKOUT1L)</sub> | Delay time, MXI1/CLKIN1I low to CLKOUT1 low  | 1                    |       | 8     | ns   |  |

- (1) The reference points for the rise and fall transitions are measured at  $V_{OL}$  MAX and  $V_{OH}$ MIN.
- (2) P = 1/CLKOUT1 clock frequency in nanoseconds (ns). For example, when CLKOUT1 frequency is 24 MHz use P = 41.5 ns.



Figure 5-9. CLKOUT1 Timing

Table 5-8. Switching Characteristics Over Recommended Operating Conditions for CLKOUT2<sup>(1)</sup> (see Figure 5-10)

| NO  | PARAMETER                      |                                              |                         | DM355 |       |      |  |
|-----|--------------------------------|----------------------------------------------|-------------------------|-------|-------|------|--|
| NO. |                                |                                              | MIN                     | TYP   | MAX   | UNIT |  |
| 1   | t <sub>C(CLKOUT2)</sub>        | Cycle time, CLKOUT2                          | t <sub>c(MXI1)</sub> /3 |       |       |      |  |
| 2   | t <sub>w(CLKOUT2H)</sub>       | Pulse duration, CLKOUT2 high                 | 0.45P                   |       | 0.55P | ns   |  |
| 3   | t <sub>w(CLKOUT2L)</sub>       | Pulse duration, CLKOUT2 low                  | 0.45P                   |       | 0.55P | ns   |  |
| 4   | t <sub>t(CLKOUT2)</sub>        | Transition time, CLKOUT2                     |                         |       | 0.05P | ns   |  |
| 5   | t <sub>d(MXI1H-CLKOUT2H)</sub> | Delay time, MXI1/CLKIN1 high to CLKOUT2 high | 1                       |       | 8     | ns   |  |
| 6   | t <sub>d(MXI1L-CLKOUT2L)</sub> | Delay time, MXI1/CLKIN1 low to CLKOUT2 low   | 1                       |       | 8     | ns   |  |

- (1) The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub>MIN.
- (2) P = 1/CLKOUT2 clock frequency in nanoseconds (ns). For example, when CLKOUT2 frequency is 8 MHz use P = 125 ns.



Figure 5-10. CLKOUT2 Timing

Table 5-9. Switching Characteristics Over Recommended Operating Conditions for CLKOUT3<sup>(1)</sup> (see

- (1) The reference points for the rise and fall transitions are measured at  $V_{OL}$  MAX and  $V_{OH}$ MIN.
- (2) P = 1/CLKOUT3 clock frequency in nanoseconds (ns). For example, when CLKOUT3 frequency is 3 MHz use P = 333.3 ns.



# Table 5-9. Switching Characteristics Over Recommended Operating Conditions for CLKOUT3 <sup>(1)</sup> (see Figure 5-11 ) (continued)

### **Figure 5-11)**

| NO  | PARAMETER                      |                                            |                         | DM355 |       |      |  |
|-----|--------------------------------|--------------------------------------------|-------------------------|-------|-------|------|--|
| NO. |                                |                                            | MIN                     | TYP   | MAX   | UNIT |  |
| 1   | t <sub>C(CLKOUT3)</sub>        | Cycle time, CLKOUT3                        | t <sub>c(MXI1)</sub> /8 |       |       |      |  |
| 2   | t <sub>w(CLKOUT3H)</sub>       | Pulse duration, CLKOUT3 high               | 0.45P                   |       | 0.55P | ns   |  |
| 3   | t <sub>w(CLKOUT3L)</sub>       | Pulse duration, CLKOUT3 low                | 0.45P                   |       | 0.55P | ns   |  |
| 4   | t <sub>t(CLKOUT3)</sub>        | Transition time, CLKOUT3                   |                         |       | 0.05P | ns   |  |
| 5   | t <sub>d(MXI2H-CLKOUT3H)</sub> | Delay time, CLKIN/MXI high to CLKOUT3 high | 1                       |       | 8     | ns   |  |
| 6   | t <sub>d(MXI2L-CLKOUT3L)</sub> | Delay time, CLKIN/MXI low to CLKOUT3 low   | 1                       |       | 8     | ns   |  |



Figure 5-11. CLKOUT3 Timing



### 5.6 General-Purpose Input/Output (GPIO)

The GPIO peripheral provides general-purpose pins that can be configured as either inputs or outputs. When configured as an output, a write to an internal register can control the state driven on the output pin. When configured as an input, the state of the input is detectable by reading the state of an internal register. In addition, the GPIO peripheral can produce CPU interrupts and EDMA events in different interrupt/event generation modes. The GPIO peripheral provides generic connections to external devices. The GPIO pins are grouped into banks of 16 pins per bank (i.e., bank 0 consists of GPIO [0:15]). There are a total of 7 GPIO banks in the DM355, because the DM355 has 104 GPIOs.

The DM355 GPIO peripheral supports the following:

- Up to 104 3.3v GPIO pins, GPIO[103:0]
- Interrupts:
  - Up to 10 unique GPIO[9:0] interrupts from Bank 0
  - Up to 7 GPIO (bank aggregated) interrupt signals, one from each of the 7 banks of GPIOs
  - Interrupts can be triggered by rising and/or falling edge, specified for each interrupt capable GPIO signal
- · DMA events:
  - Up to 10 unique GPIO DMA events from Bank 0
  - Up to 7 GPIO (bank aggregated) DMA event signals, one from each of the 7 banks of GPIOs
- Set/clear functionality: Firmware writes 1 to corresponding bit position(s) to set or to clear GPIO signal(s). This allows multiple firmware processes to toggle GPIO output signals without critical section protection (disable interrupts, program GPIO, re-enable interrupts, to prevent context switching to anther process during GPIO programming).
- Separate Input/Output registers
- Output register in addition to set/clear so that, if preferred by firmware, some GPIO output signals can be toggled by direct write to the output register(s).
- Output register, when read, reflects output drive status. This, in addition to the input register reflecting
  pin status and open-drain I/O cell, allows wired logic be implemented.

For more detailed information on GPIOs, see the *TMS320DM35x Digital Media System-on-Chip (DMSoC)* General-Purpose Input/Output (GPIO) Reference Guide (literature number SPRUEE6).

### 5.6.1 GPIO Peripheral Input/Output Electrical Data/Timing

Table 5-10. Timing Requirements for GPIO Inputs (see Figure 5-12)

| NO. | PARAMETER                                      |     | DM355 |      |  |
|-----|------------------------------------------------|-----|-------|------|--|
| NO. | FARAMETER                                      | MIN | MAX   | UNIT |  |
| 1   | $t_{w(\text{GPIH})}$ Pulse duration, GPIx high | 52  |       | ns   |  |
| 2   | t <sub>w(GPIL)</sub> Pulse duration, GPIx low  | 52  |       | ns   |  |

Table 5-11. Switching Characteristics Over Recommended Operating Conditions for GPIO Outputs (see Figure 5-12)

| NO. | PARAMETER                                      | DM                | UNIT |      |
|-----|------------------------------------------------|-------------------|------|------|
|     | PARAMETER                                      | MIN               | MAX  | UNII |
| 3   | t <sub>w(GPOH)</sub> Pulse duration, GPOx high | 26 <sup>(1)</sup> |      | ns   |
| 4   | t <sub>w(GPOL)</sub> Pulse duration, GPOx low  | 26 <sup>(1)</sup> |      | ns   |

(1) This parameter value should not be used as a maximum performance specification. Actual performance of back-to-back accesses of the GPIO is dependent upon internal bus activity.





Figure 5-12. GPIO Port Timing

### 5.6.2 GPIO Peripheral External Interrupts Electrical Data/Timing

Table 5-12. Timing Requirements for External Interrupts/EDMA Events<sup>(1)</sup> (see Figure 5-13)

| NO. | PARAMETER                                                        |     | DM355 |      |  |
|-----|------------------------------------------------------------------|-----|-------|------|--|
|     | PARAMETER                                                        | MIN | MAX   | UNIT |  |
| 1   | t <sub>w(ILOW)</sub> Width of the external interrupt pulse low   | 52  |       | ns   |  |
| 2   | t <sub>w(IHIGH)</sub> Width of the external interrupt pulse high | 52  |       | ns   |  |

(1) The pulse width given is sufficient to generate an interrupt or an EDMA event. However, if a user wants to have DM355 to recognize the GPIO changes through software polling of the GPIO register, the GPIO duration must be extended to allow DM355 enough time to access the GPIO register through the internal bus.



Figure 5-13. GPIO External Interrupt Timing



### 5.7 External Memory Interface (EMIF)

DM355 supports several memory and external device interfaces, including:

- Asynchronous EMIF (AEMIF) for interfacing to SRAM.
  - OneNAND flash memories
  - NAND flash memories
- DDR2/mDDR Memory Controller for interfacing to SDRAM.

### 5.7.1 Asynchronous EMIF (AEMIF)

The EMIF supports the following features:

- SRAM, etc. on up to 2 asynchronous chip selects addressable up to 64KB each
- Supports 8-bit or 16-bit data bus widths
- Programmable asynchronous cycle timings
- · Supports extended wait mode
- Supports Select Strobe mode

### 5.7.1.1 NAND (NAND, SmartMedia, xD)

The NAND features of the EMIF are as follows:

- · NAND flash on up to 2 asynchronous chip selects
- 8 and 16-bit data bus widths
- Programmable cycle timings
- Performs 1-bit and 4-bit ECC calculation
- NAND Mode also supports SmartMedia/SSFDC (Solid State Floppy Disk Controller) and xD memory cards

### 5.7.1.2 OneNAND

The OneNAND features supported are as follows.

- NAND flash on up to 2 asynchronous chip selects
- · Only 16-bit data bus widths
- Supports asynchronous writes and reads
- Supports synchronous reads with continuous linear burst mode (Does not support synchronous reads with wrap burst modes)
- · Programmable cycle timings for each chip select in asynchronous mode



### 5.7.1.3 AEMIF Electrical Data/Timing

Table 5-13. Timing Requirements for Asynchronous Memory Cycles for AEMIF Module<sup>(1)</sup> (see Figure 5-14 and Figure 5-15)

| NO |                                   | DADAMETED                                          |                 | DM355 |     | LINUT |  |
|----|-----------------------------------|----------------------------------------------------|-----------------|-------|-----|-------|--|
| •  |                                   | PARAMETER                                          | MIN             | Nom   | MAX | UNIT  |  |
|    |                                   | READS and WRI                                      | ITES            |       |     | ·     |  |
| 2  | t <sub>w(EM_WAIT)</sub>           | Pulse duration, EM_WAIT assertion and deassertion  | 2E              |       |     | ns    |  |
|    |                                   | READS                                              |                 |       |     |       |  |
| 12 | t <sub>su(EMDV-EMOEH)</sub>       | Setup time, EM_D[15:0] valid before EM_OE high     | 5               |       |     | ns    |  |
| 13 | t <sub>h(EMOEH-EMDIV)</sub>       | Hold time, EM_D[15:0] valid after EM_OE high       | 0               |       |     | ns    |  |
| 14 | t <sub>su</sub><br>(EMOEL-EMWAIT) | Setup time EM_WAIT asserted before EM_OE high (2)  |                 | 4E    |     | ns    |  |
|    |                                   | READS (OneNAND Synchror                            | ous Burst Read) |       |     |       |  |
| 30 | t <sub>su(EMDV-EMCLKH)</sub>      | Setup time, EM_D[15:0] valid before EM_CLK high    | 4               |       |     | ns    |  |
| 31 | t <sub>h(EMCLKH-EMDIV)</sub>      | Hold time, EM_D[15:0] valid after EM_CLK high      | 4               |       |     | ns    |  |
|    |                                   | WRITES                                             |                 |       |     |       |  |
| 28 | t <sub>su</sub><br>(EMWEL-EMWAIT) | Setup time, EM_WAIT asserted before EM_WE high (2) |                 | 4E    |     | ns    |  |

<sup>(1)</sup> E = PLLC1 SYSCLK2 period in ns. SYSCLK2 is the EMIF peripheral clock. SYSCLK2 is one-fourth the PLLC output clock. For example, when PLLC output clock = 432 MHz, E = 9.259 ns. See Section 3.5 for more information.

Table 5-14. Switching Characteristics Over Recommended Operating Conditions for Asynchronous Memory Cycles for AEMIF Module<sup>(1)</sup> (2) (3) (see Figure 5-14 and Figure 5-15)

| NO  |                              | DADAMETED                                                |           | DM355                      |     | UNI |
|-----|------------------------------|----------------------------------------------------------|-----------|----------------------------|-----|-----|
| NO. |                              | PARAMETER                                                | MIN       | Nom                        | MAX | Т   |
|     |                              | READS a                                                  | nd WRITES |                            |     | •   |
| 1   | t <sub>d(TURNAROUND)</sub>   | Turn around time                                         |           | (TA)*E                     |     | ns  |
|     |                              | RE                                                       | ADS       | ·                          |     |     |
|     |                              | EMIF read cycle time (EW = 0)                            |           | (RS+RST+RH)*E              |     | ns  |
| 3   | t <sub>c(EMRCYCLE)</sub>     | EMIF read cycle time (EW = 1)                            |           | (RS+RST+RH+(EWC*<br>16))*E |     | ns  |
| 4   |                              | Output setup time, EM_CE[1:0] low to EM_OE low (SS = 0)  |           | (RS)*E                     |     | ns  |
| 4   | <sup>t</sup> su(EMCEL-EMOEL) | Output setup time, EM_CE[1:0] low to EM_OE low (SS = 1)  |           | 0                          |     | ns  |
| _   | t <sub>h</sub> (EMOEH-EMCEH) | Output hold time, EM_OE high to EM_CE[1:0] high (SS = 0) |           | (RH)*E                     |     | ns  |
| 5   |                              | Output hold time, EM_OE high to EM_CE[1:0] high (SS = 1) |           | 0                          |     | ns  |

<sup>(1)</sup> TA = Turn around, RS = Read setup, RST = Read strobe, RH = Read hold, WS = Write setup, WST = Write strobe, WH = Write hold, MEWC = Maximum external wait cycles. These parameters are programmed via the Asynchronous Bank and Asynchronous Wait Cycle Configuration Registers. These support the following range of values: TA[4-1], RS[16-1], RST[64-1], RH[8-1], WS[16-1], WST[64-1], WH[8-1], and MEW[1-256]. See the TMS320DM355 DMSoC Asynchronous External Memory Interface (EMIF) User's Guide (literature number SPRUED1) for more information.

<sup>(2)</sup> Setup before end of STROBE phase (if no extended wait states are inserted) by which EM\_WAIT must be asserted to add extended wait states. Figure 5-16 and Figure 5-17 describe EMIF transactions that include extended wait states inserted during the STROBE phase. However, cycles inserted as part of this extended wait period should not be counted; the 4E requirement is to the start of where the HOLD phase would begin if there were no extended wait cycles.

<sup>(2)</sup> E = PLLC1 SYSCLK2 period in ns. SYSCLK2 is the EMIF peripheral clock. SYSCLK2 is one-fourth the PLLC output clock. For example, when PLLC output clock = 432 MHz, E = 9.259 ns. See Section 3.5 for more information

<sup>(3)</sup> EWC = external wait cycles determined by EM\_WAIT input signal. EWC supports the following range of values EWC[256-1]. Note that the maximum wait time before timeout is specified by bit field MEWC in the Asynchronous Wait Cycle Configuration Register. See the TMS320DM355 DMSoC Asynchronous External Memory Interface (EMIF) User's Guide (literature number SPRUED1) for more information.



## Table 5-14. Switching Characteristics Over Recommended Operating Conditions for Asynchronous Memory Cycles for AEMIF Module <sup>(1)</sup> <sup>(2)</sup> (see Figure 5-14 and Figure 5-15) (continued)

|     |                                       | Cycles for AEMIF Module (1) (2) (3) (se                                              | 3                  | DM355                      |      | UNI     |
|-----|---------------------------------------|--------------------------------------------------------------------------------------|--------------------|----------------------------|------|---------|
| NO. |                                       | PARAMETER                                                                            | MIN                | Nom                        | MAX  | T       |
| 6   | t <sub>su(EMBAV-EMOEL)</sub>          | Output setup time, EM_BA[1:0] valid to EM_OE low                                     |                    | (RS)*E                     |      | ns      |
| 7   | t <sub>h(EMOEH-EMBAIV)</sub>          | Output hold time, EM_OE high to EM_BA[1:0] invalid                                   |                    | (RH)*E                     |      | ns      |
| 8   | t <sub>su(EMBAV-EMOEL)</sub>          | Output setup time, EM_A[13:0] valid to EM_OE low                                     |                    | (RS)*E                     |      | ns      |
| 9   | t <sub>h(EMOEH-EMAIV)</sub>           | Output hold time, EM_OE high to EM_A[13:0] invalid                                   |                    | (RH)*E                     |      | ns      |
| 40  |                                       | EM_OE active low width (EW = 0)                                                      |                    | (RST)*E                    |      | ns      |
| 10  | t <sub>w(EMOEL)</sub>                 | EM_OE active low width (EW = 1)                                                      |                    | (RST+(EWC*16))*E           |      | ns      |
| 11  | t <sub>d(EMWAITH</sub> -<br>EMOEH)    | Delay time from EM_WAIT deasserted to EM_OE high                                     |                    | 4E                         |      | ns      |
|     |                                       | READS (OneNAND Sync                                                                  | hronous Burst Re   | ead) <sup>(4)</sup>        |      |         |
| 32  | f <sub>c(EM_CLK)</sub>                | Frequency, EM_CLK                                                                    | 1                  |                            | 66   | MH<br>z |
| 33  | t <sub>c(EM_CLK)</sub>                | Cycle time, EM_CLK                                                                   | 15                 |                            | 1000 | ns      |
| 34  | t <sub>su(EM_ADVV</sub> -<br>EM_CLKH) | Output setup time, EM_ADV valid before EM_CLK high                                   | 5                  |                            |      | ns      |
| 35  | t <sub>h(EM_CLKH</sub> -<br>EM_ADVIV) | Output hold time, EM_CLK high to EM_ADV invalid                                      | 6                  |                            |      | ns      |
| 36  | t <sub>su(EM_AV-</sub><br>EM_CLKH)    | Output setup time, EM_A[13:0]/EM_BA[1] valid before EM_CLK high                      | 5                  |                            |      | ns      |
| 37  | t <sub>h(EM_CLKH</sub> -<br>EM_AIV)   | Output hold time, EM_CLK high to EM_A[13:0]/EM_BA[1] invalid                         | 6                  |                            |      | ns      |
| 38  | t <sub>w(EM_CLKH)</sub>               | Pulse duration, EM_CLK high                                                          | $t_{c(EM\_CLK)}/3$ |                            |      | ns      |
| 39  | t <sub>w(EM_CLKL)</sub>               | Pulse duration, EM_CLK low                                                           | $t_{c(EM\_CLK)}/3$ |                            |      | ns      |
|     | ,                                     | WRIT                                                                                 | ΓES                |                            |      |         |
|     |                                       | EMIF write cycle time (EW = 0)                                                       |                    | (WS+WST+WH)*E              |      | ns      |
| 15  | t <sub>c(EMWCYCLE)</sub>              | EMIF write cycle time (EW = 1)                                                       |                    | (WS+WST+WH+(EW<br>C*16))*E |      | ns      |
| 16  | t                                     | Output setup time, $\overline{EM\_CE[1:0]}$ low to $\overline{EM\_WE}$ low (SS = 0)  |                    | (WS)*E                     |      | ns      |
| 10  | t <sub>su</sub> (EMCEL-EMWEL)         | Output setup time, EM_CE[1:0] low to EM_WE low (SS = 1)                              |                    | 0                          |      | ns      |
| 17  | t                                     | Output hold time, $\overline{EM\_WE}$ high to $\overline{EM\_CE[1:0]}$ high (SS = 0) |                    | (WH)*E                     |      | ns      |
| .,  | t <sub>h</sub> (EMWEH-EMCEH)          | Output hold time, EM_WE high to EM_CE[1:0] high (SS = 1)                             |                    | 0                          |      | ns      |
| 20  | t <sub>su(EMBAV-EMWEL)</sub>          | Output setup time, EM_BA[1:0] valid to EM_WE low                                     |                    | (WS)*E                     |      | ns      |
| 21  | t <sub>h(EMWEH-EMBAIV)</sub>          | Output hold time, EM_WE high to EM_BA[1:0] invalid                                   |                    | (WH)*E                     |      | ns      |
| 22  | t <sub>su(EMAV-EMWEL)</sub>           | Output setup time, EM_A[13:0] valid to EM_WE low                                     |                    | (WS)*E                     |      | ns      |
| 23  | t <sub>h(EMWEH-EMAIV)</sub>           | Output hold time, EM_WE high to EM_A[13:0] invalid                                   |                    | (WH)*E                     |      | ns      |
| 24  | t (Express)                           | EM_WE active low width (EW = 0)                                                      |                    | (WST)*E                    |      | ns      |
| 24  | t <sub>w(EMWEL)</sub>                 | EM_WE active low width (EW = 1)                                                      |                    | (WST+(EWC*16))*E           |      | ns      |
| 25  | t <sub>d(EMWAITH</sub> -<br>EMWEH)    | Delay time from EM_WAIT deasserted to EM_WE high                                     |                    | 4E                         |      | ns      |

(4) During OneNAND Mode the EM\_CLK is driven by 1/2 PLLC1SYSCLK2 clk.



# Table 5-14. Switching Characteristics Over Recommended Operating Conditions for Asynchronous Memory Cycles for AEMIF Module <sup>(1)</sup> <sup>(2)</sup> (see Figure 5-14 and Figure 5-15) (continued)

| NO  | PARAMETER                   |                                                    |     | DM355  |     |    |  |  |
|-----|-----------------------------|----------------------------------------------------|-----|--------|-----|----|--|--|
| NO. |                             | FARAINETER                                         | MIN | Nom    | MAX | Т  |  |  |
| 26  | t <sub>su(EMDV-EMWEL)</sub> | Output setup time, EM_D[15:0] valid to EM_WE low   |     | (WS)*E |     | ns |  |  |
| 27  | t <sub>h(EMWEH-EMDIV)</sub> | Output hold time, EM_WE high to EM_D[15:0] invalid |     | (WH)*E |     | ns |  |  |



Figure 5-14. Asynchronous Memory Read Timing for EMIF



EM\_OE

Figure 5-15. Asynchronous Memory Write Timing for EMIF



Figure 5-16. EM\_WAIT Read Timing Requirements





Figure 5-17. EM\_WAIT Write Timing Requirements



Figure 5-18. Synchronous OneNAND Flash Read Timing



### 5.7.2 DDR2/mDDR Memory Controller

The DDR2 / mDDR Memory Controller is a dedicated interface to DDR2 / mDDR SDRAM. It supports JESD79D-2A standard compliant DDR2 SDRAM devices and compliant Mobile DDR SDRAM devices. DDR2 / mDDR SDRAM plays a key role in a DM355-based system. Such a system is expected to require a significant amount of high-speed external memory for all of the following functions:

- Buffering of input image data from sensors or video sources
- Intermediate buffering for processing/resizing of image data in the VPFE
- · Numerous OSD display buffers
- Intermediate buffering for large raw Bayer data image files while performing image processing functions
- · Buffering for intermediate data while performing video encode and decode functions
- Storage of executable code for the ARM

The DDR2 / mDDR Memory Controller supports the following features:

- JESD79D-2A standard compliant DDR2 SDRAM
- Mobile DDR SDRAM
- 256 MByte memory space
- · Data bus width 16 bits
- CAS latencies:
  - DDR2: 2, 3, 4, and 5
  - mDDR: 2 and 3
- Internal banks:
  - DDR2: 1, 2, 4, and 8mDDR: 1, 2, and 4
- Burst length: 8
- Burst type: sequential
- 1 CS signal
- Page sizes: 256, 512, 1024, and 2048
- SDRAM autoinitialization
- Self-refresh mode
- Partial array self-refresh (for mDDR)
- · Power down mode
- Prioritized refresh
- · Programmable refresh rate and backlog counter
- · Programmable timing parameters
- Little endian

For details on the DDR2 Memory Controller, refer to TMS320DM35x Digital Media System-on-Chip (DMSoC) DDR2/mDDR Memory Controller Reference Guide (literature number SPRUEH7).

### 5.7.2.1 DDR2/mDDR Memory Controller Electrical Data/Timing

The Implementing DDR2/mDDR PCB Layout on the TMS320DM35x DMSoC Application Report (literature number SPRAAR3) specifies a complete DDR2 and mDDR interface solution for the DM355 as well as a list of compatible DDR2/mDDR devices. TI has performed the simulation and system characterization to ensure all DDR2 and mDDR interface timings in this solution are met.

TI only supports board designs that follow the guidelines outlined in the *Implementing DDR2/mDDR PCB Layout on the TMS320DM35x DMSoC* Application Report (literature number SPRAAR3).



### 5.8 MMC/SD

The DM355 includes two separate MMC/SD Controllers which are compliant with MMC V3.31, Secure Digital Part 1 Physical Layer Specification V1.1 and Secure Digital Input Output (SDIO) V1.0 specifications.

The DM355 MMC/SD Controller has following features:

- MultiMediaCard (MMC).
- Secure Digital (SD) Memory Card.
- MMC/SD protocol support.
- · SDIO protocol support.
- Programmable clock frequency.
- 256 bit Read/Write FIFO to lower system overhead.
- Slave EDMA transfer capability.

The DM355 MMC/SD Controller does not support SPI mode.

### 5.8.1 MMC/SD Electrical Data/Timing

Table 5-15. Timing Requirements for MMC/SD Module (see Figure 5-20 and Figure 5-22)

|     |                            |                                              |                    | DM355 |                  |     |      |
|-----|----------------------------|----------------------------------------------|--------------------|-------|------------------|-----|------|
| NO. | PARAMETER                  |                                              | FAST               | MODE  | STANDARD<br>MODE |     | UNIT |
|     |                            |                                              | MIN                | MAX   | MIN              | MAX |      |
| 1   | t <sub>su(CMDV-CLKH)</sub> | Setup time, SD_CMD valid before SD_CLK high  | 6                  |       | 5                |     | ns   |
| 2   | t <sub>h(CLKH-CMDV)</sub>  | Hold time, SD_CMD valid after SD_CLK high    | 2.5 <sup>(1)</sup> |       | 5                |     | ns   |
| 3   | t <sub>su(DATV-CLKH)</sub> | Setup time, SD_DATx valid before SD_CLK high | 6                  |       | 5                |     | ns   |
| 4   | t <sub>h(CLKH-DATV)</sub>  | Hold time, SD_DATx valid after SD_CLK high   | 2.5                |       | 5                |     | ns   |

<sup>(1)</sup> For this parameter, you may include margin in your board design so that the toh = 2.5 ns of the MMC/SD device is not degraded at the DM355 input pin.

Table 5-16. Switching Characteristics Over Recommended Operating Conditions for MMC/SD Module (see Figure 5-19 through Figure 5-22)

|     |                          |                                              |      |      | DM355         |     |      |  |
|-----|--------------------------|----------------------------------------------|------|------|---------------|-----|------|--|
| NO. | PARAMETER                |                                              | FAST | MODE | STANDARD MODE |     | UNIT |  |
|     |                          |                                              | MIN  | MAX  | MIN           | MAX |      |  |
| 7   | f <sub>(CLK)</sub>       | Operating frequency, SD_CLK                  | 0    | 50   | 0             | 25  | MHz  |  |
| 8   | f <sub>(CLK_ID)</sub>    | Identification mode frequency, SD_CLK        | 0    | 400  | 0             | 400 | KHz  |  |
| 9   | t <sub>W(CLKL)</sub>     | Pulse width, SD_CLK low                      | 7    |      | 10            |     | ns   |  |
| 10  | t <sub>W(CLKH)</sub>     | Pulse width, SD_CLK high                     | 7    |      | 10            |     | ns   |  |
| 11  | t <sub>r(CLK)</sub>      | Rise time, SD_CLK                            |      | 3    |               | 10  | ns   |  |
| 12  | t <sub>f(CLK)</sub>      | Fall time, SD_CLK                            |      | 3    |               | 10  | ns   |  |
| 13  | t <sub>d(CLKL-CMD)</sub> | Delay time, SD_CLK low to SD_CMD transition  | -7.5 | 4    | -7.5          | 14  | ns   |  |
| 14  | t <sub>d(CLKL-DAT)</sub> | Delay time, SD_CLK low to SD_DATx transition | -7.5 | 4    | -7.5          | 14  | ns   |  |





Figure 5-19. MMC/SD Host Command Timing



Figure 5-20. MMC/SD Card Response Timing



Figure 5-21. MMC/SD Host Write Timing



Figure 5-22. MMC/SD Host Read and Card CRC Status Timing



### 5.9 Video Processing Sub-System (VPSS) Overview

The DM355 contains a Video Processing Sub-System (VPSS) that provides an input interface (Video Processing Front End or VPFE) for external imaging peripherals such as image sensors, video decoders, etc.; and an output interface (Video Processing Back End or VPBE) for display devices, such as analog SDTV displays, digital LCD panels, HDTV video encoders, etc.

In addition to these peripherals, there is a set of common buffer memory and DMA control to ensure efficient use of the DDR2 burst bandwidth. The shared buffer logic/memory is a unique block that is tailored for seamlessly integrating the VPSS into an image/video processing system. It acts as the primary source or sink to all the VPFE and VPBE modules that are either requesting or transferring data from/to DDR2. In order to efficiently utilize the external DDR2 bandwidth, the shared buffer logic/memory interfaces with the DMA system via a high bandwidth bus (64-bit wide). The shared buffer logic/memory also interfaces with all the VPFE and VPBE modules via a 128-bit wide bus. The shared buffer logic/memory (divided into the read & write buffers and arbitration logic) is capable of performing the following functions. It is imperative that the VPSS utilize DDR2 bandwidth efficiently due to both its large bandwidth requirements and the real-time requirements of the VPSS modules. Because it is possible to configure the VPSS modules in such a way that DDR2 bandwidth is exceeded, a set of user accessible registers is provided to monitor overflows or failures in data transfers.

### 5.9.1 Video Processing Front-End (VPFE)

The VPFE or Video Processing Front-End block is comprised of the CCD Controller (CCDC), Image Pipe (IPIPE), and Hardware 3A Statistic Generator (H3A). These modules are described in the sections that follow.

### 5.9.1.1 CCD Controller (CCDC)

The CCDC is responsible for accepting raw (unprocessed) image/video data from a sensor (CMOS or CCD). In addition, the CCDC can accept YUV video data in numerous formats, typically from so-called video decoder devices. In the case of raw inputs, the CCDC output requires additional image processing to transform the raw input image to the final processed image. This processing can be done either on-the-fly in the Preview Engine hardware ISP or in software on the ARM and MPEG4/JPEG coprocessor subsystems. In parallel, raw data input to the CCDC can also used for computing various statistics (3A, Histogram) to eventually control the image/video tuning parameters. The CCDC is programmed via control and parameter registers. DM355 performance is enhanced by its dedicated hard-wired MPEG4/JPEG coprocessor (MJCP). The MJCP performs all the computational operations required for JPEG and MPEG4 compression. These operations can be invoked using the xDM (xDIAS for Digital Media) APIs. For more information, refer to the *xDIAS-DM* (*xDIAS* for Digital Media) User's Guide (literature number SPRUEC8). The following features are supported by the CCDC module.

- Support for conventional Bayer pattern.
- Generates HD/VD timing signals and field ID to an external timing generator or can synchronize to the external timing generator.
- Support for progressive and interlaced sensors (hardware support for up to 2 fields and firmware support for higher number of fields, typically 3-, 4-, and 5-field sensors).
- Support for up to 75-MHZ sensor pixel clock if H3A is not used, otherwise the pixel clock must be less than 67.5 MHZ
- Support for ITU-R BT.656 standard format, either 8-bit or 16-bit.
- Support for YCbCr 422 format, either 8- or 16-bit with discrete HSYNC and VSYNC signals.
- Support for up to 14-bit input.
- Support for color space conversion
- · Generates optical black clamping signals.
- Support for shutter signal control.
- Support for digital clamping and black level compensation.



- Fault pixel correction based on a lookup table that contains row and column position of the pixel to be corrected.
- Support for program lens shading correction.
- Support for 10-bit to 8-bit A-law compression.
- Support for a low-pass filter prior to writing to SDRAM. If this filter is enabled, 2 pixels each in the left and right edges of each line are cropped from the output.
- Support for generating output to range from 14-bits to 8-bits wide (8-bits wide allows for 50% saving in storage area).
- Support for down sampling via programmable culling patterns.
- Ability to control output to the DDR2 via an external write enable signal.
- Support for up to 32K pixels (image size) in both the horizontal and vertical direction.

### 5.9.1.2 IPIPE - Image Pipe

The hardware Image Pipe (IPIPE) is a programmable hardware image processing module that is responsible for transforming raw (unprocessed) image/video data from a sensor (CMOS or CCD) into YCbCr 422 data that is amenable for compression or display. The IPIPE can also be configured to operate in a resize only mode, which allows YCbCr 422 to be resized without applying the processing of every module in the IPIPE. Typically, the output of the IPIPE is used for both video compression and displaying it on an external display device such as a NTSC/PAL analog encoder or a digital LCD. The IPIPE is programmed via control and parameter registers. The following features are supported by the IPIPE.

- The input interface extracts valid raw data from the CCD raw data, and then various modules in IPIPE process the raw CCD data.
- The 2D noise filter module reduces impulse noise in the raw data and adjusts the resolution of the input image.
- The 2D pre-filter adjusts the resolution of the input image and remove line crawl noise.
- The white balance module applies two gain adjustments to the data: a digital gain (total gain) and a white balance gain.
- The Color Filter Array (CFA) interpolation module implements CFA interpolation. The output from the CFA interpolation module is always RGB formatted data.
- The RGB2RGB blending module applies a 3x3 matrix transform to the RGB data generated by the CFA interpolation module.
- The gamma correction module independently applies gamma correction to each RGB component.
   Gamma is implemented using a piece-wise linear interpolation approach with a 512 entry look up table for each color.
- The RGB2YCbCr conversion module applies 3x3 matrix transformation to the RGB data to convert it to YCbCr data. This module also implements offset.
- The 4:2:2 conversion module applies the chroma low pass filter and down samples Cb and Cr, so that IPIPE output data is in YCbCr-4:2:2 format.
- The 2D edge enhancer module improves image clarity with luminance non-linear filter. This module also has contrast and brightness adjustment functions.
- The chroma suppression module reduces faulty-color using luminance (Y) value or high-pass-filtering Y value. The H-resizer and V-resizer modules resize horizontal and vertical image sizes, respectively.
- The output interface module transfers data from IPIPE to SDRAM, in the form of YCbCr-422 or RGB (32bit/16bit).
- The histogram function can record histograms of up to 4 distinct areas into up to 256 bins.
- IPIPE has three different processing paths:
  - Case 1: The CCD raw data directly leads to IPIPE and stores the YCbCr (or RGB) data to SDRAM.
  - Case 2: IPIPE reads CCD raw data and stores the Bayer pattern data after white balance to SDRAM.



 Case 3: IPIPE reads YCbCr-422 data and apply edge enhance, chroma suppression and Resize to output YCbCr (or RGB) data to SDRAM.

### 5.9.1.3 Hardware 3A (H3A)

The H3A module is designed to support the control loops for Auto Focus, Auto White Balance and Auto Exposure by collecting metrics about the imaging/video data. The metrics are to adjust the various parameters for processing the imaging/video data. There are 2 main blocks in the H3A module:

- Auto Focus (AF) engine
- Auto Exposure (AE) Auto White Balance (AWB) engine

The AF engine extracts and filters the red, green, and blue data from the input image/video data and provides either the accumulation or peaks of the data in a specified region. The specified region is a two-dimensional block of data and is referred to as a "paxel" for the case of AF.

The AE/AWB Engine accumulates the values and checks for saturated values in a sub sampling of the video data. In the case of the AE/AWB, the two-dimensional block of data is referred to as a "window". Thus, other than referring them by different names, a paxel and a window are essentially the same thing. However, the number, dimensions, and starting position of the AF paxels and the AE/AWB windows are separately programmable.

The following features are supported by the AF engine:

- Support for input from DDR2 / mDDR SDRAM (in addition to the CCDC port)
- Support for a Peak Mode in a Paxel (a Paxel is defined as a two dimensional block of pixels).
- · Accumulate the maximum Focus Value of each line in a Paxel
- Support for an Accumulation/Sum Mode (instead of Peak mode).
- · Accumulate Focus Value in a Paxel.
- Support for up to 36 Paxels in the horizontal direction and up to 128 Paxels in the vertical direction.
  The number of horizontal paxels is limited by the memory size (and cost), while the vertical number of paxels is not. Therefore, the number of paxels in horizontal direction is smaller than the number of paxels in vertical direction.
- Programmable width and height for the Paxel. All paxels in the frame will be of same size.
- Programmable red, green, and blue position within a 2x2 matrix.
- Separate horizontal start for paxel and filtering.
- Programmable vertical line increments within a paxel.
- Parallel IIR filters configured in a dual-biquad configuration with individual coefficients (2 filters with 11 coefficients each). The filters are intended to compute the sharpness/peaks in the frame to focus on.

The following features are supported by the AE/AWB engine:

- Support for input from DDR2 / mDDR SDRAM (in addition to the CCDC port)
- Accumulate clipped pixels along with all non-saturated pixels
- Support for up to 36 horizontal windows.
- Support for up to 128 vertical windows.
- Programmable width and height for the windows. All windows in the frame will be of same size.
- Separate vertical start co-ordinate and height for a black row of paxels that is different than the remaining color paxels.
- Programmable Horizontal Sampling Points in a window
- Programmable Vertical Sampling Points in a window



### 5.9.1.4 VPFE Electrical Data/Timing

### Table 5-17. Timing Requirements for VPFE PCLK Master/Slave Mode<sup>(1)</sup> (see Figure 5-23)

| NO. | NO. PARAMETER                         |                           | MIN                       | MAX                       | UNIT |    |
|-----|---------------------------------------|---------------------------|---------------------------|---------------------------|------|----|
| 1 t |                                       |                           |                           | 13.33 or P <sup>(2)</sup> | 100  | ns |
| 1   | t <sub>C(PCLK)</sub> Cycle time, PCLK | H3A used                  | 2P + 1                    | 100                       | ns   |    |
| 2   | t <sub>w(PCLKH)</sub>                 | Pulse duration, PCLK high | Pulse duration, PCLK high |                           |      | ns |
| 3   | t <sub>w(PCLKL)</sub>                 | Pulse duration, PCLK low  |                           | 5.7                       |      | ns |
| 4   | t <sub>t(PCLK)</sub>                  | Transition time, PCLK     |                           |                           | 3    | ns |

<sup>(1)</sup> P = 1/SYSCLK4 in nanoseconds (ns). For example, if the SYSCLK4 frequency is 135 MHz, use P = 7.41 ns. See Section 3.5, *Device Clocking*, for more information on the supported clock configurations of the DM355.

(2) Use whichever value is greater.



Figure 5-23. VPFE PCLK Timing

Table 5-18. Timing Requirements for VPFE (CCD) Slave Mode (see Figure 5-24)

| NO  | PARAMETER                            |                                                  | DM355 |     | LINUT |
|-----|--------------------------------------|--------------------------------------------------|-------|-----|-------|
| NO. |                                      | PARAMETER                                        | MIN   | MAX | UNIT  |
| 5   | t <sub>su(CCDV-PCLK)</sub>           | Setup time, CCD valid before PCLK edge           | 3     |     | ns    |
| 6   | t <sub>h(PCLK-CCDV)</sub>            | Hold time, CCD valid after PCLK edge             | 2     |     | ns    |
| 7   | t <sub>su(HDV-PCLK)</sub>            | Setup time, HD valid before PCLK edge            | 3     |     | ns    |
| 8   | t <sub>h(PCLK-HDV)</sub>             | Hold time, HD valid after PCLK edge              | 2     |     | ns    |
| 9   | t <sub>su(VDV-PCLK)</sub>            | Setup time, VD valid before PCLK edge            | 3     |     | ns    |
| 10  | t <sub>h(PCLK-VDV)</sub>             | Hold time, VD valid after PCLK edge              | 2     |     | ns    |
| 11  | t <sub>su(CAM_WEN_FIELDV-PCLK)</sub> | Setup time, CAM_WEN_FIELD valid before PCLK edge | 3     |     | ns    |
| 12  | t <sub>h(CAM_WEN_FIELDV-PCLK)</sub>  | Hold time, C_WEN_FIELD valid after PCLK edge     | 2     |     | ns    |





Figure 5-24. VPFE (CCD) Slave Mode Input Data Timing

Table 5-19. Timing Requirements for VPFE (CCD) Master Mode<sup>(1)</sup> (see Figure 5-25)

| NO. | PARAMETER                            |                                                  |     | DM355 |      |  |
|-----|--------------------------------------|--------------------------------------------------|-----|-------|------|--|
| NO. | PARAMETER                            |                                                  | MIN | MAX   | UNIT |  |
| 15  | t <sub>su(CCDV-PCLK)</sub>           | Setup time, CCD valid before PCLK edge           | 3   |       | ns   |  |
| 16  | t <sub>h(PCLK-CCDV)</sub>            | Hold time, CCD valid after PCLK edge             | 2   |       | ns   |  |
| 23  | t <sub>su(CAM_WEN_FIELDV-PCLK)</sub> | Setup time, CAM_WEN_FIELD valid before PCLK edge | 3   |       | ns   |  |
| 24  | th(PCLK-CAM WEN FIELDV)              | Hold time, CAM_WEN_FIELD valid after PCLK edge   | 2   |       | ns   |  |

(1) The VPFE may be configured to operate in either positive or negative edge clocking mode. When in positive edge clocking mode the rising edge of PCLK is referenced. When in negative edge clocking mode the falling edge of PCLK is referenced.



Figure 5-25. VPFE (CCD) Master Mode Input Data Timing



## Table 5-20. Switching Characteristics Over Recommended Operating Conditions for VPFE (CCD) Master Mode (see Figure 5-26)

| NO. | PARAMETER                                                      | DM  | 355 | LINUT |
|-----|----------------------------------------------------------------|-----|-----|-------|
|     | PARAMETER                                                      | MIN | MAX | UNIT  |
| 18  | t <sub>d(PCLKL-HDIV)</sub> Delay time, PCLK edge to HD invalid | 3   | 11  | ns    |
| 20  | t <sub>d(PCLKL-VDIV)</sub> Delay time, PCLK edge to VD invalid | 3   | 11  | ns    |



Figure 5-26. VPFE (CCD) Master Mode Control Output Data Timing

### 5.9.2 Video Processing Back-End (VPBE)

The Video Processing Back-End of VPBE module is comprised of the On Screen Display (OSD) module and the Video Encoder / Digital LCD Controller (VENC/DLCD).

### 5.9.2.1 On-Screen Display (OSD)

The primary function of the OSD module is to gather and blend video data and display/bitmap data and then pass it to the Video Encoder (VENC) in YCbCr format. The video and display data is read from external DDR2/mDDR memory. The OSD is programmed via control and parameter registers. The following are the primary features that are supported by the OSD.

- Support for two video windows and two OSD bitmapped windows that can be displayed simultaneously (VIDWIN0/VIDWIN1 and OSDWIN0/OSDWIN1).
- Video windows supports YCbCr data in 422 format from external memory, with the ability to interchange the order of the CbCr component in the 32-bit word
- OSD bitmap windows support ½/4/8 bit width index data of color palette
- In addition one OSD bitmap window at a time can be configured to one of the following:
  - YUV422 (same as video data)
  - RGB format data in 16-bit mode (R=5bit, G=6bit, B=5bit)
  - 24-bit mode (each R/G/B=8bit) with pixel level blending with video windows
- Programmable color palette with the ability to select between a RAM/ROM table with support for 256 colors.
- Support for 2 ROM tables, one of which can be selected at a given time
- · Separate enable/disable control for each window
- Programmable width, height, and base starting coordinates for each window
- · External memory address and offset registers for each window
- Support for x2 and x4 zoom in both the horizontal and vertical direction
- Pixel-level blending/transparency/blinking attributes can be defined for OSDWIN0 when OSDWIN1 is configured as an attribute window for OSDWIN0.
- Support for blinking intervals to the attribute window
- Ability to select either field/frame mode for the windows (interlaced/progressive)
- An eight step blending process between the bitmap and video windows
- Transparency support for the bitmap and video data (when a bitmap pixel is zero, there will be no



blending for that corresponding video pixel)

- Ability to resize from VGA to NTSC/PAL (640x480 to 720x576) for both the OSD and video windows
- Horizontal rescaling x1.5 is supported
- Support for a rectangular cursor window and a programmable background color selection.
- · The width, height, and color of the cursor is selectable
- The display priority is: Rectangular-Cursor > OSDWIN1 > OSDWIN0 > VIDWIN1 > VIDWIN0 > background color
- Support for attenuation of the YCbCr values for the REC601 standard.

The following restrictions exist in the OSD module.

- If the vertical resize filter is enabled for either of the video windows, the maximum horizontal window dimension cannot be greater than 720 currently. This is due to the limitation in the size of the line memory.
- It is not possible to use both of the CLUT ROMs at the same time. However, a window can use RAM
  while another uses ROM.

### 5.9.2.2 Video Encoder / Digital LCD Controller (VENC/DLCD)

The VENC/DLCD consists of three major blocks; a) the video encoder that generates analog video output, b) the digital LCD controller that generates digital RGB/YCbCr data output and timing signals, and c) the timing generator.

The video encoder for analog video supports the following features:

- Master Clock Input 27 MHz (x2 Upsampling)
- Programmable Timing Generator
- SDTV Support
  - Composite NTSC-M, PAL-B/D/G/H/I
  - Non-Interlace option
  - CGMS/WSS
  - Line 21 Closed Caption Data Encoding
  - Chroma Low Pass Filter 1.5MHz/3MHz
  - Programmable SC-H phase
- 10-bit Over-Sampling D/A Converter (27MHz)
- · Internal analog video buffer
- Optional 7.5% Pedestal
- 16-235/0-255 Input Amplitude Selectable
- Programmable Luma Delay
- Master/Slave Operation
- Internal Color Bar Generation (75%)

The digital LCD controller supports the following features:

- Programmable DCLK
- Programmable Timing Generator
- Various Output Format
  - YCbCr 16bit
  - YCbCr 8bit
  - ITU-R BT. 656
  - Parallel RGB 16-bit/18-bit
  - Serial 8-bit RGB
- Low Pass Filter for Digital RGB Output



- Master/Slave Operation
- Internal Color Bar Generation (100%/75%)
- YUV/RGB modes support HDTV output (720p/1080i) with 74.25 MHz external clock input

### 5.9.2.3 VPBE Electrical Data/Timing

Table 5-21. Timing Requirements for VPBE CLK Inputs (see Figure 5-27)

| NO  |                         | PARAMETER                       |       | <b>355</b> | UNIT |
|-----|-------------------------|---------------------------------|-------|------------|------|
| NO. |                         | FARAMETER                       | MIN   | MAX        | UNII |
| 1   | t <sub>c(PCLK)</sub>    | Cycle time, PCLK <sup>(1)</sup> | 13.33 | 160        | ns   |
| 2   | t <sub>w(PCLKH)</sub>   | Pulse duration, PCLK high       | 5.7   |            | ns   |
| 3   | t <sub>w(PCLKL)</sub>   | Pulse duration, PCLK low        | 5.7   |            | ns   |
| 4   | t <sub>t(PCLK)</sub>    | Transition time, PCLK           |       | 3          | ns   |
| 5   | t <sub>c(EXTCLK)</sub>  | Cycle time, EXTCLK              | 13.33 | 160        | ns   |
| 6   | t <sub>w(EXTCLKH)</sub> | Pulse duration, EXTCLK high     | 5.7   |            | ns   |
| 7   | t <sub>w(EXTCLKL)</sub> | Pulse duration, EXTCLK low      | 5.7   |            | ns   |
| 8   | t <sub>t(EXTCLK)</sub>  | Transition time, EXTCLK         |       | 3          | ns   |

(1) For timing specifications relating to PCLK see Table 5-17, Timing Requirements for VPFE PCLK Master/Slave Mode.



Figure 5-27. VPBE PCLK and EXTCLK Timing

Table 5-22. Timing Requirements for VPBE Control Input With Respect to PCLK and EXTCLK<sup>(1)</sup> (3) (see Figure 5-28)

| NO. |                               | DADAMETED                                 | DN  | 1355 | UNIT |
|-----|-------------------------------|-------------------------------------------|-----|------|------|
| NO. | O. PARAMETER                  |                                           | MIN | MAX  | UNIT |
| 9   | t <sub>su(VCTLV-VCLKIN)</sub> | Setup time, VCTL valid before VCLKIN edge | 2   |      | ns   |
| 10  | t <sub>h(VCLKIN-VCTLV)</sub>  | Hold time, VCTL valid after VCLKIN edge   | 1   |      | ns   |

<sup>(1)</sup> The VPBE may be configured to operate in either positive or negative edge clocking mode. When in positive edge clocking mode, the rising edge of VCLKIN is referenced. When in negative edge clocking mode, the falling edge of VCLKIN is referenced.

<sup>(2)</sup> VCTL = HSYNC, VSYNC, and FIELD

<sup>(3)</sup> VCLKIN = PCLK or EXTCLK





- A. VCLKIN = PCLK or EXTCLK
- B. VCTL = HSYNC, VSYNC, and FIELD

Figure 5-28. VPBE Input Timing With Respect to PCLK and EXTCLK

Table 5-23. Switching Characteristics Over Recommended Operating Conditions for VPBE Control and Data Output With Respect to PCLK and EXTCLK<sup>(1)</sup> (2) (3) (see Figure 5-29)

| NO. |                                | DM                                       | DM355 |      |      |
|-----|--------------------------------|------------------------------------------|-------|------|------|
|     |                                | PARAMETER                                | MIN   | MAX  | UNIT |
| 11  | t <sub>d(VCLKIN-VCTLV)</sub>   | Delay time, VCLKIN edge to VCTL valid    |       | 13.3 | ns   |
| 12  | t <sub>d(VCLKIN-VCTLIV)</sub>  | Delay time, VCLKIN edge to VCTL invalid  | 2     |      | ns   |
| 13  | t <sub>d(VCLKIN-VDATAV)</sub>  | Delay time, VCLKIN edge to VDATA valid   |       | 13.3 | ns   |
| 14  | t <sub>d(VCLKIN-VDATAIV)</sub> | Delay time, VCLKIN edge to VDATA invalid | 2     |      | ns   |

- (1) The VPBE may be configured to operate in either positive or negative edge clocking mode. When in positive edge clocking mode, the rising edge of VCLKIN is referenced. When in negative edge clocking mode, the falling edge of VCLKIN is referenced.
- (2) VCLKIN = PCLK or EXTCLK
- (3) VCTL = HSYNC, VSYNC, FIELD, and LCD\_OE



- A. VCLKIN = PCLK or EXTCLK
- B. VCTL = HSYNC, VSYNC, FIELD, and LCD OE
- C. VDATA = COUT[7:0], YOUT[7:0], R[7:3], G[7:2], and B[7:3]

Figure 5-29. VPBE Control and Data Output With Respect to PCLK and EXTCLK



Table 5-24. Switching Characteristics Over Recommended Operating Conditions for VPBE Control and Data Output With Respect to VCLK<sup>(1)</sup> (see Figure 5-30)

| NO. |                               | PARAMETER                              |       | 355 | UNIT |
|-----|-------------------------------|----------------------------------------|-------|-----|------|
| NO. |                               | PARAMETER                              | MIN   | MAX | UNII |
| 17  | t <sub>c(VCLK)</sub>          | Cycle time, VCLK                       | 13.33 | 160 | ns   |
| 18  | t <sub>w(VCLKH)</sub>         | Pulse duration, VCLK high              | 5.7   |     | ns   |
| 19  | t <sub>w(VCLKL)</sub>         | Pulse duration, VCLK low               | 5.7   |     | ns   |
| 20  | t <sub>t(VCLK)</sub>          | Transition time, VCLK                  |       | 3   | ns   |
| 21  | t <sub>d(VCLKINH-VCLKH)</sub> | Delay time, VCLKIN high to VCLK high   | 2     | 12  | ns   |
| 22  | t <sub>d(VCLKINL-VCLKL)</sub> | Delay time, VCLKIN low to VCLK low     | 2     | 12  | ns   |
| 23  | t <sub>d(VCLK-VCTLV)</sub>    | Delay time, VCLK edge to VCTL valid    |       | 4   | ns   |
| 24  | t <sub>d(VCLK-VCTLIV)</sub>   | Delay time, VCLK edge to VCTL invalid  | 0     |     | ns   |
| 25  | t <sub>d(VCLK-VDATAV)</sub>   | Delay time, VCLK edge to VDATA valid   |       | 4   | ns   |
| 26  | t <sub>d(VCLK-VDATAIV)</sub>  | Delay time, VCLK edge to VDATA invalid | 0     |     | ns   |

<sup>(1)</sup> The VPBE may be configured to operate in either positive or negative edge clocking mode. When in positive edge clocking mode, the rising edge of VCLK is referenced. When in negative edge clocking mode, the falling edge of VCLK is referenced.

<sup>(2)</sup> VCLKIN = PCLK or EXTCLK. For timing specifications relating to PCLK, see Table 5-17, Timing Requirements for VPFE PCLK Master/Slave Mode.



- A. VCLKIN = PCLK or EXTCLK
- B. VCTL = HSYNC, VSYNC, FIELD, and LCD OE
- C. VDATA = COUT[7:0], YOUT[7:0], R[7:3], G[7:2], and B[7:3]

Figure 5-30. VPBE Control and Data Output Timing With Respect to VCLK

### 5.9.2.4 DAC and Video Buffer Electrical Data/Timing

The DAC and video buffer can be configured in a DAC only configuration or in a DAC and video buffer configuration. In the DAC only configuration the internal video buffer is not used and an external video buffer is attached to the DAC. In the DAC and video buffer configuration, the DAC and internal video buffer are both used and a TV cable may be attached directly to the output of the video buffer. See Figure 5-31 and Figure 5-32 for recommenced circuits for each configuration.







- A. Connect IOUT to a high-impedance video buffer device.
- B. Place capacitors and resistors as close as possible to the DM355.
- C. Configure the VDAC\_CONFIG register in the system control module as follows: DINV = 0, PWD\_GBZ = 1, PWD\_VBUFZ = 0, ACCUP\_EN = X. See the TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number <a href="SPRUFB3">SPRUFB3</a>) and the TMS320DM35x Digital Media System-on-Chip Video Processing Back End (VPBE) Reference Guide (literature number <a href="SPRUF72">SPRUF72</a>) for more information on VDAC\_CONFIG.

Figure 5-31. DAC Only Application Example





- A. Place capacitors and resistors as close as possible to the DM355.
- B. You must use the circuit shown in this diagram. Also you must configure the VDAC\_CONFIG register in the System Control module as follows: TRESB4R4 = 0x3, TRESB4R2 = 0x8, TRESB4R1 = 0x8, TRIMBITS = 0x34, PWD\_BGZ = 1 (power up VREF), SPEED = 1 (faster), TVINT = don't care, PWD\_VBUFZ = 1 (power up video buffer), VREFSET = don't care, ACCUP\_EN = 0 (no A/C coupling), DINV = 1 (invert). See TMS320DM35x Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide (literature number SPRUFB3) and the TMS320DM35x Digital Media System-on-Chip Video Processing Back End (VPBE) Reference Guide (literature number SPRUF72) for more information on the VDAC\_CONFIG register and Video Buffer.
- C. For proper TVOUT voltage, you must connect the pin TVOUT directly to the TV. No A/C coupling capacitor or termination resistor is necessary on your DM355 board. Also, it is assumed that the TV has no internal A/C coupling capacitor but does have an internal termination resistor, as shown in this diagram. TVOUT voltage will range from V<sub>OL(VIDBUF)</sub> to V<sub>OH(VIDBUF)</sub>. See Section 4.3 for the voltage specifications.

Figure 5-32. DAC With Buffer Circuit



### 5.10 USB 2.0

The DM355 USB2.0 peripheral supports the following features:

- USB 2.0 peripheral at speeds high speed (HS: 480 Mb/s) and full speed (FS: 12 Mb/s)
- USB 2.0 host at speeds HS, FS, and low speed (LS: 1.5 Mb/s)
- All transfer modes (control, bulk, interrupt, and isochronous)
- Four Transmit (TX) and four Receive (RX) endpoints in addition to endpoint 0
- FIFO RAM
  - 4K bytes shared by all endpoints.
  - Programmable FIFO size
- Includes a DMA sub-module that supports four TX and four RX channels of CPPI 3.0 DMAs
- RNDIS mode for accelerating RNDIS type protocols using short packet termination over USB
- USB OTG extensions, i.e. session request protocol (SRP) and host negotiation protocol (HNP)

The DM355 USB2.0 peripheral does not support the following features:

- · On-chip charge pump
- High bandwidth ISO mode is not supported (triple buffering)
- RNDIS mode acceleration for USB sizes that are not multiples of 64 bytes
- Endpoint max USB packet sizes that do not conform to the USB 2.0 spec (for FS/LS: 8, 16, 32, 64, and 1023 are defined; for HS: 64, 128, 512, and 1024 are defined)

### 5.10.1 USB2.0 Electrical Data/Timing

Table 5-25. Switching Characteristics Over Recommended Operating Conditions for USB2.0 (see Figure 5-33)

|     |                           |                                                    |      |                       | DM  | 355            |                                       |      |      |
|-----|---------------------------|----------------------------------------------------|------|-----------------------|-----|----------------|---------------------------------------|------|------|
| NO. |                           | PARAMETER                                          |      | LOW SPEED<br>1.5 Mbps |     | SPEED<br>(lbps | HIGH SPEED <sup>(1)</sup><br>480 Mbps |      | UNIT |
|     |                           |                                                    | MIN  | MAX                   | MIN | MAX            | MIN                                   | MAX  |      |
| 1   | t <sub>r(D)</sub>         | Rise time, USB_DP and USB_DM signals (2)           | 75   | 300                   | 4   | 20             | 0.5                                   |      | ns   |
| 2   | t <sub>f(D)</sub>         | Fall time, USB_DP and USB_DM signals (2)           | 75   | 300                   | 4   | 20             | 0.5                                   |      | ns   |
| 3   | t <sub>frfm</sub>         | Rise/Fall time, matching <sup>(3)</sup>            | 80   | 125                   | 90  | 111.11         |                                       |      | %    |
| 4   | $V_{CRS}$                 | Output signal cross-over voltage <sup>(2)</sup>    | 1.3  | 2                     | 1.3 | 2              |                                       |      | V    |
| 5   | t <sub>jr(source)NT</sub> | Source (Host) Driver jitter, next transition       |      | 2                     |     | 2              |                                       |      | ns   |
|     | t <sub>jr(FUNC)NT</sub>   | Function Driver jitter, next transition            |      | 25                    |     | 2              |                                       |      | ns   |
| 6   | t <sub>jr(source)PT</sub> | Source (Host) Driver jitter, paired transition (4) |      | 1                     |     | 1              |                                       |      | ns   |
|     | t <sub>jr(FUNC)PT</sub>   | Function Driver jitter, paired transition          |      | 10                    |     | 1              |                                       |      | ns   |
| 7   | t <sub>w(EOPT)</sub>      | Pulse duration, EOP transmitter                    | 1250 | 1500                  | 160 | 175            |                                       |      | ns   |
| 8   | t <sub>w(EOPR)</sub>      | Pulse duration, EOP receiver                       | 670  |                       | 82  |                |                                       |      | ns   |
| 9   | t <sub>(DRATE)</sub>      | Data Rate                                          |      | 1.5                   |     | 12             |                                       | 480  | Mb/s |
| 10  | Z <sub>DRV</sub>          | Driver Output Resistance                           | _    | _                     | 28  | 49.5           | 40.5                                  | 49.5 | Ω    |

- (1) For more detailed specification information, see the Universal Serial Bus Specification Revision 2.0, Chapter 7. Electrical.
- (2) Low Speed:  $C_L = 200 \text{ pF}$ , Full Speed:  $C_L = 50 \text{ pF}$ , High Speed:  $C_L = 50 \text{ pF}$
- (3)  $t_{frfm} = (t_r/t_f) \times 100$ . [Excluding the first transaction from the Idle state.]
- (4)  $t_{jr} = t_{px(1)} t_{px(0)}$



Figure 5-33. USB2.0 Integrated Transceiver Interface Timing





Figure 5-34. USB Reference Resistor Routing



### 5.11 Universal Asynchronous Receiver/Transmitter (UART)

The DM355 contains 3 separate UART modules (1 with hardware flow control). These modules performs serial-to-parallel conversion on data received from a peripheral device or modem, and parallel-to-serial conversion on data received from the CPU. Each UART also includes a programmable baud rate generator capable of dividing the 24MHz reference clock by divisors from 1 to 65,535 to produce a 16 x clock driving the internal logic. The UART modules support the following features:

- Frequency pre-scale values from 1 to 65,535 to generate appropriate baud rates
- 16-byte storage space for both the transmitter and receiver FIFOs
- Unique interrupts, one for each UART
- · Unique EDMA events, both received and transmitted data for each UART
- 1, 4, 8, or 14 byte selectable receiver FIFO trigger level for autoflow control and DMA
- Programmable auto-rts and auto-cts for autoflow control (supported on UART2)
- Programmable serial data formats
  - 5, 6, 7, or 8-bit characters
  - Even, odd, or no parity bit generation and detection
  - 1, 1.5, or 2 stop bit generation
- · False start bit detection
- · Line break generation and detection
- · Internal diagnostic capabilities
  - Loopback controls for communications link fault isolation
  - Break, parity, overrun, and framing error simulation
- Modem control functions: CTS, RTS (supported on UART2)

### 5.11.1 UART Electrical Data/Timing

Table 5-26. Timing Requirements for UARTx Receive (see Figure 5-35)

| NO. | PARAMETER                                              | DM                   | 355                  | UNIT |
|-----|--------------------------------------------------------|----------------------|----------------------|------|
| NO. | PARAMETER                                              |                      | MAX                  | UNII |
| 4   | $t_{w(URXDB)}$ Pulse duration, receive data bit (RXDn) | 0.99U <sup>(1)</sup> | 1.05U <sup>(1)</sup> | ns   |
| 5   | $t_{w(URXSB)}$ Pulse duration, receive start bit       | 0.99U <sup>(1)</sup> | 1.05U <sup>(1)</sup> | ns   |

<sup>(1)</sup> U = UART baud time = 1/programmed baud rate.

Table 5-27. Switching Characteristics Over Recommended Operating Conditions for UARTx Transmit (see Figure 5-35)

| NO  | PARAMETER -           |                                          | DM3                  | UNIT                 |        |
|-----|-----------------------|------------------------------------------|----------------------|----------------------|--------|
| NO. |                       |                                          | MIN                  | MAX                  | UNIT   |
| 4   | f <sub>(baud)</sub>   | UART0/1 Maximum programmable baud rate   | 1.5                  | 1.5                  | N41.1- |
| 1   |                       | UART2 Maximum programmable baud rate     |                      | 5                    | MHz    |
| 2   | t <sub>w(UTXDB)</sub> | Pulse duration, transmit data bit (TXDn) | U - 2 <sup>(1)</sup> | U + 2 <sup>(1)</sup> | ns     |
| 3   | t <sub>w(UTXSB)</sub> | Pulse duration, transmit start bit       | U - 2 <sup>(1)</sup> | U + 2 <sup>(1)</sup> | ns     |

(1) U = UART baud time = 1/programmed baud rate.



Figure 5-35. UART Transmit/Receive Timing



### 5.12 Serial Port Interface (SPI)

The DM355 contains 3 separate SPI modules. These modules provide a programmable length shift register which allows serial communication with other SPI devices through a 3 or 4 wire interface (Clock, Data In, Data Out, and Enable). The SPI supports the following features:

- Master mode operation
- · 2 chip selects for interfacing to multiple slave SPI devices.
- 3 or 4 wire interface (Clock, Data In, Data Out, and Enable)
- · Unique interrupt for each SPI port
- · Separate DMA events for SPI Receive and Transmit
- 16-bit shift register
- · Receive buffer register
- Programmable character length (2 to 16 bits)
- Programmable SPI clock frequency range
- 8-bit clock prescaler
- Programmable clock phase (delay or no delay)
- Programmable clock polarity

The SPI modules do not support the following features:

- Slave mode. Only Master mode is supported in DM355 (Master mode means that DM355 provides the serial clock).
- GPIO mode. GPIO functionality is supported by the GIO modules for those SPI pins that are multiplexed with GPIO signals.

### 5.12.1 SPI Electrical Data/Timing

Table 5-28. Timing Requirements for SPI (All Modes)<sup>(1)</sup> (see Figure 5-36)

| NO. | DADAMETED                                                            | DM3                   | 55     | LINUT |
|-----|----------------------------------------------------------------------|-----------------------|--------|-------|
|     | PARAMETER                                                            | MIN                   | MAX    | UNIT  |
| 1   | t <sub>c(CLK)</sub> Cycle time, SPI_CLK                              | 37. <del>037</del> ns |        | ns    |
| 2   | t <sub>w(CLKH)</sub> Pulse duration, SPI_CLK high (All Master Modes) | 0.45*T                | 0.55*T | ns    |
| 3   | t <sub>w(CLKL)</sub> Pulse duration, SPI_CLK low (All Master Modes   | 0.45*T                | 0.55*T | ns    |

(1)  $T = t_{c(CLK)} = SPI\_CLK$  period is equal to the SPI module clock divided by a configurable divider.



Figure 5-36. SPI\_CLK Timing



### SPI Master Mode Timings (Clock Phase = 0)

Table 5-29. Timing Requirements for SPI Master Mode [Clock Phase = 0] (1)(see Figure 5-37)

| NO. | PARAMETER                 |                                                                       |                    | DM35     | UNIT |    |
|-----|---------------------------|-----------------------------------------------------------------------|--------------------|----------|------|----|
| NO. |                           | PARAMETER                                                             | MIN                | MAX      | UNIT |    |
| 4   | t <sub>su(DIV-CLKL)</sub> | Setup time, SPI_DI (input) valid before SPI_CLK (output) falling edge | Clock Polarity = 0 | .5P + 3  |      | ns |
| 5   | t <sub>su(DIV-CLKH)</sub> | Setup time, SPI_DI (in put) valid before SPI_CLK (output) rising edge | Clock Polarity = 1 | .5P + 3  |      | ns |
| 6   | t <sub>h(CLKL-DIV)</sub>  | Hold time, SPI_DI (input) valid after SPI_CLK (output) falling edge   | Clock Polarity = 0 | .5P + 3  |      | ns |
| 7   | t <sub>h(CLKH-DIV)</sub>  | Hold time, SPI_DI (input) valid after SPI_CLK (output) rising edge    | Clock Polarity = 1 | 2.5P + 3 |      | ns |

<sup>(1)</sup> P = 1/SYSCLK2 in nanoseconds (ns). For example, if the SYSCLK2 frequency is 135 MHz, use P = 7.41 ns. See Section 3.5, *Device Clocking*, for more information on the supported clock configurations of the DM355.

Table 5-30. Switching Characteristics Over Recommended Operating Conditions for SPI Master Mode [Clock Phase = 0] (see Figure 5-37)

| NO  | NO. PARAMETER                                                                                                      |                                                                         |                    |                     | DM355 |      |
|-----|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|---------------------|-------|------|
| NO. |                                                                                                                    |                                                                         |                    |                     | MAX   | UNIT |
| 8   |                                                                                                                    |                                                                         | -4                 | 5                   | ns    |      |
| 9   | t <sub>d(CLKL-DOV)</sub>                                                                                           | Delay time, SPI_CLK (output) falling edge to SPI_DO (output) transition | Clock Polarity = 1 | -4                  | 5     | ns   |
| 10  | Delay time, SPI_EN[1:0] (output) falling edge to first SPI_CLK (output) rising or falling edge                     |                                                                         |                    | 2P <sup>(1)</sup>   | (1)   | ns   |
| 11  | t <sub>d(CLKH/L-ENH)</sub> Delay time, SPI_CLK (output) rising or falling edge to SPI_EN[1:0] (output) rising edge |                                                                         |                    | P+.5C <sup>(2</sup> | (2)   | ns   |

<sup>(1)</sup> The delay time can be adjusted using the SPI module register C2TDELAY. See the TMS320DM355 DMSoC Serial Peripheral Interface (SPI) User's Guide (literature number SPRUED4).

<sup>(2)</sup> The delay time can be adjusted using the SPI module register T2CDELAY. See the TMS320DM355 DMSoC Serial Peripheral Interface (SPI) User's Guide (literature number SPRUED4).



Figure 5-37. SPI Master Mode External Timing (Clock Phase = 0)



### SPI Master Mode Timings (Clock Phase = 1)

Table 5-31. Timing Requirements for SPI Master Mode [Clock Phase = 1] (see Figure 5-38)

| NO  | PARAMETER                 |                                                                        |                    |         | DM355 |    |  |
|-----|---------------------------|------------------------------------------------------------------------|--------------------|---------|-------|----|--|
| NO. |                           | MIN                                                                    | MAX                | UNIT    |       |    |  |
| 13  | t <sub>su(DIV-CLKL)</sub> | Setup time, SPI_DI (input) valid before SPI_CLK (output) rising edge   | Clock Polarity = 0 | .5P + 3 |       | ns |  |
| 14  | t <sub>su(DIV-CLKH)</sub> | Setup time, SPI_DI (in put) valid before SPI_CLK (output) falling edge | Clock Polarity = 1 | .5P + 3 |       | ns |  |
| 15  | t <sub>h(CLKL-DIV)</sub>  | Hold time, SPI_DI (input) valid after SPI_CLK (output) rising edge     | Clock Polarity = 0 | .5P + 3 |       | ns |  |
| 16  | t <sub>h(CLKH-DIV)</sub>  | Hold time, SPI_DI (input) valid after SPI_CLK (output) falling edge    | Clock Polarity = 1 | .5P + 3 |       | ns |  |

Table 5-32. Switching Characteristics Over Recommended Operating Conditions for SPI Master Mode [Clock Phase = 1] (see Figure 5-38)

| NO  | NO. PARAMETER                                                                                                               |                                                                         |                    |                  | DM355 |      |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|------------------|-------|------|--|
| NO. |                                                                                                                             |                                                                         |                    |                  | MAX   | UNIT |  |
| 17  | t <sub>d(CLKL-DOV)</sub>                                                                                                    | Delay time, SPI_CLK (output) falling edge to SPI_DO (output) transition | Clock Polarity = 0 | -4               | 5     | ns   |  |
| 18  | t <sub>d(CLKH-DOV)</sub>                                                                                                    | Delay time, SPI_CLK (output) rising edge to SPI_DO (output) transition  | Clock Polarity = 1 | -4               | 5     | ns   |  |
| 19  | Delay time, SPI_EN[1:0] (output) falling edge to first SPI_CLK (output) rising or falling edge                              |                                                                         |                    | 2P+.5C           | (1)   | ns   |  |
| 20  | $t_{d(CLKL/H\text{-}DOHz)}  \text{Delay time, SPI\_CLK (output) falling or rising edge to SPI\_DO (output) high impedance}$ |                                                                         |                    | P <sup>(2)</sup> | (2)   | ns   |  |

<sup>(1)</sup> The delay time can be adjusted using the SPI module register C2TDELAY. See the TMS320DM355 DMSoC Serial Peripheral Interface (SPI) User's Guide (literature number SPRUED4).

<sup>(2)</sup> The delay time can be adjusted using the SPI module register T2CDELAY. See the TMS320DM355 DMSoC Serial Peripheral Interface (SPI) User's Guide (literature number SPRUED4).



Figure 5-38. SPI Master Mode External Timing (Clock Phase = 1)



### 5.13 Inter-Integrated Circuit (I2C)

The inter-integrated circuit (I2C) module provides an interface between DM355 and other devices compliant with Philips Semiconductors Inter-IC bus (I<sup>2</sup>C-bus) specification version 2.1 and connected by way of an I<sup>2</sup>C-bus. External components attached to this 2-wire serial bus can transmit/receive up to 8-bit data to/from the DM355 through the I2C module.

### The I2C port supports:

- Compatible with Philips I2C Specification Revision 2.1 (January 2000)
- Fast Mode up to 400 Kbps (no fail-safe I/O buffers)
- Noise Filter to Remove Noise 50 ns or less
- · Seven- and Ten-Bit Device Addressing Modes
- · Master (Transmit/Receive) and Slave (Transmit/Receive) Functionality
- · Events: DMA, Interrupt, or Polling
- Slew-Rate Limited Open-Drain Output Buffers

For more detailed information on the I2C peripheral, see the *TMS320DM35x Digital Media System-on-Chip (DMSoC) Inter-Integrated Circuit (I2C) Peripheral Reference Guide* (literature number <u>SPRUEE0</u>).



#### 5.13.1 I2C Electrical Data/Timing

#### 5.13.1.1 Inter-Integrated Circuits (I2C) Timing

Table 5-33. Timing Requirements for I2C Timings<sup>(1)</sup> (see Figure 5-39)

|     | PARAMETER                  |                                                                               |                  |      |                        |        |      |
|-----|----------------------------|-------------------------------------------------------------------------------|------------------|------|------------------------|--------|------|
| NO. |                            |                                                                               | STANDARD<br>MODE |      | FAST MODE              |        | UNIT |
|     |                            |                                                                               | MIN              | MAX  | MIN                    | MAX    |      |
| 1   | t <sub>c(SCL)</sub>        | Cycle time, SCL                                                               | 10               |      | 2.5                    |        | μS   |
| 2   | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition)          | 4.7              |      | 0.6                    |        | μS   |
| 3   | t <sub>h(SCLL-SDAL)</sub>  | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4                |      | 0.6                    |        | μS   |
| 4   | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                       | 4.7              |      | 1.3                    |        | μS   |
| 5   | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                      | 4                |      | 0.6                    |        | μS   |
| 6   | t <sub>su(SDAV-SCLH)</sub> | Setup time, SDA valid before SCL high                                         | 250              |      | 100 <sup>(2)</sup>     |        | ns   |
| 7   | t <sub>h(SDA-SCLL)</sub>   | Hold time, SDA valid after SCL low (For I <sup>2</sup> C bus™ devices)        | 0(3)             |      | 0(3)                   | 0.9(4) | μS   |
| 8   | t <sub>w(SDAH)</sub>       | Pulse duration, SDA high between STOP and START conditions                    | 4.7              |      | 1.3                    |        | μS   |
| 9   | t <sub>r(SDA)</sub>        | Rise time, SDA                                                                |                  | 1000 | 20 + 0.1C <sub>b</sub> | 300    | ns   |
| 10  | t <sub>r(SCL)</sub>        | Rise time, SCL                                                                |                  | 1000 | 20 + 0.1C <sub>b</sub> | 300    | ns   |
| 11  | t <sub>f(SDA)</sub>        | Fall time, SDA                                                                |                  | 300  | 20 + 0.1C <sub>b</sub> | 300    | ns   |
| 12  | t <sub>f(SCL)</sub>        | Fall time, SCL                                                                |                  | 300  | 20 + 0.1C <sub>b</sub> | 300    | ns   |
| 13  | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition)                     | 4                |      | 0.6                    |        | μS   |
| 14  | t <sub>w(SP)</sub>         | Pulse duration, spike (must be suppressed)                                    |                  |      | 0                      | 50     | ns   |
| 15  | C <sub>b</sub> (5)         | Capacitive load for each bus line                                             |                  | 400  |                        | 400    | pF   |

- (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered
- A Fast-mode  $I^2C$ -bus<sup>TM</sup> device can be used in a Standard-mode  $I^2C$ -bus system, but the requirement  $t_{su(SDA-SCLH)} \ge 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_r$  max +  $t_{su(SDA-SCLH)}$ = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-Bus Specification) before the SCL line is released.
- A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- The maximum  $t_{h(SDA-SCLL)}$  has only to be met if the device does not stretch the low period  $[t_{w(SCLL)}]$  of the SCL signal.  $C_b$  = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.
- (5)



Figure 5-39. I2C Receive Timings



### Table 5-34. Switching Characteristics for I2C Timings<sup>(1)</sup> (see Figure 5-40)

|     |                           |                                                                             | DM355            |     |           |     |      |
|-----|---------------------------|-----------------------------------------------------------------------------|------------------|-----|-----------|-----|------|
| NO. | PARAMETER                 |                                                                             | STANDARD<br>MODE |     | FAST MODE |     | UNIT |
|     |                           |                                                                             | MIN              | MAX | MIN       | MAX |      |
| 16  | t <sub>c(SCL)</sub>       | Cycle time, SCL                                                             | 10               |     | 2.5       |     | μS   |
| 17  | t <sub>d(SCLH-SDAL)</sub> | Delay time, SCL high to SDA low (for a repeated START condition)            | 4.7              |     | 0.6       |     | μS   |
| 18  | t <sub>d(SDAL-SCLL)</sub> | Delay time, SDA low to SCL low (for a START and a repeated START condition) | 4                |     | 0.6       |     | μS   |
| 19  | t <sub>w(SCLL)</sub>      | Pulse duration, SCL low                                                     | 4.7              |     | 1.3       |     | μS   |
| 20  | t <sub>w(SCLH)</sub>      | Pulse duration, SCL high                                                    | 4                |     | 0.6       |     | μS   |
| 21  | t <sub>d(SDAV-SCLH)</sub> | Delay time, SDA valid to SCL high                                           | 250              |     | 100       |     | ns   |
| 22  | t <sub>v(SCLL-SDAV)</sub> | Valid time, SDA valid after SCL low (For I2C devices)                       | 0                |     | 0         | 0.9 | μS   |
| 23  | t <sub>w(SDAH)</sub>      | Pulse duration, SDA high between STOP and START conditions                  | 4.7              |     | 1.3       |     | μS   |
| 28  | t <sub>d(SCLH-SDAH)</sub> | Delay time, SCL high to SDA high (for STOP condition)                       | 4                |     | 0.6       |     | μS   |
| 29  | C <sub>p</sub>            | Capacitance for each I2C pin                                                |                  | 10  |           | 10  | pF   |

<sup>(1)</sup>  $C_b = \text{total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.}$ 

### **CAUTION**

The DM355  $I^2C$  pins use a standard  $\pm 4$ -mA LVCMOS buffer, not the slow I/OP buffer defined in the  $I^2C$  specification. Series resistors may be necessary to reduce noise at the system level.



Figure 5-40. I2C Transmit Timings



### 5.14 Audio Serial Port (ASP)

DM355 includes two separate ASP controllers. The primary use for the audio serial port (ASP) is for audio interface purposes. The primary audio modes that are supported by the ASP are the AC97 and IIS modes. In addition to the primary audio modes, the ASP supports general serial port receive and transmit operation, but is not intended to be used as a high-speed interface. The ASP is backward compatible with other TI ASPs. The ASP supports the following features:

- Full-duplex communication
- Double-buffered data registers, which allow a continuous data stream
- · Independent framing and clocking for receive and transmit
- External shift clock generation or an internal programmable frequency shift clock
- Double-buffered data registers, which allow a continuous data stream
- Independent framing and clocking for receive and transmit
- Direct interface to industry-standard codecs, analog interface chips (AICs), and other serially connected analog-to-digital (A/D) and digital-to-analog (D/A) devices
- Direct interface to AC97 compliant devices (the necessary multiphase frame synchronization capability is provided)
- Direct interface to IIS compliant devices
- Direct interface to SPI protocol in master mode only
- A wide selection of data sizes, including 8, 12, 16, 20, 24, and 32 bits
- μ-Law and A-Law companding
- · 8-bit data transfers with the option of LSB or MSB first
- Programmable polarity for both frame synchronization and data clocks
- · Highly programmable internal clock and frame generation

For more detailed information on the ASP peripheral, see the *TMS320DM35x Digital Media System-on-Chip (DMSoC) Audio Serial Port (ASP) Reference Guide* (literature number <u>SPRUED3</u>).



## 5.14.1 ASP Electrical Data/Timing

## 5.14.1.1 Audio Serial Port (ASP) Timing

Table 5-35. Timing Requirements for ASP<sup>(1)</sup> (see Figure 5-41)

| NO   |                           | DADAMETED                                        |          | DM355                         |      | LINIT |
|------|---------------------------|--------------------------------------------------|----------|-------------------------------|------|-------|
| NO.  |                           | PARAMETER                                        | MIN      | MAX                           | UNIT |       |
| 15   | tc(CLK)                   | Cycle time, CLK                                  | CLK ext  | 38.5 or 2P <sup>(2) (3)</sup> |      | ns    |
| 16   | OTG(CLKS)                 | Pulse duration, CLKR/X high or CLKR/X low        | CLKS ext | 19.25 or P <sup>(2)</sup> (3) |      | ns    |
| _    |                           | Outer for a set and FOR high he for OHAR have    | CLKR int | 21                            |      |       |
| 5    | t <sub>su(FRH-CKRL)</sub> | Setup time, external FSR high before CLKR low    | CLKR ext | 6                             |      | ns    |
|      |                           | Held for a contamed FOR bight offer OHKR have    | CLKR int | 0                             |      |       |
| 6    | t <sub>h(CKRL-FRH)</sub>  | H) Hold time, external FSR high after CLKR low   | CLKR ext | 6                             |      | ns    |
| -    |                           | Outro for a DD collida (one OLIVD loss           | CLKR int | 21                            |      | +     |
| 7    | t <sub>su(DRV-CKRL)</sub> | Setup time, DR valid before CLKR low             | CLKR ext | 6                             |      | ns    |
| 0    |                           | Hald for a DD wallst after OHKD town             | CLKR int | 0                             |      |       |
| 8    | t <sub>h(CKRL-DRV)</sub>  | Hold time, DR valid after CLKR low               | CLKR ext | 6                             |      | ns    |
| 40   |                           | Catura time a customed ECV binb before CLKV law. | CLKX int | 21                            |      |       |
| 10   | t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low    | CLKX ext | 6                             |      | ns    |
| 44   |                           | 11.11.                                           | CLKX int | 0                             |      |       |
| 11 t | t <sub>h(CKXL-FXH)</sub>  | Hold time, external FSX high after CLKX low      | CLKX ext | 10                            |      | ns    |

<sup>(1)</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

<sup>2)</sup> P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).

<sup>(3)</sup> Use which ever value is greater.

<sup>(4)</sup> The ASP does not have a duty cycle specification, just ensure that the minimum pulse duration specification is met.



# Table 5-36. Switching Characteristics Over Recommended Operating Conditions for ASP<sup>(1)</sup> (see Figure 5-41)

| NO  |                           | DADAMETED                                              |            | DM35                 | i5                   | LINUT |
|-----|---------------------------|--------------------------------------------------------|------------|----------------------|----------------------|-------|
| NO. |                           | PARAMETER                                              |            | MIN                  | MAX                  | UNIT  |
| 2   | t <sub>c(CKRX)</sub>      | Cycle time, CLKR/X                                     | CLKR/X int | 38.5 or 2P (3) (4)   |                      | ns    |
| 17  | td(CLKS-CLKRX)            | Delay time, CLKS high to internal CLKR/X               | CLKR/X int | 1                    | 24                   |       |
| 3   | t <sub>w(CKRX)</sub>      | Pulse duration, CLKR/X high or CLKR/X low              | CLKR/X int | C - 1 <sup>(6)</sup> | C + 1 <sup>(6)</sup> | ns    |
| 4   | t <sub>d</sub> (CKRH-FRV) | KRH-FRV) Delay time, CLKR high to internal FSR valid   | CLKR int   | 3                    | 25                   |       |
| 4   |                           |                                                        | CLKR ext   | 3                    | 25                   | ns    |
| 0   |                           | Delevities of CLVV high to integral ECV valid          | CLKX int   | -4                   | 8                    |       |
| 9   | t <sub>d</sub> (CKXH-FXV) | Delay time, CLKX high to internal FSX valid            | CLKX ext   | 3                    | 25                   | ns    |
| 40  | tdis(CKXH-                | Disable time, DX high impedance following last data    | CLKX int   |                      | 12                   | ns    |
| 12  | DXĤZ)                     | bit from CLKX high                                     | CLKX ext   |                      | 12                   | ns    |
| 40  |                           | Delay for a OLKWhish to DV as I'd                      | CLKX int   | -5                   | 12                   | ns    |
| 13  | t <sub>d</sub> (CKXH-DXV) | CKXH-DXV) Delay time, CLKX high to DX valid            | CLKX ext   | 3                    | 25                   | ns    |
|     |                           | Delay time, FSX high to DX valid                       | FSX int    |                      | 14                   |       |
| 14  | t <sub>d(FXH-DXV)</sub>   | ONLY applies when in data delay 0 (XDATDLY = 00b) mode | FSX ext    |                      | 25                   | ns    |

<sup>(1)</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

CLKGDV should be set appropriately to ensure the ASP bit rate does not exceed the maximum limit (see footnote (3) above).

<sup>(2)</sup> Minimum delay times also represent minimum output hold times.

<sup>(3)</sup> Minimum CLKR/X cycle times must be met, even when CLKR/X is generated by an internal clock source. Minimum CLKR/X cycle times are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.

<sup>(4)</sup> P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).

<sup>(5)</sup> Use which ever value is greater.

<sup>6)</sup> C = H or L

S = sample rate generator input clock = P if CLKSM = 1 (P = 1/SYSCLK2, where SYSCLK2 is an output of PLLC1 (see Section 3.5))

S = sample rate generator input clock = CLKS if CLKSM = 0

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

H = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

L = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero





A. Parameter No. 13 applies to the first data bitonly when XDATDLY # 0.

Figure 5-41. ASP Timing

#### Table 5-37. ASP as SPI Timing Requirements

CLKSTP = 10b, CLKXP = 0 (see Figure 5-42)

| <b>0 = 0</b> |                           | c (ccc : .ga. c c .=)                |     |     |      |
|--------------|---------------------------|--------------------------------------|-----|-----|------|
| NO.          |                           | PARAMETER                            | MAS | TER | UNIT |
|              |                           | PARAMETER                            | MIN | MAX | UNII |
| M30          | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 11  |     | ns   |
| M31          | t <sub>h(CKXL-DRV)</sub>  | Hold time, DR valid after CLKX low   | 0   |     | ns   |

## Table 5-38. ASP as SPI Switching Characteristics (1) (2)

CLKSTP = 10b, CLKXP = 0 (see Figure 5-42)

| NO  | DADAMETED                   |                                                                       |                                  | MASTER             |      |  |
|-----|-----------------------------|-----------------------------------------------------------------------|----------------------------------|--------------------|------|--|
| NO. |                             | PARAMETER                                                             | MIN                              | MAX                | UNIT |  |
| M33 | tc(CKX)                     | Cycle time, CLKX                                                      | 38.5 or<br>2P <sup>(1)</sup> (3) |                    | ns   |  |
| M24 | t <sub>d(CKXL-FXH)</sub>    | Delay time, CLKX low to FSX high <sup>(2)</sup>                       | T – 2                            | T + 3              | ns   |  |
| M25 | t <sub>d(FXL-CKXH)</sub>    | Delay time, FSX low to CLKX high <sup>(4)</sup>                       | L <sub>1</sub> – 2               | L <sub>1</sub> + 2 | ns   |  |
| M26 | t <sub>d(CKXH-DXV)</sub>    | Delay time, CLKX high to DX valid                                     | -2                               | 6                  | ns   |  |
| M27 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | L <sub>1</sub> – 3               | L <sub>1</sub> +3  | ns   |  |

- (1) P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).
- (2)  $T = CLKX period = (1 + CLKGDV) \times 2P$ 
  - L<sub>1</sub> = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) x 2P when CLKGDV is even
- (3) Use which ever value is greater.
- (4) FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX).





Figure 5-42. ASP as SPI: CLKSTP = 10b, CLKXP = 0



#### Table 5-39. ASP as SPI Timing Requirements

#### CLKSTP = 11b, CLKXP = 0

| NO. |                           | PARAMETER                             | MAS | TER  | LIMIT |
|-----|---------------------------|---------------------------------------|-----|------|-------|
|     | PARAMETER                 | MIN                                   | MAX | UNIT |       |
| M39 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 11  |      | ns    |
| M40 | t <sub>h(CKXH-DRV)</sub>  | Hold time, DR valid after CLKX high   | 1   |      | ns    |

## Table 5-40. ASP as SPI Switching Characteristics (1) (2)

CLKSTP = 11b, CLKXP = 0 (see Figure 5-43)

| NO  | PARAMETER                   |                                                                       | MASTER                    |                     | LINUT |
|-----|-----------------------------|-----------------------------------------------------------------------|---------------------------|---------------------|-------|
| NO. |                             | PARAMETER                                                             | MIN                       | MAX                 | UNIT  |
| M42 | tc(CKX)                     | Cycle time, CLKX                                                      | 38.5 or 2P <sup>(1)</sup> |                     | ns    |
| M34 | t <sub>d(CKXL-FXH)</sub>    | Delay time, CLKX low to FSX high (4)                                  | L <sub>1</sub> – 2        | L <sub>1</sub> + 3  | ns    |
| M35 | t <sub>d(FXL-CKXH)</sub>    | Delay time, FSX low to CLKX high (5)                                  | T – 2                     | T + 2               | ns    |
| M36 | t <sub>d(CKXL-DXV)</sub>    | Delay time, CLKX low to DX valid                                      | -2                        | 6                   | ns    |
| M37 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | -3                        | 3                   | ns    |
| M38 | t <sub>d(FXL-DXV)</sub>     | Delay time, FSX low to DX valid                                       | H <sub>1</sub> – 2        | H <sub>1</sub> + 10 | ns    |

- (1) P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).
- (2) T = CLKX period = (1 + CLKGDV) x 2P L<sub>1</sub> = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) x 2P when CLKGDV is even H<sub>1</sub> = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) x 2P when CLKGDV is even
- (3) Use which ever value is greater.
- (4) FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master ASP
- (5) FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX).



Figure 5-43. ASP as SPI: CLKSTP = 11b, CLKXP = 0



#### Table 5-41. ASP as SPI Timing Requirements

CLKSTP = 10b, CLKXP = 1 (see Figure 5-44)

| NO. | PARAMETER                                                       | MAS | STER | LIMIT |
|-----|-----------------------------------------------------------------|-----|------|-------|
|     | PARAMETER                                                       | MIN | MAX  | UNIT  |
| M49 | t <sub>su(DRV-CKXH)</sub> Setup time, DR valid before CLKX high | 11  |      | ns    |
| M50 | t <sub>h(CKXH-DRV)</sub> Hold time, DR valid after CLKX high    | 0   |      | ns    |

## Table 5-42. ASP as SPI Switching Characteristics (1) (2)

CLKSTP = 10b, CLKXP = 1 (see Figure 5-44)

| NO. |                             | DADAMETED                                                              | MAS                       | TER                |      |
|-----|-----------------------------|------------------------------------------------------------------------|---------------------------|--------------------|------|
|     |                             | PARAMETER                                                              | MIN                       | MAX                | UNIT |
| M52 | tc(CKX)                     | Cycle time, CLKX                                                       | 38.5 or 2P <sup>(1)</sup> |                    | ns   |
| M43 | t <sub>d(CKXH-FXH)</sub>    | Delay time, CLKX high to FSX high (4)                                  | T – 1                     | T + 3              | ns   |
| M44 | t <sub>d(FXL-CKXL)</sub>    | Delay time, FSX low to CLKX low <sup>(5)</sup>                         | H <sub>1</sub> – 2        | H <sub>1</sub> + 2 | ns   |
| M45 | t <sub>d(CKXL-DXV)</sub>    | Delay time, CLKX low to DX valid                                       | -2                        | 6                  | ns   |
| M46 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | H <sub>1</sub> – 3        | H <sub>1</sub> + 3 | ns   |

- (1) P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).
- 2) T = CLKX period = (1 + CLKGDV) x 2P
  - H<sub>1</sub> = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) × 2P when CLKGDV is even
- (3) Use which ever value is greater.
- (4) FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master ASP
- (5) FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX).



Figure 5-44. ASP as SPI: CLKSTP = 10b, CLKXP = 1



#### Table 5-43. ASP as SPI Timing Requirements

CLKSTP = 11b, CLKXP = 1 (see Figure 5-45)

| NO  | NO. PARAMETER             | MAS                                  | TER | LINUT |      |
|-----|---------------------------|--------------------------------------|-----|-------|------|
| NO. |                           | MIN                                  |     | MAX   | UNIT |
| M58 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 11  |       | ns   |
| M59 | t <sub>h(CKXL-DRV)</sub>  | Hold time, DR valid after CLKX low   | 0   |       | ns   |

## Table 5-44. ASP as SPI Switching Characteristics (1) (2)

CLKSTP = 11b, CLKXP = 1 (see Figure 5-45)

| NO  | DADAMETED                   |                                                                        | MASTER                    |                     | UNIT |
|-----|-----------------------------|------------------------------------------------------------------------|---------------------------|---------------------|------|
| NO. |                             | PARAMETER                                                              | MIN                       | MAX                 | UNII |
| M62 | tc(CKX)                     | Cycle time, CLKX                                                       | 38.5 or 2P <sup>(3)</sup> |                     | ns   |
| M53 | t <sub>d(CKXH-FXH)</sub>    | Delay time, CLKX high to FSX high (4)                                  | H <sub>1</sub> – 1        | H <sub>1</sub> + 3  | ns   |
| M54 | t <sub>d(FXL-CKXL)</sub>    | Delay time, FSX low to CLKX low <sup>(5)</sup>                         | T – 2                     | T + 2               | ns   |
| M55 | t <sub>d(CKXL-DXV)</sub>    | Delay time, CLKX low to DX valid                                       | -2                        | 6                   | ns   |
| M56 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | -3                        | + 3                 | ns   |
| M57 | t <sub>d(FXL-DXV)</sub>     | Delay time, FSX low to DX valid                                        | L <sub>1</sub> – 1        | L <sub>1</sub> + 10 | ns   |

- (1) P = (1/SYSCLK2), where SYSCLK2 is an output clock of PLLC1 (see Section 3.5).
- (2) T = CLKX period = (1 + CLKGDV) x 2P L<sub>1</sub> = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) x 2P when CLKGDV is even H<sub>1</sub> = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) x 2P when CLKGDV is even
- (3) Use which ever value is greater.
- (4) FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master ASP
- (5) FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX).



Figure 5-45. ASP as SPI: CLKSTP = 11b, CLKXP = 1



#### **5.15** Timer

The DM355 contains four software-programmable timers. Timer 0, Timer 1, and Timer 3 (general-purpose timers) can be programmed in 64-bit mode, dual 32-bit unchained mode, or dual 32-bit chained mode. Timer 3 supports additional features over the other timers: external clock/event input, period reload, output event tied to Real Time Out (RTO) module, external event capture, and timer counter register read reset. Timer 2 is used only as a watchdog timer. Timer 2 is tied to device reset.

- 64-bit count-up counter
- · Timer modes:
  - 64-bit general-purpose timer mode (Timer 0, 1, 3)
  - Dual 32-bit general-purpose timer mode (Timer 0, 1, 3)
  - Watchdog timer mode (Timer 2)
- Two possible clock sources:
  - Internal clock
  - External clock/event input via timer input pins (Timer 3)
- Three possible operation modes:
  - One-time operation (timer runs for one period then stops)
  - Continuous operation (timer automatically resets after each period)
  - Continuous operation with period reload (Timer 3)
- Generates interrupts to the ARM CPU
- Generates sync event to EDMA
- Generates output event to device reset (Timer 2)
- Generates output event to Real Timer Out (RTO) module (Timer 3)
- External event capture via timer input pins (Timer 3)

For more detailed information, see the *TMS320DM355 DMSoC 64-bit Timer User's Guide* for more information (literature number <u>SPRUEE5</u>).

## 5.15.1 Timer Electrical Data/Timing

Table 5-45. Timing Requirements for Timer Input<sup>(1) (2) (3)</sup> (see Figure 5-46)

| NO. | PARAMETER                                         | DM35  | 55                            | UNIT |
|-----|---------------------------------------------------|-------|-------------------------------|------|
| NO. | PARAMETER                                         | MIN   | MAX                           | UNIT |
| 1   | t <sub>c(TIN)</sub> Cycle time, TIM_IN            | 4P    |                               | ns   |
| 2   | t <sub>w(TINPH)</sub> Pulse duration, TIM_IN high | 0.45C | 0.55C                         | ns   |
| 3   | t <sub>w(TINPL)</sub> Pulse duration, TIM_IN low  | 0.45C | 0.55C                         | ns   |
| 4   | t <sub>t(TIN)</sub> Transition time, TIM_IN       |       | 0.25C<br>or 10 <sup>(4)</sup> | ns   |

- (1) GPIO000, GPIO001, GPIO002, and GPIO003 can be used as external clock inputs for Timer 3. See the *TMS320DM355 DMSoC 64-bit Timer User's Guide* for more information (literature number SPRUEE5).
- (2) P = MXI1/CLKIN cycle time in ns. For example, when  $MXI1/\overline{CLKIN}$  frequency is 24 MHz use  $P = 41.\overline{6}$  ns.
- (3)  $C = TIM_IN$  cycle time in ns. For example, when  $TIM_IN$  frequency is 24 MHz use  $C = 41.\overline{6}$  ns
- (4) Whichever is smaller. C = the period of the applied signal. Maintaining transition times as fast as possible is recommended to improve noise immunity on input signals.



Figure 5-46. Timer Input Timing



## 5.16 Pulse Width Modulator (PWM)

The DM355 contains 4 separate Pulse Width Modulator (PWM) modules. The pulse width modulator (PWM) feature is very common in embedded systems. It provides a way to generate a pulse periodic waveform for motor control or can act as a digital-to-analog converter with some external components. This PWM peripheral is basically a timer with a period counter and a first-phase duration comparator, where bit width of the period and first-phase duration are both programmable. The Pulse Width Modulator (PWM) modules support the following features:

- 32-bit period counter
- 32-bit first-phase duration counter
- 8-bit repeat count for one-shot operation. One-shot operation will produce N + 1 periods of the waveform, where N is the repeat counter value.
- Configurable to operate in either one-shot or continuous mode
- Buffered period and first-phase duration registers
- One-shot operation triggerable by hardware events with programmable edge transitions. (low-to-high or high-to-low).
- One-shot operation triggerable by the CCD VSYNC output of the video processing subsystem (VPSS), which allows any of the PWM instantiations to be used as a CCD timer. This allows the DM355 module to support the functions provided by the CCD timer feature (generating strobe and shutter signals).
- One-shot operation generates N+1 periods of waveform, N being the repeat count register value
- Configurable PWM output pin inactive state
- Interrupt and EDMA synchronization events

## 5.16.1 PWM0/1/2/3 Electrical/Timing Data

Table 5-46. Switching Characteristics Over Recommended Operating Conditions for PWM0/1/2/3 Outputs<sup>(1)</sup> (see Figure 5-47 and Figure 5-48)

| NO. |                           | PARAMETER                                        |  | DM355 |      | UNIT |
|-----|---------------------------|--------------------------------------------------|--|-------|------|------|
| NO. |                           | PARAMETER                                        |  | MIN   | MAX  | UNII |
| 1   | t <sub>w(PWMH)</sub>      | Pulse duration, PWMx high                        |  | Р     |      | ns   |
| 2   | t <sub>w(PWML)</sub>      | Pulse duration, PWMx low                         |  | Р     |      | ns   |
| 3   | t <sub>t(PWM)</sub>       | Transition time, PWMx                            |  |       | .05P | ns   |
| 4   | t <sub>d(CCDC-PWMV)</sub> | Delay time, CCDC(VD) trigger event to PWMx valid |  |       | 10   | ns   |

(1) P = MXI1/CLKIN cycle time in ns. For example, when MXI1/CLKIN frequency is 24 MHz use  $P = 41.\overline{6}$  ns.



Figure 5-47. PWM Output Timing





Figure 5-48. PWM Output Delay Timing



# 5.17 Real Time Out (RTO)

The DM355 Real Time Out (RTO) peripheral supports the following features:

- · Four separate outputs
- Trigger on Timer3 event

#### 5.17.1 RTO Electrical/Timing Data

Table 5-47. Switching Characteristics Over Recommended Operating Conditions for RTO Outputs (see Figure 5-49 and Figure 5-50)

| NO. |                             | DM355                                                              |     | UNIT |    |
|-----|-----------------------------|--------------------------------------------------------------------|-----|------|----|
|     |                             | MIN                                                                | MAX | UNIT |    |
| 1   | t <sub>w(RTOH)</sub>        | Pulse duration, RTOx high                                          | Р   |      | ns |
| 2   | t <sub>w(RTOL)</sub>        | Pulse duration, RTOx low                                           | Р   |      | ns |
| 3   | t <sub>t(RTO)</sub>         | Transition time, RTOx                                              |     | .1P  | ns |
| 4   | t <sub>d(TIMER3-RTOV)</sub> | Delay time, Timer 3 (TINT12 or TINT34) trigger event to RTOx valid |     | 10   | ns |



Figure 5-49. RTO Output Timing



Figure 5-50. RTO Output Delay Timing



#### 5.18 IEEE 1149.1 JTAG

The JTAG<sup>(1)</sup> interface is used for BSDL testing and emulation of the DM355 device.

The DM355 device requires that both  $\overline{TRST}$  and  $\overline{RESET}$  be asserted upon power up to be properly initialized. While  $\overline{RESET}$  initializes the device,  $\overline{TRST}$  initializes the device's emulation logic. Both resets are required for proper operation.

While both  $\overline{\text{TRST}}$  and  $\overline{\text{RESET}}$  need to be asserted upon power up, only  $\overline{\text{RESET}}$  needs to be released for the device to boot properly.  $\overline{\text{TRST}}$  may be asserted indefinitely for normal operation, keeping the JTAG port interface and device's emulation logic in the reset state.

TRST only needs to be released when it is necessary to use a JTAG controller to debug the device or exercise the device's boundary scan functionality. Note: TRST is synchronous and *must* be clocked by TCK; otherwise, the boundary scan logic may not respond as expected after TRST is asserted.

RESET must be released only in order for boundary-scan JTAG to read the variant field of IDCODE correctly. Other boundary-scan instructions work correctly independent of current state of RESET.

For maximum reliability, DM355 includes an internal pulldown (PD) on the  $\overline{TRST}$  pin to ensure that  $\overline{TRST}$  will always be asserted upon power up and the device's internal emulation logic will always be properly initialized.

JTAG controllers from Texas Instruments actively drive TRST high. However, some third-party JTAG controllers may not drive TRST high but expect the use of a pullup resistor on TRST.

When using this type of JTAG controller, assert TRST to initialize the device after powerup and externally drive TRST high before attempting any emulation or boundary scan operations. Following the release of RESET, the low-to-high transition of TRST must be "seen" to latch the state of EMU1 and EMU0. The EMU[1:0] pins configure the device for either Boundary Scan mode or Emulation mode. For more detailed information, see the terminal functions section of this data sheet.

(1) IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.



## 5.18.1 JTAG Test-Port Electrical Data/Timing

Table 5-48. Timing Requirements for JTAG Test Port (see Figure 5-51)

| NO. |                             | DM                                     | DM355 |      |    |
|-----|-----------------------------|----------------------------------------|-------|------|----|
|     |                             | MIN                                    | MAX   | UNIT |    |
| 1   | t <sub>c(TCK)</sub>         | Cycle time, TCK                        | 20    |      | ns |
| 2   | tw(TCKH)                    | Pulse duration, TCK high               | 8     |      | ns |
| 3   | tw(TCKL)                    | Pulse duration, TCK low                | 8     |      | ns |
| 4   | t <sub>su(TDIV-RTCKH)</sub> | Setup time, TDI valid before RTCK high | 10    |      | ns |
| 5   | t <sub>h(RTCKH-TDIIV)</sub> | Hold time, TDI valid after RTCK high   | 9     |      | ns |
| 6   | t <sub>su(TMSV-RTCKH)</sub> | Setup time, TMS valid before RTCK high | 2     |      | ns |
| 7   | t <sub>h(RTCKH-TMSIV)</sub> | Hold time, TMS valid after RTCK high   | 5     |      | ns |



Figure 5-51. JTAG Input Timing



# Table 5-49. Switching Characteristics Over Recommended Operating Conditions for JTAG Test Port (see Figure 5-51)

| NO. |                                  | DADAMETED                        | DM: | UNIT              |      |
|-----|----------------------------------|----------------------------------|-----|-------------------|------|
|     |                                  | PARAMETER                        | MIN | MAX               | UNIT |
| 8   | t <sub>c(RTCK)</sub>             | Cycle time, RTCK                 | 20  |                   | ns   |
| 9   | tw(RTCKH)                        | Pulse duration, RTCK high        | 10  |                   |      |
| 10  | tw(RTCKL)                        | Pulse duration, RTCK low         | 10  |                   |      |
| 11  | t <sub>r(all JTAG outputs)</sub> | Rise time, all JTAG outputs      |     | 1.3               | ns   |
| 12  | t <sub>f(all JTAG outputs)</sub> | Fall time, all JTAG outputs      |     | 1.3               | ns   |
| 13  | t <sub>d(RTCKL-TDOV)</sub>       | Delay time, TCK low to TDO valid | 0   | 0.25*tc(RT<br>CK) | ns   |



Figure 5-52. JTAG Output Timing



#### 6 Mechanical Data

The following table(s) show the thermal resistance characteristics for the PBGA – ZCE mechanical package. Note that micro-vias are not required. Contact your TI representative for routing recommendations.

#### 6.1 Thermal Data for ZCE

The following table shows the thermal resistance characteristics for the PBGA - ZCE mechanical package.

Table 6-1. Thermal Resistance Characteristics (PBGA Package) [ZCE]

| NO. |                                           | °C/W <sup>(1)</sup> |
|-----|-------------------------------------------|---------------------|
| 1   | RΘ <sub>JC</sub> Junction-to-case         | 7.2                 |
| 2   | RO <sub>JB</sub> Junction-to-board        | 11.4                |
| 3   | RΘ <sub>JA</sub> Junction-to-free air     | 27.0                |
| 4   | Psi <sub>JT</sub> Junction-to-package top | 0.1                 |
| 5   | Psi <sub>JB</sub> Junction-to-board       | 11.3                |

<sup>(1)</sup> The junction-to-case measurement was conducted in a JEDEC defined 2S2P system and will change based on environment as well as application. For more information, see these three EIA/JEDEC standards:

### 6.2 Packaging Information

The following packaging information and addendum reflect the most current data available for the designated device(s). This data is subject to change without notice and without revision of this document. Note that micro-vias are not required for this package.

<sup>•</sup> EIA/JESD51-2, Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air)

<sup>•</sup> EIA/JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages

JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)                      | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|----------------------------------------------|---------|
| DM355SDZCEA216     | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 100   | TMS320<br>DM355DZCE A216                     | Samples |
| TMS320DM355CZCE216 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR |              | DM355CZCE<br>216<br>TMS320                   | Samples |
| TMS320DM355CZCEA21 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 100   | DM355ZCE<br>A216<br>TMS320<br>DM355CZCE A216 | Samples |
| TMS320DM355DZCE135 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | 0 to 85      | DM355DZCE<br>135<br>TMS320<br>DM355DZCE 135  | Samples |
| TMS320DM355DZCE216 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | 0 to 85      | DM355DZCE<br>216<br>TMS320<br>DM355DZCE 216  | Samples |
| TMS320DM355DZCE270 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | 0 to 85      | DM355DZCE<br>270<br>TMS320<br>DM355DZCE 270  | Samples |
| TMS320DM355DZCEA21 | ACTIVE     | NFBGA        | ZCE                | 337  | 160            | RoHS &<br>Non-Green | SNAGCU                        | Level-3-260C-168 HR | -40 to 100   | TMS320<br>DM355DZCE A216                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet J\$709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# ZCE (S-PBGA-N337)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- 3. This drawing is subject to change without notice.
- C. This is a Pb-free solder ball design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated