

## THE WESTERN DESIGN CENTER, INC.

W65002S Datasheet



## Table 5-2 W65C02S OpCode Matrix

| MSD | W65C02S OpCode Matrix |               |               |   |               |             |             |              |           |            |            |                 |                |            |              |            | MSD |
|-----|-----------------------|---------------|---------------|---|---------------|-------------|-------------|--------------|-----------|------------|------------|-----------------|----------------|------------|--------------|------------|-----|
|     | 0                     | 1             | 2             | 3 | 4             | 5           | 6           | 7            | 8         | 9          | Α          | В               | С              | D          | E            | F          |     |
| 0   | BRK                   | ORA<br>(zp,x) |               |   | TSB zp •      | ORA zp      | ASL<br>zp   | RMB0<br>zp • | PHP<br>s  | ORA<br>#   | ASL<br>A   |                 | TSB<br>a•      | ORA<br>a   | ASL<br>a     | BBR0<br>r• | 0   |
| 1   | BPL                   | ORA (zp),y    | ORA (zp) *    |   | TRB .         | ORA<br>zp,x | ASL<br>zp,x | RMB1<br>zp • | CLC<br>i  | ORA<br>a,y | INC<br>A * |                 | TRB<br>a •     | ORA<br>a,x | ASL<br>a,x   | BBR1       | 1   |
| 2   | JSR<br>a              | AND (zp,x)    |               |   | BIT           | AND<br>zp   | ROL<br>zp   | RMB2<br>zp • | PLP<br>s  | AND<br>#   | ROL<br>A   |                 | BIT<br>a       | AND<br>a   | ROL          | BBR2       | 2   |
| 3   | BMI                   | AND (zp),y    | AND (zp) *    |   | BIT<br>zp,x * | AND<br>zp,x | ROL<br>zp,x | RMB3<br>zp • | SEC       | AND<br>a,y | DEC<br>A * |                 | BIT<br>a,x *   | AND<br>a,x | ROL<br>a,x   | BBR3       | 3   |
| 4   | RTI                   | EOR<br>(zp,x) |               |   |               | EOR<br>zp   | LSR<br>zp   | RMB4<br>zp • | PHA<br>s  | EOR<br>#   | LSR<br>A   |                 | JMP<br>a       | EOR<br>a   | LSR          | BBR4       | 4   |
| 5   | BVC                   | EOR (zp),y    | EOR (zp) *    |   |               | EOR<br>zp,x | LSR<br>zp,x | RMB5<br>zp • | CLI       | EOR<br>a,y | PHY<br>s • |                 |                | EOR<br>a,x | LSR<br>a,x   | BBR5       | 5   |
| 6   | RTS                   | ADC (zp,x)    |               |   | STZ<br>zp •   | ADC zp      | ROR<br>zp   | RMB6<br>zp • | PLA       | ADC<br>#   | ROR<br>A   |                 | JMP<br>(a)     | ADC<br>a   | ROR<br>a     | BBR6       | 6   |
| 7   | BVS                   | ADC (zp),y    | ADC (zp) *    |   | STZ<br>zp,x • | ADC zp,x    | ROR<br>zp,x | RMB7         | SEI       | ADC a,y    | PLY<br>s•  | gi <sup>3</sup> | JMP<br>(a.x) * | ADC<br>a,x | ROR<br>a,x   | BBR7       | 7   |
| 8   | BRA<br>r•             | STA<br>(zp,x) |               |   | STY           | STA         | STX<br>zp   | SMB0<br>zp • | DEY<br>i  | BIT<br>#*  | TXA<br>i   |                 | STY            | STA<br>a   | STX          | BBS0       | 8   |
| 9   | BCC                   | STA (zp),y    | STA (zp) *    |   | STY<br>zp,x   | STA<br>zp,x | STX<br>zp,y | SMB1         | TYA       | STA a,y    | TXS<br>i   | J.              | STZ<br>a •     | STA<br>a,x | STZ<br>a,x • | BBS1       | 9   |
| Α   | LDY<br>#              | LDA<br>(zp,x) | LDX<br>#      |   | LDY<br>zp     | LDA<br>zp   | LDX<br>zp   | SMB2         | TAY       | LDA<br>#   | TAX        |                 | LDY<br>A       | LDA<br>a   | LDX<br>a     | BBS2       | A   |
| В   | BCS                   | LDA (zp),y    | LDA<br>(zp) * |   | LDY<br>zp,x   | LDA<br>zp,x | LDX<br>zp,y | SMB3         | CLV<br>.i | LDA<br>A,y | TSX<br>i   | Black           | LDY<br>a,x     | LDA<br>a,x | LDX<br>a,y   | BBS3       | Е   |
| С   | CPY<br>#              | CMP<br>(zp,x) |               |   | CPY<br>zp     | CMP<br>zp   | DEC         | SMB4<br>zp • | INY<br>i  | CMP<br>#   | DEX<br>i   | WAI<br>I •      | CPY            | CMP<br>a   | DEC          | BBS4       | C   |
| D   | BNE                   | CMP<br>(zp),y | CMP<br>(zp) * |   | 110           | CMP<br>zp,x | DEC<br>zp,x | SMB5         | CLD       | CMP<br>a,y | PHX<br>s•  | STP<br>I•       |                | CMP<br>a,x | DEC<br>a,x   | BBS5       |     |
| E   | CPX<br>#              | SBC<br>(zp,x) |               |   | CPX<br>zp     | SBC         | INC<br>zp   | SMB6         | INX<br>i  | SBC<br>#   | NOP<br>i   | KA<br>BA        | CPX<br>a       | SBC        | INC<br>a     | BBS6       | E   |
| F   | BEQ                   | SBC (zp),y    | SBC (zp) *    |   | 80            | SBC<br>zp,x | INC<br>zp,x | SMB7         | SED       | SBC<br>a,y | PLX<br>s•  |                 |                | SBC<br>a,x | INC<br>a,x   | BBS7       |     |
|     | 0                     | 1 1 .         | 2             | 3 | 4             | 5           | 6           | 7            | 8         | 9          | А          | В               | С              | D          | Е            | F          |     |

<sup>\* =</sup> Old instruction with new addressing modes

<sup>=</sup> New Instruction



## THE WESTERN DESIGN CENTER, INC.

R, INC.

W65C02S Datasheet



Figure 3-1 W65C02S 40 Pin PDIP Pinout



Figure 3-2 W65C02S 44 Pin PLCC Pinout