# CS222 Computer Organization and Architecture

Hardwired and Micro Programmed CU
Ref: Chap 15 & 16 of the Text Book: Organization and
Architecture By W. Stalling

S. Tripathy

#### Course web

- Information Related to CS 222 (COA)
  - -172.16.1.3/~som/CS222

- Information Related to CS 223 (Lab)
  - $-172.16.1.3/\sim som/CS223$

- Email: som@iitp.ac.in

#### Before Start!!!

- Why do you study computer architecture?
  - Is it to design a new computer?
  - To know how the computer works
  - How to achieve the high performance
  - Using a high speed processor can the performance increased as desired?

### von Neumann Machine (1946)

- Stored Program concept
- Princeton Institute for Advanced Studies
   IAS



### **Central Processing Unit**

• Instruction Cycle State diagram



#### Instruction Execution

- CPU executes a sequence of instruction to execute a program
- Each instruction execution process is referred as instruction cycle carried out by several steps



- Each cycle has a number of steps
  - •Ex. Instruction Fetch has 4 steps

#### **CPU**

- CPU is a sequential circuit
- repeatedly reads and executes an instruction from its memory
  - fetch-and-execute cycle
- A machine language program is a set of instructions drawn from the CPU instruction set
- Each instruction consists of two parts: an opcode and an address

| 1   | 4   | 5 | 16      |
|-----|-----|---|---------|
| Opc | ode | P | Address |

### Design of a Simple CPU

- 11-instruction CPU with 2<sup>12</sup> (4096) 16-bit RAM.
- The design is simplified for clarity

- CPU design can be very complex.
- Since the CPU is the heart of every computer,
   emphasis is put on making it fast

### Our Simple CPU

- 11 instructions require a 4-bit opcode.
- 12 bits of the 16-bit word remain for addressing 4096 16-bit words of the RAM.
- The CPU has (PC)
- 4-bit opcode (OPC)
  12-bit memory address register (MAR)
  16-bit memory data register (MDR)
  16-bit input register (INR)
  16-bit output register (OUTR)

- 1-bit halt register (HLT) 8 special registers:
- 16-bit accumulator (AC)
- 12-bit program counter

#### The Registers Data Transfer in the CPU



#### The Fetch-and-Execute





- •Fetch portion is always the same:
- Instruction, whose address is in the PC, is fetched into the MDR
- Opcode portion of this register is copied into the OPC

#### Micro-Operations

- Each step does very little
  - Atomic operation of CPU
  - Called micro-operations



### Fetch Sequence (symbolic)

```
• t1: MAR <- (PC)
t2: MBR <- memory</li>
     PC \leftarrow (PC) + 1
• †3: IR <- (MBR)
  -(tx = time unit/clock cycle)
• or
• t1: MAR <- (PC)
t2: MBR <- memory</li>
• †3: PC <- (PC) +1
     IR <- (MBR)
```

### Indirect Cycle

- T1:MAR <- (IR<sub>address</sub>)
- T2: MBR <- memory</li>
- T3: IR<sub>address</sub> <- (MBR)
- MBR contains an address
- IR is now in same state as if direct addressing had been used

### Interrupt Cycle

- t1: MBR <-(PC)
- t2:MAR <- save-address</li>
- PC <- routine-address</li>
- t3:memory <- (MBR)
- This is a minimum
  - May be additional micro-ops to get addresses
  - No context saving is showed here! Why?

- Thus the action of the CPU is based on the OPC
- Suppose OPC is a load accumulator instruction.
  - •The action required is to copy the word specified by the address part of the instruction into the accumulator
- load accumulator is decomposed into 8
   microinstructions executed in 6 microcycles

| Cycle | Microinstruction                    | Microinstruction                 |
|-------|-------------------------------------|----------------------------------|
| 1     | Copy contents of PC to MAR.         |                                  |
| 2     | Fetch word at address MAR into MDR. | Increment PC.                    |
| 3     | Copy opcode part of MDR to OPC.     |                                  |
| 4     | Interpret OPC                       | Copy address part of MDR to MAR. |
| 5     | Fetch word at address MAR into MDR. |                                  |
| 6     | Copy MDR into AC.                   |                                  |

#### The Instruction Set

|  | Opcode | Binary | Description |
|--|--------|--------|-------------|
|--|--------|--------|-------------|

#### This is a direct memory instruction

 Addresses refer directly to memory locations containing the *operands* (data) on which the program operates

#### CPUs have also indirect memory instructions

- Instructions in which an address is interpreted as the address at which to find the address containing the needed operand
- CPU does two memory fetches
  - the first to find the address of the operand
  - the second to find the operand itself

### Flowchart for Instruction Cycle



#### Hardware Implementation



#### Execution of $AC \leftarrow AC + MDR$



#### Execution of $AC \leftarrow Shift(AC)$



#### Timing and Control

Control Unit: We need to design circuits that controls the operation and movement of data.

#### Microinstructions:

Register transfer notation uses the assignment operations as well as timing information to break down a machine-level instruction into microinstructions that are executed in successive microcycles.

#### microinstructions for the Fetch portion

|                 | Timing   | Microinstructions                                                                                |
|-----------------|----------|--------------------------------------------------------------------------------------------------|
|                 | $t_1$    | $MAR \leftarrow PC$                                                                              |
| timing variable | _        | $\begin{aligned} & MDR \leftarrow M, PC \leftarrow PC + 1 \\ & OPC \leftarrow MDR \end{aligned}$ |
| 1 < i < 1       | $k^{-3}$ |                                                                                                  |

The microcode for the fetch portion of each instruction.

### microinstructions for the execute portion

|             | Cont               | trol    | Microcode                                |      |
|-------------|--------------------|---------|------------------------------------------|------|
|             | ADD                |         |                                          |      |
|             | $c_{\mathrm{ADD}}$ | $t_4$   | $MAR \leftarrow MDR$ (IR <sub>addr</sub> | ess) |
|             | $c_{\mathrm{ADD}}$ | $t_5$   | $MDR \leftarrow M$                       |      |
|             | $c_{\mathrm{ADD}}$ | $t_6$   | $AC \leftarrow AC + MDR$                 |      |
| instruction |                    |         |                                          |      |
| variable    | AND                |         |                                          | _    |
|             | $c_{\mathrm{AND}}$ | $t_4$   | $MAR \leftarrow MDR$                     |      |
|             | $c_{\mathrm{AND}}$ | $t_{5}$ | $MDR \leftarrow M$                       |      |
|             | $c_{\mathrm{AND}}$ | $t_6$   | $AC \leftarrow AC \text{ and } MDR$      |      |

|                         | Contr              | rol   | Microcode                 |
|-------------------------|--------------------|-------|---------------------------|
|                         | CLA                |       |                           |
|                         | $c_{\mathrm{CLA}}$ | $t_4$ | $AC \leftarrow 0$         |
|                         | CIL                |       |                           |
| instruction<br>variable | $c_{\text{CIL}}$   | $t_4$ | $AC \leftarrow Shift(AC)$ |
| variable                | LDA                |       |                           |
|                         | $c_{\mathrm{LDA}}$ | $t_4$ | $MAR \leftarrow MDR$      |
|                         | $c_{\mathrm{LDA}}$ | $t_5$ | $MDR \leftarrow M$        |
|                         | $c_{\mathrm{LDA}}$ | $t_6$ | $AC \leftarrow MDR$       |
|                         |                    |       |                           |

#### Control Microcode

#### 

# instruction variable.

**CMA** 

 $c_{\text{CMA}}$   $t_4 \mid \text{AC} \leftarrow \neg \text{AC}$ 

JΖ

 $c_{\rm JZ}$   $t_4$  if (AC = 0) PC  $\leftarrow$  MDR

#### Control Microcode

variable

IN  $t_4 \mid AC \leftarrow INR$  $c_{\rm IN}$ **OUT** instruction  $t_4 \mid \text{OUTR} \leftarrow \text{AC}$  $c_{\mathrm{OUT}}$ HLT  $t_4 \mid t_i \leftarrow 0 \text{ for } 1 \leq j \leq k$  $c_{\rm HLT}$ 

### Generating Control Signals

Define *control variables* that control the movement of data between registers or combine the contents of two registers and assign the result to another register. Associate a control variable L(A,B) if a microinstruction results in the movement of data from register B to register A, denoted  $A \leftarrow B$ .

L(OPC,MDR) = t3 : (IR) OPC is loaded with the contents of MDR when t3 = 1

### Hardwired Implementation

Instruction register Control unit is a combinatorial circui Decoder - Inputs: Flags and control bus – Outputs: Control signal(s) Timing Control Clock-Unit generator Flags

### Hardwired Implementation

#### • Instruction register

- Op-code causes different control signals for each different instruction
- Unique logic for each op-code
- Decoder takes encoded input and produces single output
- n binary inputs and  $2^n$  outputs

#### Clock

- Repetitive sequence of pulses
- Different control signals at different times within instruction cycle
- Must be long enough to allow signal propagation
- Need a counter with different control signals for t1, t2 etc.

### Data Paths and Control Signals



#### Control .

Microcode

Group together all the microinstructions affecting a given register

| MAR                |       |                      |
|--------------------|-------|----------------------|
|                    | $t_1$ | $MAR \leftarrow PC$  |
| $c_{\mathrm{ADD}}$ | $t_4$ | $MAR \leftarrow MDR$ |
| $c_{ m AND}$       | $t_4$ | $MAR \leftarrow MDR$ |
| $c_{\mathrm{LDA}}$ | $t_4$ | $MAR \leftarrow MDR$ |
| $c_{\mathrm{STA}}$ | $t_4$ | $MAR \leftarrow MDR$ |

Associate a control variable L(A,B) if a microinstruction assigns the register B to A denoted as  $A \leftarrow B$ 

$$L(\text{MAR, PC}) = t_1$$
 
$$L(\text{MAR, MDR}) = (c_{\text{ADD}} \lor c_{\text{AND}} \lor c_{\text{LDA}} \lor c_{\text{STA}}) \land t_4$$

#### Control Microcode

Group together all the microinstructions affecting a given register

| MDR                |       |                     |
|--------------------|-------|---------------------|
|                    | $t_2$ | $MDR \leftarrow M$  |
| $c_{\mathrm{ADD}}$ | $t_5$ | $MDR \leftarrow M$  |
| $c_{\mathrm{AND}}$ | $t_5$ | $MDR \leftarrow M$  |
| $c_{\mathrm{LDA}}$ | $t_5$ | $MDR \leftarrow M$  |
| $c_{\mathrm{STA}}$ | $t_4$ | $MDR \leftarrow AC$ |

$$L(MDR, M) = t_2 \lor (c_{ADD} \lor c_{AND} \lor c_{LDA}) \land t_5$$
  
$$L(MDR, AC) = c_{STA} \land t_4$$

#### Control Microcode

#### M

 $c_{\text{STA}}$   $t_5 \mid \mathbf{M} \leftarrow \text{MDR}$ 

Group together all the microinstructions affecting a given register

#### PC

$$t_2$$
 | PC  $\leftarrow$  PC+1  
 $t_4$  | if (AC = 0) PC  $\leftarrow$  MDR

#### **OPC**

CJZ

 $OPC \leftarrow MDR$ 

$$L(M, MDR) = c_{STA} \wedge t_5$$

$$L(PC, PC+1) = t_2$$

$$L(PC, MDR) = (AC = 0) \wedge c_{JZ} \wedge t_4$$

$$L(OPC, MDR) = t_3$$

## Microcode Control $t_4 \mid \text{OUTR} \leftarrow \text{AC}$

 $c_{\text{OUT}}$ 

Group together all the microinstructions affecting a given register

HLT 
$$c_{\text{HLT}} \quad t_4 \quad t_j \leftarrow 0 \text{ for } 1 \leq j \leq k$$

$$L(\text{OUTR, AC}) = c_{\text{OUT}} \wedge t_4$$
 
$$L(t_j) = c_{\text{HLT}} \wedge t_4 \text{ for } 1 \leq j \leq 6$$

#### Control of Accumulator

Associate a control variable  $L(A, B \odot C)$  if a microinstruction results in the combination of the contents of registers B and C with the operation  $\odot$  and the assignment of the result to register A, denoted  $A \leftarrow B \odot C$ .

 $L(AC, AC+MDR) = CADD \land t6$ : The contents of AC are added to those of MDR and copied into AC when

CADD  $\wedge$  to = 1.

### Control of Accumulator

Group together all the microinstructions affecting accumulator

Control

#### Derive control variables

$$L(AC, AC + MDR) = c_{ADD} \wedge t_{6}$$

$$L(AC, AC \text{ AND MDR}) = c_{AND} \wedge t_{6}$$

$$L(AC, 0) = c_{CLA} \wedge t_{4}$$

$$L(AC, Shift(AC)) = c_{CIL} \wedge t_{4}$$

$$L(AC, MDR) = c_{LDA} \wedge t_{6}$$

$$L(AC, INR) = c_{IN} \wedge t_{4}$$

$$L(AC, INR) = c_{CMA} \wedge t_{4}$$

Microcode

### Problems With Hard Wired Designs

- Inflexible design
- Difficult to design and test
- Difficult to add new instructions
- Complex sequencing & micro-operation logic

### Micro-programmed Control

- Use sequences of instructions to control complex operations
- Called micro-programming or firmware
- A micro instruction is responsible for generating a control signal for desired control lines to implement a desired micro operation
- Advantages & Limitations:
- · Simplifies design of control unit
  - Cheaper
  - Less error-prone
- Slower

### Micro-programmed Control Unit

- Sequence logic unit issues read command
- Word specified in control address register is read into control buffer register
- Control buffer register contents generates control signals and next address information
- Sequence logic loads new address into control buffer register based on next address information from control buffer register and ALU flags



### Implementation (1)

- Control unit generates a set of control signals
  - Each control signal is on or off
- Represent each control signal by a bit
- Have a control word for each microoperation
- Have a sequence of control words for each machine code instruction
- Add an address to specify the next microinstruction, depending on conditions

### Implementation (2)

- Today's large microprocessor
  - Many instructions and associated register-level hardware
  - Many control points to be manipulated
- This results in control memory that
  - Contains a large number of words
    - corresponding to the number of instructions to be executed
  - Has a large word width
    - Due to the large number of control points to be manipulated

# How is it organized in the control memory?



### Next Address Decision

- Depending on ALU flags and control buffer register
  - Get next instruction
    - Add 1 to control address register
  - Jump to new routine based on jump microinstruction
    - Load address field of control buffer register into control address register
  - Jump to machine instruction routine
    - Load control address register based on opcode in IR

### Micro-instruction Formats

- Horizontal micro-instruction: Each bit represents a control signal directly controls a control line or system bus.
- micro-instruction specifies many different micro-operations to be performed in parallel
- Vertical micro-instruction:
- Each micro-instruction specifies one or few micro-operations to be performed
  - similar control signals are grouped into few micro instruction bits

### Typical Microinstruction Formats



(a) Horizontal microinstruction



(b) Vertical microinstruction

### Wilkes Control

- 1951
- Matrix partially filled with diodes
- During cycle, one row activated
  - Generates signals where diode present
  - First part of row generates control
  - Second generates address for next cycle

### Wilkes's Microprogrammed Control Unit

Matrix partially filled with diodes

During cycle, one row activated
Generates signals where diode present
First part of row generates control
Second generates address for next cycle



### Improvements over Wilkes

- Wilkes had each bit directly produced a control signal or directly produced one bit of next address
- More complex address sequencing schemes using fewer microinstruction bits, are possible
- Control word bits can be saved by encoding and subsequently decoding control information

## Design Considerations Microprogramed Control Unit

- Size of microinstructions
- Address generation
  - Determined by instruction register
    - · Once per cycle, after instruction is fetched
  - Next sequential address
    - Common in most designed
  - Branches
    - Both conditional and unconditional

### Sequencing Techniques

- Based on current microinstruction, condition flags & contents of IR, the control memory address must be generated
- Two Broad Categories:
- Explicit
  - Three different techniques:
    - Based on format of address information
      - Two address fields
      - Single address field
      - Variable format
- Implicit:

# Branch Control Logic<sup>\*</sup> Two Address Fields



### Branch Control Logic: Single Address Field



# Branch Control Logic Variable Format

A bit designates whether the remaining bits in a field are control signals (one format) or (second format) represent some bits to drive branch logic and remaining bits represent address bits



### Address Generation (Implicit)

### Common Implicit address Generation

- Mapping
  - Opcode of machine instruction is mapped into a microinstruction address (occurs once for each instruction)
- Combining:
  - Combining two portions of addresses to form the complete address.
- Residual Control
  - Two parts of the address are distinguished (MSB (8-bit) part is fixed and remaining (5-bit) LSB are set to specific address

### Micro-instruction Execution

- To generate control signal(s) to drive CPU (internal signal) or system bus (external signal)
  - Encoding of micro instruction

### How to Encode?

- Let K different internal and external control signals to be driven
- Wilkes's:
  - K bits dedicated
  - 2<sup>K</sup> control signals during any instruction cycle
- Not all used
  - Two sources may be connected by respective control signals to same destination
  - Register cannot be source and destination
  - Only one pattern presented to ALU at a time
  - Only one pattern presented to external control bus at a time
- Require Q <  $2^K$  which can be encoded with  $q = \log_2 Q < K$  bits
- Let us look two different types
  - Unencoded Microinstruction
  - Highly encoded Microinstruction

### Unencoded Microinstruction

- One bit for one signal
  - Micro instruction bit length would be high
  - Each control signal can be controlled individually
  - Concurrency can be exploited
  - As there is one-to-one correspondence no circuit is need for decoding
  - But, Difficult to program

### Highly encoded micro instruction

- A small number of encoded instruction
- The encoding simplifies programming
- Complex control circuitry for decoding is needed
- Difficult to exploit the concurrency
- Usually, Microprogrammed control unit is in between (not un-encoded, nor highly encoded)

### Specific Encoding Techniques

- Microinstruction organized as set of fields
- Each field contains code
  - Activates one or more control signals
- Organize format into independent fields
  - Field depicts set of actions (pattern of control signals)
  - Actions from different fields can occur simultaneously
- Alternative actions that can be specified by a field are mutually exclusive
  - Only one action specified for field could occur at a time

### Microinstruction Encoding





### Control unit

- Timing and control
  - Inputs:
    - Uses clock
    - Accepts the current instruction and some external control signals
  - Outputs
    - Control signals to other components of CPU and external system bus
- Each instruction is divided into 1 to 5 machine cycle and each MC divided into 3 to 5 states.
- Each state lasts for a cycle
- During a state CPU performs one (or a simultaneous set of) micro op
- Important task of CU
- Machine Start-up
  - To initialize the registers
  - Reset

# Intel 8085 CPU Block Diagram



## Intel 8085 OUT Instruction Timing Diagram

