## **SPI** Drivers

## For

# **AVR** Microcontrollers

Nti Team

Software Requirement Specification Document

## Table of Contents

| 1.                     | Sc  | Scope of Document                 |    |
|------------------------|-----|-----------------------------------|----|
| 1                      | .1  | Constraints                       | .3 |
| 2.                     | Re  | equirements Structure             | 3  |
| 3.                     | Fu  | unctional Overview                | 4  |
| 3                      | .1  | SPI Driver, common functionality: | .4 |
| 4.                     | Re  | equirement Specification          | 5  |
| 5                      | .1  | Functional Requirements           | .5 |
| 5                      | .2  | Non-functional requirements       | .5 |
| 5.                     | Da  | aisy chain                        | 6  |
| 6.                     | Sta | ate machine                       | .7 |
| 7. Acceptance Criteria |     | cceptance Criteria                | 8  |
| 8                      | Re  | eferences                         | 9  |

Version: 1st Date: 26/10/2023

#### 1. Scope of Document

This document specifies requirements on the module SPI Driver.

#### 1.1 Constraints

First scope for specification of requirements on basic software modules is systems which are not safety relevant. For this reason safety requirements are assigned to medium priority.

#### 2. Requirements Structure

Each module specific chapter contains a short functional description of the Basic Software Module. Requirements of the same kind within each chapter are grouped under the following headlines (where applicable):

Functional Requirements: -

Configuration

Interface.

Registers of SPI.

Non-Functional Requirements:-

Timing Requirements.

Resource Usage.

Usability.

#### 3. Functional Overview

#### 3.1 SPI Driver, common functionality:

A SPI bus is a master slave multi node bus system, the master sets a Chip Select (CS) to select a slave for data communication. The SPI (Serial Peripheral Interface) has a 4-wire synchronous serial interface. Data communication is enabled with a Chip Select wire (CS). Data is transmitted with a 3-wire interface consisting of wires for serial data input (MOSI), serial data output (MISO) and Serial Clock (SCK). The following SPI module provides data based read, write and transfer access to different devices on SPI busses. A SPI channel represents data elements.



#### 4. Requirement Specification

#### 5.1 Functional Requirements

[SRS\_REQ\_1] The SPI Driver shall support a function to initialise the SPI by choose the master slave select, clock rate, clock phase, clock polarity, interrupt enable and the order of data.

[SRS\_REQ\_2] The driver shall be compatible with all AVR microcontrollers.

[SRS\_REQ\_3] The SPI Driver shall support a specific basic static configuration.

[SRS\_REQ\_4] The SPI Handler/Driver shall handle the chip

[SRS\_REQ\_5] The ADC Driver shall support functions that control the interrupt to make it enable or disable.

[SRS\_REQ\_6] The SPI Handler/Driver shall support the communication to daisy chained HW devices. During the transfer to/from the HW devices, the CS signal shall Remain asserted.

[SRS\_REQ\_7] The SPI Handler/Driver shall have a scalable functionality to fit the needs of the ECU.

#### 5.2 Non-functional requirements

[SRS\_REQ\_8] The driver shall be easy to use and understand.

[SRS\_REQ\_9] The driver shall be well-documented.

[SRS\_REQ\_10] The driver shall be efficient and use minimal resources.

[SRS\_REQ\_11] The driver shall be reliable and robust.

[SRS\_REQ\_12] In addition to the above requirements, the SPI driver should also meet the following non-technical requirements

[SRS\_REQ\_13] The driver should be open source and freely available to use.

[SRS\_REQ\_14] The driver should be actively maintained and supported by the community.

[SRS\_REQ\_15] The driver should be well-tested and documented.

•

#### 5. Daisy chain

With this scheme all data sent by the master is shifted into all devices and all data sent from each device is shifted out to the next (shown by red dotted arrow). For this scheme to work you have to make sure that each slave uses the clock in the same way and you have to get the right number of bits, so there is more work to do in software.

The advantage of the Daisy-Chain method is that you save a chip select signal for each slave SPI device.



### 6. State machine



### 7. Acceptance Criteria

The SPI driver shall be accepted when it meets the following criteria:

- The driver shall compile and run without errors on all AVR microcontrollers.
- The driver shall pass all unit tests.
- The driver shall pass all integration tests.
- The driver shall pass all system tests.

## 8. References

- 1. Developers of NTI team.
- 2. AVR Microcontroller Datasheets.