Draft Standard for Information technology—
Telecommunications and information exchange between systems—
Local and metropolitan area networks—
Specific requirements

# Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications

#### **Amendment:**

Media Access Control parameters, Physical Layers and management parameters for Energy-Efficient Ethernet

Prepared by the

LAN/MAN Standards Committee of the IEEE Computer Society

This draft is an amendment of IEEE Std 802.3-2008 and includes a new clause, Clause 78, which provides an overview of changes required to enable energy efficient operation of several existing physical layers. Changes to the specifications of these physical layers are also included in this draft. Draft D3.0 is prepared by the IEEE 802.3az Energy Efficient Task Force for intial sponsor ballot. This draft reflects changes made in response to the comment resolutions and motions from the task force meeting held on April 8 2010 and expires 6 months after the date of publication or when the next version is published, whichever comes first.

Copyright © 2010 by the IEEE. 3 Park Avenue New York, NY 10016-5997, USA All rights reserved.

This document is an unapproved draft of a proposed IEEE Standard. As such, this document is subject to change. USE AT YOUR OWN RISK! Because this is an unapproved draft, this document must not be utilized for any conformance/compliance purposes. Permission is hereby granted for IEEE Standards Committee participants to reproduce this document for purposes of international standardization consideration. Prior to adoption of this document, in whole or in part, by another standards development organization, permission must first be obtained from the IEEE Standards Activities Department (stds.ipr@ieee.org). Other entities seeking permission to reproduce this document, in whole or in part, must obtain permission from the IEEE Standards Activities Department.

IEEE Standards Activities Department 445 Hoes Lane Piscataway, NJ 08854, USA **Abstract:** This amendment to IEEE Std 802.3–2008 specifies changes to several existing physical layers to enable energy efficient operation of Ethernet. Changes to 10BASE-T include a reduction in transmit voltage requirements. Changes to 100BASE-TX, 1000BASE-T, 1000BASE-KX, 10GBASE-KX4 and 10GBASE-KR include the definition of a Low Power Idle (LPI) mode and mechanisms to communicate and manage the entry and exit into and out of LPI and the operation of this mode. New LLDP TLVs are defined for negotiating system level energy efficiency parameters.

Keywords: 802.3az, 10BASE-T, 100BASE-TX, 1000BASE-T, 10GBASE-T, 1000BASE-KX, 10GBASE-KX4, 10GBASE-KR, Backplane Ethernet, Energy Efficient Ethernet (EEE), Low Power Idle Mode (LPI), TLV, LLDP

The Institute of Electrical and Electronics Engineers, Inc. 3 Park Avenue, New York, NY 10016-5997, USA

Copyright © 2010 by the Institute of Electrical and Electronics Engineers, Inc. All rights reserved. Published xx Month 200x. Printed in the United States of America.

IEEE is a registered trademark in the U.S. Patent & Trademark Office, owned by the Institute of Electrical and Electronics Engineers, Incorporated.

Print: ISBN 0-7381-xxxx-x SHxxxxx PDF: ISBN 0-7381-xxxx-x SSxxxxx

No part of this publication may be reproduced in any form, in an electronic retrieval system or otherwise, without the prior written permission of the publisher.

#### Introduction

#### Editor's Note (to be removed prior to publication):

This front matter is provided for comment only. Front matter is not part of a published standard and is therefore, not part of the draft standard. You are invited to review and comment on it as it will be included in the published standard after approval.

One exceptions to IEEE style that is consciously used to simplify the balloting process is the numbering of the front matter. Instead of the front matter being lower case Roman numeral page numbers, with the draft restarting at 1 with arabic page numbers, balloted front matter and draft are numbered consecutively with arabic page numbers.

This introduction is not part of IEEE Std 802.3az-2010, IEEE Standard for Information technology—Telecommunications and information exchange between systems—Local and metropolitan area networks—Specific requirements, Part 3: CSMA/CD Access Method and Physical Layer Specifications, Amendment: Energy Efficient Ethernet.

IEEE Std 802.3<sup>TM</sup> was first published in 1985. Since the initial publication, many projects have added functionality or provided maintenance updates to the specifications and text included in the standard. Each IEEE 802.3 project/amendment is identified with a suffix (e.g., IEEE 802.3az-20XX).

The Media Access Control (MAC) protocol specified in IEEE Std 802.3 is Carrier Sense Multiple Access with Collision Detection (CSMA/CD). This MAC protocol was included in the experimental Ethernet developed at Xerox Palo Alto Research Center. While the experimental Ethernet had a 2.94 Mb/s data rate, IEEE Std 802.3-1985 specified operation at 10 Mb/s. Since 1985 new media options, new speeds of operation, and new capabilities have been added to IEEE Std 802.3.

Some of the major additions to IEEE Std 802.3 are identified in the marketplace with their project number. This is most common for projects adding higher speeds of operation or new protocols. For example, IEEE Std 802.3 u<sup>TM</sup> added 100 Mb/s operation (also called Fast Ethernet), IEEE Std 802.3 x<sup>TM</sup> specified full duplex operation and a flow control protocol, IEEE Std 802.3 z<sup>TM</sup> added 1000 Mb/s operation (also called Gigabit Ethernet), IEEE Std 802.3 ae<sup>TM</sup> added 10 Gb/s operation (also called 10 Gigabit Ethernet) and IEEE Std 802.3 ah<sup>TM</sup> specified access network Ethernet (also called Ethernet in the First Mile). These major additions are all now included in, and are superseded by, IEEE Std 802.3-2008 and are not maintained as separate documents.

At the date of IEEE Std 802.3az-20XX publication, IEEE Std 802.3 is comprised of the following documents:

IEEE Std 802.3-2008

Section One -- Includes Clause 1 through Clause 20 and Annex A through Annex H and Annex 4A. Section One includes the specifications for 10 Mb/s operation and the MAC, frame formats and service interfaces used for all speeds of operation.

Section Two -- Includes Clause 21 through Clause 33 and Annex 22A through Annex 33E. Section Two includes management attributes for multiple protocols and speed of operation as well as specifications for providing power over twisted pair cabling for multiple operational speeds. It also includes general information on 100 Mb/s operation as well as most of the 100 Mb/s Physical Layer specifications.

Section Three -- Includes Clause 34 through Clause 43 and Annex 36A through Annex 43C. Section Three includes general information on 1000 Mb/s operation as well as most of the 1000 Mb/s Physical Layer specifications.

Section Four -- Includes Clause 44 through Clause 55 and Annex 44A through Annex 55B. Section Four includes general information on 10 Gb/s operation as well as most of the 10 Gb/s Physical Layer specifications.

Section Five -- Includes Clause 56 through Clause 74 and Annex 57A through Annex 74A. Clause 56 through Clause 67 and associated annexes specify subscriber access and other Physical Layers and sublayers for operation from 512 kb/s to 1000 Mb/s, and defines services and protocol elements that enable the exchange of IEEE Std 802.3 format frames between stations in a subscriber access network. Clause 68 specifies a 10 Gb/s Physical Layer specification. Clause 69 through Clause 74 and associated annexes specify Ethernet operation over electrical backplanes at speeds of 1000 Mb/s and 10 Gb/s.

#### IEEE Std 802.3av<sup>™</sup>-2009

This amendment includes changes to IEEE Std 802.3-2008 and adds Clause 75 through Clause 77 and Annex 75A through Annex 76A. This amendment adds new Physical Layers for 10 Gb/s operation on point-to-multipoint passive optical networks.

#### IEEE Std 802.3bcTM-2009

This amendment includes changes to IEEE Std 802.3-2008 and adds Clause 79. This amendment moves the Ethernet Organizationally Specific Type, Length, Value (TVL) information elements that were specified in IEEE Std 802.1AB to IEEE Std 802.3.

#### IEEE Std 802.3at<sup>™</sup>-2009

This amendment includes changes to IEEE Std 802.3-2008. This amendment augments the capabilities of IEEE Std 802.3-2008 with higher power levels and improved power management information.

#### IEEE Std 802.3-2008TM/Cor 1-200X

This corrigendum corrects the PAUSE reaction timing delay value for the 10GBASE-T PHY type.

#### IEEE Std 802.3baTM-20XX

This amendment includes changes to IEEE Std 802.3-2008 and adds Clause 80 through Clause 88 and Annex 83A through Annex 83C, Annex 85A and Annex 86A. This amendment adds MAC parameters, Physical Layers, and management parameters for the transfer of IEEE 802.3 format frames at 40 Gb/s and 100 Gb/s.

#### IEEE Std 802.3azTM-20XX

This amendment includes changes to IEEE Std 802.3-2008 and adds Clause 78. This amendment adds changes required to enable energy efficient operation of several existing Physical Layers.

IEEE Std 802.3 will continue to evolve. New Ethernet capabilities are anticipated to be added within the next few years as amendments to this standard.

#### **Notice to users**

#### Laws and regulations

Users of these documents should consult all applicable laws and regulations. Compliance with the provisions of this standard does not imply compliance to any applicable regulatory requirements. Implementers of the standard are responsible for observing or referring to the applicable regulatory requirements. IEEE does not, by the publication of its stan-

dards, intend to urge action that is not in compliance with applicable laws, and these documents may not be construed as doing so.

#### **Copyrights**

This document is copyrighted by the IEEE. It is made available for a wide variety of both public and private uses. These include both use, by reference, in laws and regulations, and use in private self-regulation, standardization, and the promotion of engineering practices and methods. By making this document available for use and adoption by public authorities and private users, the IEEE does not waive any rights in copyright to this document.

#### **Updating of IEEE documents**

Users of IEEE standards should be aware that these documents may be superseded at any time by the issuance of new editions or may be amended from time to time through the issuance of amendments, corrigenda, or errata. An official IEEE document at any point in time consists of the current edition of the document together with any amendments, corrigenda, or errata then in effect. In order to determine whether a given document is the current edition and whether it has been amended through the issuance of amendments, corrigenda, or errata, visit the IEEE Standards Association website at <a href="http://ieeexplore.ieee.org/xpl/ieee/standards.jspor">http://ieeexplore.ieee.org/xpl/ieee/standards.jspor</a> contact the IEEE at the address listed previously.

For more information about the IEEE Standards Association or the IEEE standards development process, visit the IEEE-SA website at <a href="http://standards.ieee.org">http://standards.ieee.org</a>

#### **Errata**

Errata, if any, for this and all other standards can be accessed at the following URL: <a href="http://standards.ieee.org/reading/ieee/updates/errata/index.html">http://standards.ieee.org/reading/ieee/updates/errata/index.html</a>. Users are encouraged to check this URL for errata periodically.

#### **Downloads**

Portions of this standard can be downloaded from the Internet. Materials include PICS tables, data tables, and code. URLs are listed in the text in the appropriate sections.

#### Interpretations

Current interpretations can be accessed at the following URL: <a href="http://standards.ieee.org/reading/ieee/interp/index.html">http://standards.ieee.org/reading/ieee/interp/index.html</a>

#### **Patents**

Attention is called to the possibility that implementation of this standard may require use of subject matter covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. The IEEE shall not be responsible for identifying patents or patent applications for which a license may be required to implement an IEEE standard or for conducting inquiries into the legal validity or scope of those patents that are brought to its attention. A patent holder or patent applicant has filed a statement of assurance that it will grant licenses under these rights without compensation or under reasonable rates and nondiscriminatory, reasonable terms and conditions to applicants desiring to obtain such licenses. The IEEE makes no representation as to the reasonableness of rates, terms, and conditions of the license agreements offered by patent holders or patent applicants. Further information may be obtained from the IEEE Standards Department.

4

5

6

7

8 9

10

11

12 13

14

15 16

#### **Participants**

The following individuals were officers and members of the IEEE 802.3 working group at the beginning of the working group ballot. Individuals may have not voted, voted for approval, disapproval or abstained on this standard.

David J. Law, Working Group Chair Wael William Diab, Working Group Vice-Chair

Steven B. Carlson, Working Group Executive Secretary
Adam Healey, Working Group Secretary
Bradley Booth, Working Group Treasurer

Michael Bennett, IEEE P802.3az Energy-efficient Ethernet Task Force Chair Sanjay Kasturia, IEEE P802.3az Energy-efficient Ethernet Task Force Editor-in-Chief

#### IEEE P802.3az Energy-efficient Ethernet Clause Editors

| IEEE P802.3az En            | iergy-ejjicieni Einernei Ciause Eaitors |                      | 10 |
|-----------------------------|-----------------------------------------|----------------------|----|
| Hugh Barrass                | Wael Diab                               | Velu Pillai          | 17 |
| Mandeep Chadha              | Adam Healey                             | Dimitry Taich        | 18 |
| Joseph Chou                 | David Koenen                            | Anoop Vetteth        | 19 |
| 1                           | Gavin Parnaby                           | 1                    | 20 |
|                             | •                                       |                      | 21 |
|                             |                                         |                      | 22 |
| Ghani Abbas                 | Bryan Dietz                             | Qiaofeng Jiang       | 23 |
| John Abbott                 | Chris Diminico                          | Wenbin Jiang         | 24 |
| Akira Agata                 | Thomas Dineen                           | Thomas K. Joergensen |    |
| Arne Alping                 | Thuyen Dinh                             | Chad Jones           | 25 |
| Yehuda Alush                | Dan Dove                                | Bheom-Soon Joo       | 26 |
| Peter Anslow                | Mike Dudek                              | Yasuaki Kawatsu      | 27 |
| Vittal Balasubramanian      | Joseph Dupuis                           | Seung-Hwan Kim       | 28 |
| Thananya Baldwin            | Frank Effenberger                       | Yong Kim             | 29 |
| Jaya Bandyopadhyay          | George Eisler                           | Mitsunobu Kimura     | 30 |
| Jim Barnette                | David Estes                             | Scott Kipp           | 31 |
| Denis Beaudoin Jon Beckwith | John Ewen<br>Daniel Feldman             | Shoukei Kobayashi    | 32 |
| Christian Beia              |                                         | Paul Kolesar         |    |
| Ernest Bergmann             | Dongning Feng<br>Alan Flatman           | Seiji Kozaki         | 33 |
| Ralf-Peter Braun            | Howard Frazier                          | Glen Kramer          | 34 |
| Dirk Breuer                 | Ilango S. Ganga                         | Yasuyuki Kuroda      | 35 |
| Alan Brown                  | Ali Ghiasi                              | Toshihiko Kusano     | 36 |
| Matthew Brown               | Dimitrios Giannakopoulos                | Hans Lackner         | 37 |
| Robert Busse                | Larry Green                             | Lowell Lamb          | 38 |
| Maurice Caldwell            | Michael Grimwood                        | D. Matthew Landry    | 39 |
| J. Martin Carroll           | Robert Grow                             | Jeff Lapak           |    |
| David Chalupsky             | Mark Gustlin                            | Ryan Latchman        | 40 |
| Sun-Hyok Chang              | Paul Gyugyi                             | Kyusang Lee          | 41 |
| Frank Chang                 | Marek Hajduczenia                       | Andreas Lenkisch     | 42 |
| Jian Chen                   | Hiroshi Hamano                          | Raymond W. K. Leung  | 43 |
| Hwan-Seok Chung             | Bernie Hammond                          | Mike Peng Li         | 44 |
| Terry Cobb                  | Jeffrey Heath                           | Ru Jian Lin          | 45 |
| Christopher R. Cole         | Ryan Hirth                              | Robert Lingle        | 46 |
| Doug Coleman                | Rita Horner                             | Raul Lozano          |    |
| Herbert V. Congdon          | Dean Huumala                            | Sharon Lutz          | 47 |
| Charles Cook                | Thong Huynh                             | Eric Lynskey         | 48 |
| John D'Ambrosia             | Hiroki Ikeda                            | Anthony Magee        | 49 |
| Fumio Daido                 | Kazuhiko Ishibe                         | Valerie Maguire      | 50 |
| Yair Darshan                | Osamu Ishida                            | Jeffery J. Maki      | 51 |
| Piers Dawe                  | Hideki Isono                            | Jeff Mandin          | 52 |
| Bill Delveaux               | Hirotake Iwadate                        | Carlo Mariotti       | 53 |
|                             |                                         |                      | 33 |

| Arthur Marris Phil McClay Michael S. McCormack John McDonough Jim McGrath Greg McSorley Richard Mellitz Jeffrey Meyer Brian Misek Merrick Moeller Andy Moorwood Kazuyuki Mori Shimon Muller Angela Muscat Gerard Nadeau Edward Nakamoto Jay Neer Gary Nicholl Paul Nikolich George Noh Ronald Nordin Ahmad Nouri Mark Nowell Satoshi Obara David Ofelt Gourgen Oganessyan Akihiro Otaka George Oulundsen Tom Palkert | Sesha Panguluri Shashi Patel Martin Patoka Petar Pepeljugoski Gerald Pepper John Petrilla Rick Pimpinella Scott Powell Holger Quast Rick Rabinovich Randy Rannow Duane Remein Tamir Reshef Michael Ressl June-Koo (Kevin) Rhee Sam Sambasivan Ramesh Sastry Olindo Savi Edward Sayre Frederick Schindler Shawn Searles Khorvash (Kory) Sefidvash Murat Serbay Farhad Shafai Masayuki Shigematsu Jong-Yoon Shin Jesse Simsarian Bryan Sparrowhawk Olaf Storaasli | Alan Sugg Ken-Ichi Suzuki Naoki Suzuki Steve Swanson Andre Szczepanek Akio Tajima Hidenori Takahashi Motoyuki Takizawa Pat Thaler Sashi Thiagarajan Geoffrey Thompson Hidehiro Toyoda Nathan Tracy Mario Traeber Matthew Traverso Stephen Trowbridge Shinji Tsuji Eddie Tsumura Brad Turner Alexander Umnov Sterling A. Vaden Paul Vanderlaan Albert Vareljian Andrew Weitzner Masaki Yasukawa George Young George Zimmerman Pavel Zivny | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|

The following members of the individual balloting committee voted on this standard. Balloters may have voted for approval, disapproval, or abstention.

[To be provided]

When the IEEE-SA Standards Board approved this standard on XX Month 200X, it had the following membership:

Robert M. Grow, Chair
Thomas Prevost, Vice Chair
Steve M. Mills, Past Chair
Judith Gorman, Secretary

[to be supplied at publication]

\*Member Emeritus

Also included are the following nonvoting IEEE-SA Standards Board liaisons:

[to be supplied at publication]

Michelle D. Turner
IEEE Standards Program Manager, Document Development

Kathryn M. Cush
IEEE Standards Program Manager, Technical Program Development

j

#### List of special symbols

Note: a new symbol indicating a rightward assignment operator has been added to the table below:

For the benefit of those who have received this document by electronic means, what follows is a list of special symbols and operators. If any of these symbols or operators fail to print out correctly on your machine, the editors apologize, and hope that this table will at least help you to sort out the meaning of the resulting funny-shaped blobs and strokes.

#### Special symbols and operators

| Printed character | Printed character Meaning          |                | Character code | Font            |
|-------------------|------------------------------------|----------------|----------------|-----------------|
| *                 | Boolean AND                        | *              | ALT-042        | Symbol          |
| +                 | Boolean OR, arithmetic addition    | +              | ALT-043        | Symbol          |
| ^                 | Boolean XOR                        | ^              | ALT-094        | Times New Roman |
| !                 | Boolean NOT                        | !              | ALT-033        | Symbol          |
| ×                 | Multiplication                     | Ctrl-q 4       | ALT-0180       | Symbol          |
| <                 | Less than                          | <              | ALT-060        | Symbol          |
| <b>≤</b>          | Less than or equal to              | Ctrl-q#        | ALT-0163       | Symbol          |
| >                 | Greater than                       | >              | ALT-062        | Symbol          |
| <u>&gt;</u>       | Greater than or equal to           | Ctrl-q 3       | ALT-0179       | Symbol          |
| =                 | Equal to                           | =              | ALT-061        | Symbol          |
| <b>≠</b>          | Not equal to                       | Ctrl-q 9       | ALT-0185       | Symbol          |
| <=                | Assignment operator                | Ctrl-q \       | ALT-0220       | Symbol          |
| $\Rightarrow$     | Assignment operator                |                |                | Symbol          |
| €                 | Indicates membership               | Ctrl-q Shift-n | ALT-0206       | Symbol          |
|                   | Indicates nonmembership            | Ctrl-q Shift-o | ALT-0207       | Symbol          |
| ±                 | Plus or minus (a tolerance)        | Ctrl-q 1       | ALT-0177       | Symbol          |
| 0                 | Degrees                            | Ctrl-q 0       | ALT-0176       | Symbol          |
| Σ                 | Summation                          | Esc ^ Shift-a  | ALT-0229       | Symbol          |
| V                 | Square root                        | Ctrl-q Shift-v | ALT-0214       | Symbol          |
| _                 | Big dash (em dash)                 | Ctrl-q Shift-q | ALT-0151       | Times New Roman |
| _                 | Little dash (en dash), subtraction | Ctrl-q Shift-p | ALT-0150       | Times New Roman |
|                   | Vertical bar                       |                | ALT-0124       | Times New Roman |
| †                 | Dagger                             | Ctrl-q Space   | ALT-0134       | Times New Roman |
| ‡                 | Double dagger                      | Ctrl-q '       | ALT-0135       | Times New Roman |
| α                 | Lower case alpha                   | a              | ALT-097        | Symbol          |
| β                 | Lower case beta                    | b              | ALT-098        | Symbol          |
| γ                 | Lower case gamma                   | g              | ALT-103        | Symbol          |
| δ                 | Lower case delta                   | d              | ALT-100        | Symbol          |
| 3                 | Lower case epsilon                 | e              | ALT-101        | Symbol          |
| λ                 | λ Lambda                           |                | ALT-0108       | Symbol          |
| μ                 | Micro                              | Ctrl-q 5       | ALT-0181       | Times New Roman |
| Ω                 | Omega                              | W              | ALT-087        | Symbol          |
| П                 | Upper case Pi                      | Shift-p        |                | Symbol          |

#### CONTENTS 1 2 3 1.Introduction 4 5 14 Abbreviations 15 6 1.5 7 8 14. Twisted-pair medium attachment unit (MAU) and baseband medium, type 10BASE-T and type 10BASE-9 Te 10 14 1 Scope 16 11 143 MAU electrical specifications 17 12 14.4 13 Characteristics of the simplex link segment 22 14 14.8 MAU labeling 23 14.10 Protocol implementation conformance statement (PICS) proforma for Clause 14, Twisted-pair 15 medium attachment unit (MAU) and baseband medium, 16 17 18 22. Reconciliation Sublayer (RS) and Media Independent Interface (MII) 19 20 21 Protocol implementation conformance statement (PICS) proforma for Clause 22, 22 23 24 24. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X 25 26 Physical Coding Sublayer (PCS) 35 27 24.2 28 24 3 24.4 29 24.8 Protocol implementation conformance statement (PICS) proforma for Clause 24, Physical 30 Coding Sublayer (PCS) and Physical Medium Attachment (PMA) 31 32 33 34 25.Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX 35 General exceptions 52 36 25.3 25.4 Specific requirements and exceptions. 53 37 25.5 Protocol implementation conformance statement (PICS) proforma for Clause 25, Physical 38 39 40 41 30.Management 42 43 30.5 44 35. Reconciliation Sublayer (RS) and Gigabit Media Independent Interface (GMII) 45 46 47 Protocol implementation conformance statement (PICS) proforma for Clause 35, Reconciliation Sublayer (RS) and Gigabit Media Independent Interface (GMII)......70 48 49 36. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 1000BASE-X 50 51 Protocol implementation conformance statement (PICS) proforma for Clause 36, Physical 52 36.7 Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 1000BASE-53 54

|             | Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, a 1000BASE-T                                                                                           |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40.3        | Physical Coding Sublayer (PCS) 91                                                                                                                                                            |
| 40.4        |                                                                                                                                                                                              |
| 40.5        |                                                                                                                                                                                              |
| 40.1        | 2 Protocol implementation conformance statement (PICS) proforma for Clause 40—Physical coding sublayer (PCS), physical medium attachment (PMA) sublayer and baseband medium, type 1000BASE-T |
| 45.Manage   | ment Data Input/Output (MDIO) Interface                                                                                                                                                      |
| 45.5        | Protocol implementation conformance statement (PICS) proforma for Clause 45, MDIO interface                                                                                                  |
|             | liation Sublayer (RS) and 10 Gigabit Media Independent rface (XGMII))                                                                                                                        |
| 46.3        | XGMII functional specifications                                                                                                                                                              |
| 46.5        |                                                                                                                                                                                              |
|             | Reconciliation Sublayer (RS) and 10 Gigabit Media Independent Interface (XGMII) 125                                                                                                          |
| 48.Physical | Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 10GBASE-X)                                                                                                         |
| 48.7        | Protocol implementation conformance statement (PICS) proforma for Physical Coding                                                                                                            |
|             | Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 10GBASE-X 137                                                                                                             |
| 49.Physical | Coding Sublayer (PCS) for 64B/66B, type 10GBASE-R)                                                                                                                                           |
| 49.3        | Protocol implementation conformance statement (PICS) proforma for Clause 49, Physical Coding Sublayer (PCS) type 10GBASE-R                                                                   |
| 51.Physical | Medium Attachment (PMA) sublayer, type Serial                                                                                                                                                |
| 51.8        | 8a Support for Energy Efficient Ethernet (optional)                                                                                                                                          |
|             | O Protocol implementation conformance statement (PICS) proforma for Clause 51, Physical Medium Attachment (PMA) sublayer, type Serial                                                        |
| -           | Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, a 10GBASE-T                                                                                            |
| 55.1        | Overview                                                                                                                                                                                     |
| 55.4        |                                                                                                                                                                                              |
| 55.6        |                                                                                                                                                                                              |
| 69.Introduc | tion to Ethernet operation over electrical backplanes                                                                                                                                        |
| 69.2        | Summary of Backplane Ethernet Sublayers                                                                                                                                                      |
| 70.Physical | Medium Dependent Sublayer and Baseband Medium, Type 1000BASE-KX                                                                                                                              |
| 70.1        | Overview195                                                                                                                                                                                  |
| 70.2        |                                                                                                                                                                                              |
| 70.6        | PMD functional specifications                                                                                                                                                                |

| 70.7          | 1000BASE-KX electrical characteristics.                                                                                                               | 198     |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 70.10         | Protocol implementation conformance statement (PICS) proforma for Clause 70, P                                                                        | hysical |
|               | Medium Dependent (PMD) sublayer and baseband medium, type 1000BASE-KX                                                                                 | -       |
| 71.Physical I | Medium Dependent Sublayer and Baseband Medium, Type 10GBASE-KX4                                                                                       |         |
| 71.1          | Overview                                                                                                                                              | 201     |
| 71.1          | Physical Medium Dependent (PMD) service interface                                                                                                     |         |
| 71.2          | PCS requirements for Auto-Negotiation (AN) service interface                                                                                          |         |
| 71.3          | Electrical characteristics for 10GBASE-KX4                                                                                                            |         |
|               |                                                                                                                                                       |         |
| /1.10         | Protocol implementation conformance statement (PICS) proforma for Clause 71, P Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KX4. |         |
| 72.Physical 1 | Medium Dependent Sublayer and Baseband Medium, Type 10GBASE-KR                                                                                        |         |
| 72.1          | Overview                                                                                                                                              | 207     |
| 72.1          | Physical Medium Dependent (PMD) service interface                                                                                                     |         |
| 72.2          | PMD functional specifications                                                                                                                         |         |
| 72.0          | 10GBASE-KR electrical characteristics                                                                                                                 |         |
| 72.10         |                                                                                                                                                       |         |
| 72.10         | Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KR                                                                                  |         |
|               | Medium Dependent (PMD) subtayer and baseband medium, type 100BASE-KK                                                                                  | 213     |
| 74.Forward l  | Error Correction (FEC) sublayer for 10GBASE-R PHYs                                                                                                    |         |
| 74.5          | FEC service interface                                                                                                                                 | 214     |
| 74.7          | FEC principle of operation                                                                                                                            | 217     |
| 74.8          | Detailed functions and state diagrams                                                                                                                 | 218     |
| 74.11         | <u> </u>                                                                                                                                              |         |
|               | Error Correction (FEC) sublayer for 10GBASE-R PHYs                                                                                                    |         |
| 78.Energy E   | ficient Ethernet (EEE)                                                                                                                                |         |
| 78.1          | Overview                                                                                                                                              | 227     |
| 78.2          | Low Power Idle mode timing parameters description                                                                                                     |         |
| 78.3          | Capabilities Negotiation                                                                                                                              |         |
| 78.4          | Data Link Layer Capabilities                                                                                                                          |         |
| 78.5          | Communication link access latency                                                                                                                     |         |
| 70.5          | Communication link access latency                                                                                                                     | 2 13    |
|               | 3 Organizationally Specific Link Layer Discovery Protocol (LLDP) type, length, and information elements                                               | values  |
| 79.3          | IEEE 802.3 Organizationally Specific TLVs                                                                                                             | 244     |
| 79.3          | IEEE 802.3 Organizationally Specific TLV selection management                                                                                         |         |
| 79.7          | Protocol implementation conformance statement (PICS) proforma for IEEE 802.3                                                                          | 243     |
| 19.3          |                                                                                                                                                       | 1       |
|               | Organizationally Specific Link Layer Discovery Protocol (LLDP) type, length, and                                                                      |         |
|               | (TLV) information elements                                                                                                                            | 24 /    |
| Annex 28C (   | Normative)                                                                                                                                            | 248     |
| Annex 28D (   | Normative)                                                                                                                                            | 249     |
| milex 20D (   | 110IIIIui170                                                                                                                                          | ∠⊣೨     |
| Annex 73A (   | Normative)                                                                                                                                            | 250     |
|               |                                                                                                                                                       |         |
| Annex 74A (   | Informative)                                                                                                                                          | 251     |

#### **Revisions to IEEE Std 802.3-2008**

EDITORIAL NOTES - Unless otherwise indicated in the editing instructions, this supplement is based on the current draft of IEEE Std 802.3-2008. The editing instructions define how to merge the material contained here into this base document set to form the new comprehensive standard as created by the addition of P802.3az.

NOTE—The editing instructions contained in this amendment define how to merge the material contained therein into the existing base standard and its amendments to form the comprehensive standard.

The editing instructions are shown in **bold italic**. Four editing instructions are used: change, delete, insert, and replace. **Change** is used to make corrections in existing text or tables. The editing instruction specifies the location of the change and describes what is being changed by using strikethrough (to remove old material) and <u>underscore</u> (to add new material). **Delete** removes existing material. **Insert** adds new material without disturbing the existing material. Deletions and insertions may require renumbering. If so, renumbering instructions are given in the editing instruction. **Replace** is used to make changes in figures or equations by removing the existing figure or equation and replacing it with a new one. Editing instructions, change markings, and this NOTE will not be carried over into future editions because the changes will be incorporated into the base standard.

Cross-references that do not point to text in this amendment may be shown in Dark Blue and have no active link.

#### 1. Introduction

#### 1.4 Definitions

#### Insert the following definition(s) in alphanumeric order:

10BASE-Te IEEE 802.3 Physical Layer specification for an Energy Efficient version of 10BASE-T

for a 10 Mb/s CSMA/CD local area network over two pairs of Category 5 or better bal-

anced cabling. (See IEEE 802.3, Clause 14.)

<u>Low Power Idle Mode</u> An optional mode intended to save power that may be enabled during periods of

low link utilization in which either side of a link may disable portions of device or system

functionality.

#### 1.5 Abbreviations

#### Insert the following abbreviations in alphanumeric order:

EEE Energy Efficient Ethernet

<u>LPI</u> <u>Low Power Idle</u>

## 14.Twisted-pair medium attachment unit (MAU) and baseband medium, type 10BASE-T including type 10BASE-Te

#### **14.1 Scope**

#### 14.1.1 Overview

Change the first paragraph of 14.1.1 as shown below and insert a NOTE as shown below after the first paragraph:

Clause 14 defines the functional, electrical, and mechanical characteristics of the type 10BASE-T MAU and one specific medium for use with that MAU. This clause also specifies the functional, electrical, and mechanical characteristics of the Energy Efficient version of 10BASE-T, the type 10BASE-Te MAU, and one specific medium for use with that MAU. The relationship of this clause to the entire ISO/IEC 8802-3IEEE Std 802.3 LAN International Standard is shown in Figure 14–1. The purpose of the MAU is to provide a simple, inexpensive, and flexible means of attaching devices to the medium.

NOTE—Support for both 10BASE-T and 10BASE-Te signal levels in a single device is not required.

This MAU and medium specification is aimed primarily at office applications where twisted-pair cable is often installed. Installation and reconfiguration simplicity is allowed by the type of cable and connectors used.

The 10BASE-T specification builds upon Clause 1 through Clause 7 and Clause 9 of this standard.

#### 14.1.1.1 Medium Attachment Unit (MAU)

Insert items (i) and (j) into the list of general characteristics as shown below:

The MAU has the following general characteristics:

- a) Enables coupling the Physical Signaling (PLS) sublayer by way of the Attachment Unit Interface (AUI) to the baseband twisted-pair link defined in Clause 14.
- b) Supports message traffic at a data rate of 10 Mb/s.
- c) Provides for operating over 0 m to at least 100 m of twisted pair without the use of a repeater.
- d) Permits the Data Terminal Equipment (DTE) or repeater to confirm operation of the MAU and availability of the medium.
- e) Supports network configurations using the CSMA/CD access method defined in this standard with baseband signaling.
- f) Supports a point-to-point interconnection between MAUs and, when used with repeaters having multiple ports, supports a star wiring topology.
- g) Allows incorporation of the MAU within the physical bounds of a DTE or repeater.
- h) Allows for either half duplex operation, full duplex operation, or both.
- i) Provides for operation with reduced peak differential voltage on the TD circuit for type 10BASE-Te. A 10BASE-Te MAU interoperates with a 10BASE-T MAU if the minimum cabling requirements of a 10BASE-Te MAU are met.
- i) All references to 10BASE-T include 10BASE-Te unless otherwise stated.

#### 14.1.1.3 Twisted-pair media

#### Change the first paragraph of 14.1.1.3 as shown below:

The medium for 10BASE-T is twisted-pair wire. The performance specifications of the <u>10BASE-T except 10BASE-Te</u> simplex link segment are contained in 14.4. This wiring normally consists of 0.4 mm to 0.6 mm diameter [26 AWG to 22 AWG] unshielded wire in a multipair cable. The performance specifications are generally met by 100 m of 0.5 mm telephone twisted pair. Longer lengths are permitted providing the simplex link segment meets the requirements of 14.4. A length of 100 m, the design objective, will be used when referring to the length of a twisted-pair link segment.

#### Insert the following paragraphs in 14.1.1.3 after the first paragraph:

The medium for 10BASE-Te is twisted-pair wire. The performance specifications of the 10BASE-Te simplex link segment (either pure 10BASE-Te or mixed 10BASE-T, 10BASE-Te) is a channel meeting or exceeding the requirements of the Class D channel specified by ISO/IEC 11801:1995. These channel requirements can also be met by the Category 5 channel specified by ANSI/TIA/EIA-568-B:2001.

NOTE—ISO/IEC 11801:2002 provides a specification for media that exceeds the minimum requirements of this standard.

#### 14.3.1 MAU-to-MDI interface characteristics

#### 14.3.1.2 Transmitter specifications.

The MAU shall provide the Transmit function specified in 14.2.1.1 in accordance with the electrical specifications of this subclause.

Where a load is not specified, the transmitter shall meet requirements of this subclause when connected to a 100  $\Omega$  resistive load. The use of 100  $\Omega$  terminations simplifies the measurement process when using 50  $\Omega$  measurement equipment as 50  $\Omega$  to 100  $\Omega$  impedance matching transformers are readily available.

#### Change the third paragraph onwards of 14.3.1.2 to read as shown below:

Some tests in this subclause require the use of an equivalent circuit that models the distortion introduced by a simplex link segment. This twisted-pair model shall be constructed according to Figure 14–7 for a type 10BASE-T MAU that is not a type 10BASE-Te MAU and according to Figure 14–7a for a type 10BASE-Te MAU with component tolerances as follows: Resistors,  $\pm 1\%$ ; capacitors,  $\pm 5\%$ ; inductors,  $\pm 10\%$ . Component tolerance specifications shall be met from 5.0 MHz to 15 MHz. For all measurements, the TD circuit shall be connected through a balun to section 1 and the signal measured across a load connected to section 4 of the model. The balun shall not affect the peak differential output voltage specified in 14.3.1.2.1 by more than 1% when inserted between the 100  $\Omega$  resistive load and the TD circuit. Also, the value of the resistor that is in series with the inductors includes the series resistance of the inductor from the resistor value shown in the figure.

The For a type 10BASE-T MAU that is not a type 10BASE-Te MAU, the insertion loss of the twisted-pair model when measured with a 100  $\Omega$  source and 100  $\Omega$  load shall be between 9.70 dB and 10.45 dB at 10 MHz, and between 6.50 dB and 7.05 dB at 5 MHz.

Insert the following paragraph and Figure 14-7a showing new twisted-pair model after Figure 14.7 (which shows the existing twisted-pair model).



NOTE: Care must be taken that layout and parasitics do not exceed R, C, and L tolerance values.

Resistances are in  $\Omega$  Capacitances are in pF Inductances are in  $\mu H$ 

Figure 14–7—Twisted-pair model for 10BASE-T

For a type 10BASE-Te MAU, the insertion loss of the twisted-pair model when measured with a 100  $\Omega$  source and 100  $\Omega$  load shall be between 6.8 dB and 7.4 dB at 10 MHz, and between 4.75 dB and 5.25 dB at 5 MHz.



Figure 14-7a—Twisted-pair model for 10BASE-Te

#### 14.3.1.2.1 Differential output voltage

Some of the text and figures of this subclause describe the differential voltage in terms of magnitudes. These requirements apply to negative as well as positive pulses.

Change the second and third paragraphs of 14.3.1.2.1 (Differential output voltage) to read as shown below:

The peak differential voltage on the TD circuit when terminated with a  $100~\Omega$  resistive load shall be between 2.2~V and 2.8~V for all data sequences for a type 10BASE-T MAU that is not a type 10BASE-Te MAU. For a type 10BASE-Te MAU, the peak differential voltage on the TD circuit when terminated with a  $100~\Omega$  resistive load shall be between 1.54~V and 1.96~V for all data sequences. When the DO circuit is driven by an all-ones Manchester-encoded signal, any harmonic measured on the TD circuit shall be at least 27~dB below the fundamental.

NOTE—The specification on maximum spectral components is not intended to ensure compliance with regulations concerning RF emissions. The implementor should consider any applicable local, national, or international regulations. Additional filtering of spectral components may therefore be necessary.

The output signal  $V_0$ , is defined at the output of the twisted-pair model as shown in Figure 14–8. The <u>specific twisted-pair model used in Figure 14–8 shall be the equivalent circuit shown in Figure 14–7 for 10BASE-T except 10BASE-Te and shall be the equivalent circuit shown in Figure 14–7a for 10BASE-Te. The TD transmitter shall provide equalization such that the output waveform shall fall within the template shown in Figure 14–9 for all data sequences. Voltage and time coordinates for inflection points on Figure 14–9 are given in Table 14–1. (Zero crossing points are different for external and internal MAUs. The zero crossings depicted in Figure 14–9 apply to an external MAU.) The template voltage may be scaled by a factor of 0.9 to 1.1 but any scaling below 0.9 or above 1.1 shall not be allowed. The recommended measurement procedure is described in B.4.3.1. Time t=0 on the template represents a zero crossing, with positive slope, of the output waveform. During this test the twisted-pair model shall be terminated in 100  $\Omega$  and driven by a transmitter with a Manchester-encoded pseudo-random sequence with a minimum repetition period of 511 bits.</u>

### Change the fifth, sixth and seventh paragraphs of 14.3.1.2.1 (Differential output voltage) to read as shown below:

The TP\_IDL shall always start with a positive waveform when a waveform conforming to Figure 14–12 is applied to the DO circuit. If the last bit transmitted was a CD1, the last transition will be at the bit cell center of the CD1. If the last bit transmitted was a CD0, the PLS will generate an additional transition at the bit cell boundary following the CD0. After the zero crossing of the last transition, the differential voltage shall remain within the shaded area of Figure 14–10. Once the differential voltage has gone more negative than –50 mV, it shall not exceed +50 mV. The template requirements of Figure 14–10 shall be met when measured across each of the test loads defined in Figure 14–11, both with the load connected directly to the TD circuit and with the load connected through the twisted-pair model as defined in Figure 14–7 and Figure 14–8 for 10BASE-Te except 10BASE-Te and Figure 14–7a and Figure 14–8 for 10BASE-Te.

The link test pulse shall be a single positive (TD+ lead positive with respect to TD- lead) pulse, which falls within the shaded area of Figure 14–12. Once the differential output voltage has become more negative than –50 mV, it shall remain less than +50 mV. The template requirements of Figure 14–12 shall be met when measured across each of the test loads defined in Figure 14–11; both with the load connected directly to the TD circuit and with the load connected through the twisted-pair model as defined in Figure 14–7 and Figure 14–8 for 10BASE-T except 10BASE-Te and Figure 14–7a and Figure 14–8 for 10BASE-Te.

For a MAU that implements the Auto-Negotiation algorithm defined in Clause 28, the FLP Burst Sequence will consist of multiple link test pulses. All link test pulses in the FLP Burst sequence shall meet the tem-

plate requirements of Figure 14–12 when measured across each of the test loads defined in Figure 14–11; both with the load connected directly to the TD circuit and with the load connected through the twisted-pair model as defined in Figure 14–7 and Figure 14–8 for 10BASE-Te and Figure 14–7a and Figure 14–8 for 10BASE-Te.

#### 14.4 Characteristics of the simplex link segment

Except where otherwise stated, the simplex link segment shall be tested with source and load impedances of  $100 \Omega$ 

#### 14.4.1 Overview

#### Change the first paragraph of 14.4.1 as shown below:

The medium for 10BASE-T is twisted-pair wiring. Since a significant number of 10BASE-T networks are expected to be installed utilizing in-place unshielded telephone wiring and typical telephony installation practices, the end-to-end path including different types of wiring, cable connectors, and cross connects must be considered. Typically, a DTE connects to a wall outlet using a twisted-pair patch cord. Wall outlets connect through building wiring and a cross connect to the repeater MAU in a wiring closet.

#### Insert paragraph as shown after the first paragraph of 14.4.1

The medium for 10BASE-Te is twisted pair wire. The requirements of the 10BASE-Te simplex link segment (either pure 10BASE-Te or mixed 10BASE-T, 10BASE-Te) are equivalent to the requirements of the Class D channel specified by ISO/IEC 11801:1995. This requirement can also be met by Category 5 cable and components as specified in ANSI/TIA/EIA-568-B:2001.

#### 14.4.2.1 Insertion loss

#### Change the first paragraph of 14.4.2.1 to read as shown below

The insertion loss of a simplex link segment shall be no more than 11.5 dB at all frequencies between 5.0 and 10 MHz for a 10BASE-T MAU that is not a 10BASE-Te MAU. For a 10BASE-Te MAU, the insertion loss of a simplex link segment shall be no more than 8.5 dB at all frequencies between 5.0 MHz and 10 MHz. This consists of the attenuation of the twisted pairs, connector losses, and reflection losses due to impedance mismatches between the various components of the simplex link segment. The insertion loss specification shall be met when the simplex link segment is terminated in source and load impedances that satisfy 14.3.1.2.2 and 14.3.1.3.4.

NOTE—Multipair PVC-insulated 0.5 mm [24 AWG] cable typically exhibits an attenuation of 8 dB to 10 dB/100 m at 20 °C. The loss of PVC-insulated cable exhibits significant temperature dependence. At temperatures greater than 40 °C, it may be necessary to use a less temperature-dependent cable, such as most plenum-rated cables.

#### 14.5.2 Crossover function

#### Change the last sentence of the first paragraph of 14.5.2 to read as shown below

Additionally, the MDI connector for a MAU that implements the <u>a fixed</u> crossover function shall be marked with the graphical symbol "X". Internal and external crossover functions are shown in Figure 14–22.

#### 14.8 MAU labeling

Change the list by modifying items (c) and (d) and inserting item (e) as shown below:

It is recommended that each MAU (and supporting documentation) be labeled in a manner visible to the user with at least these parameters:

- a) Data rate capability in Mb/s,
- b) Power level in terms of maximum current drain (for external MAUs),
- c) Any applicable safety warnings, and
- d) Duplex capabilities., and
- e) Which of the two specifications is implemented, i.e., 10BASE-T or 10BASE-Te (not both).

See also 14.5.2.

Change section 14.10 header to read as shown below:

## 14.10 Protocol implementation conformance statement (PICS) proforma for Clause 14, Twisted-pair medium attachment unit (MAU) and baseband medium, type 10BASE-T and type 10BASE-Te<sup>1</sup>

#### 14.10.3 Identification of the protocol

Change text in first row of the table as shown below:

| IEEE Std 802.3-2008, Clause 14, Twisted-pair medium attachment unit (MAU) Y [] and baseband medium, type 10BASE-T except type 10BASE-Te |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--|
|-----------------------------------------------------------------------------------------------------------------------------------------|--|

#### Insert following text in table after first row:

#### 14.10.4.5.12 Transmitter specification

Change TS1 to read as shown below. Change table by inserting TS2 and renumbering subsequent entries in the PICS:

|     | Parameter                                                                     | Subclause  | Req            | Imp | Value/Comment                                                     |
|-----|-------------------------------------------------------------------------------|------------|----------------|-----|-------------------------------------------------------------------|
| TS1 | Peak differential output<br>voltage on TD circuit for a<br>type 10BASE-T MAU  | 14.3.1.2.1 | C <del>M</del> |     | Conditional on whether it is a type 10BASE-T MAU. 2.2 to 2.8 V    |
| TS2 | Peak differential output<br>voltage on TD circuit for a<br>type 10BASE-Te MAU | 14.3.1.2.1 | <u>C</u>       |     | Conditional on whether it is a type 10BASE-Te MAU. 1.54 to 1.96 V |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

#### 14.10.4.7.1 10BASE-T link segment characteristics

Change LS4 to read as shown below. Change table by inserting LS5 and renumbering subsequent entries in the PICS:

|     | Parameter                                              | Subclause | Req      | Imp | Value/Comment                                                  |
|-----|--------------------------------------------------------|-----------|----------|-----|----------------------------------------------------------------|
| LS4 | Insertion loss, 5.0 to 10 MHz for a type 10BASE-T MAU  | 14.4.2.1  | С        |     | Conditional on whether it is a type<br>10BASE-T MAU. ≤ 11.5 dB |
| LS5 | Insertion loss, 5.0 to 10 MHz for a type 10BASE-Te MAU | 14.4.2.1  | <u>C</u> |     | Conditional on whether it is a type<br>10BASE-Te MAU. ≤ 8.5 dB |

#### 22. Reconciliation Sublayer (RS) and Media Independent Interface (MII)

Change 22.2.1 for LPI function:

#### 22.2.1 Mapping of MII signals to PLS service primitives and Station Management

The Reconciliation sublayer maps the signals provided at the MII to the PLS service primitives defined in Clause 6. The PLS service primitives provided by the Reconciliation sublayer behave in exactly the same manner as defined in Clause 6. The MII signals are defined in detail in 22.2.2. The mapping is changed if EEE capability is supported, as described in 22.6a. EEE capability requires the use of the MAC defined in Annex 4A for simplified full duplex operation (with carrier sense deferral). This provides full duplex operation but uses the carrier sense signal to defer transmission when the PHY is in its low power state.

Figure <u>22–3</u> depicts a schematic view of the Reconciliation sublayer inputs and outputs, and demonstrates that the MII management interface is controlled by the station management entity (STA).

Editors' Notes: To be removed prior to publication. Figure 22-3 is changed to correct an error in 802.3-2008/2005.



Figure 22–3—Reconciliation Sublayer (RS) inputs and outputs, and STA connections to MII

Change 22.2.1.3 for PLS CARRIER.indication:

54

#### 22.2.1.3 Mapping of PLS\_CARRIER.indication

#### 22.2.1.3.1 Function

Map the primitive PLS CARRIER indication to the MII signal CRS.

#### 22.2.1.3.2 Semantics of the service primitive

PLS CARRIER.indication (CARRIER STATUS)

The CARRIER STATUS parameter can take one of two values: CARRIER ON or CARRIER OFF. The values CARRIER ON and CARRIER OFF are derived from the MII signal CRS, and the LPI assert function if the EEE capability supported (see 22.6a.2).

#### 22.2.1.3.3 When generated

The PLS CARRIER indication service primitive is generated by the Reconciliation sublayer whenever the CARRIER STATUS parameter changes from CARRIER ON to CARRIER OFF or vice versa.

Editors' Notes: To be removed prior to publication.

The following change to the base clause is the subject of change request #1205

See revision item

http://ieee802.org/3/maint/requests/maint\_1205.pdf

and revision history (look at item 1205) http://ieee802.org/3/maint/requests/revision\_history.html

While the RX DV signal is de asserted, any transition of the CRS signal from de asserted to asserted must cause a transition of CARRIER STATUS from the CARRIER OFF to the CARRIER ON value, and any transition of the CRS signal from asserted to de asserted must cause a transition of CARRIER STATUS from the CARRIER ON to the CARRIER OFF value. Any transition of the CRS signal from de-asserted to asserted must cause a transition of CARRIER STATUS from the CARRIER OFF to the CARRIER ON value, and any transition of the CRS signal from asserted to de-asserted must cause a transition of CARRIER STATUS from the CARRIER ON to the CARRIER OFF value.

NOTE—The behavior of the CRS signal is specified within this clause so that it can be mapped directly (with the appropriate implementation-specific synchronization) to the carrierSense variable in the MAC process Deference, which is described in 4.2.8. The behavior of the RX DV signal is specified within this clause so that it can be mapped directly to the receiveDataValid variable in the MAC process BitReceiver, which is described in 4.2.9, provided that the MAC processBitReceiver is implemented to receive a nibble of data on each cycle through the inner loop.

For EEE capability, CARRIER STATUS is overridden according to the behavior of the LPI transmit state diagram (see Figure 22–21). The signal CRS has no effect on CARRIER STATUS while in states LPI ASSERTED and LPI WAIT. A transition to the LPI ASSERTED state in the transmit LPI state diagram shall cause a transition of CARRIER STATUS from the CARRIER OFF to the CARRIER ON value, and a transition to the LPI DEASSERTED state in the transmit LPI state diagram shall cause a transition of CARRIER STATUS from the CARRIER ON to the CARRIER OFF value.

Change the final paragraph of 22.2.2.2 and NOTE as follows:

#### 22.2.2.2 RX\_CLK (receive clock)

Transitions from nominal clock to recovered clock or from recovered clock to nominal clock shall be made only while RX DV is de-asserted. During the interval between the assertion of CRS and the assertion of RX DV at the beginning of a frame, the PHY may extend a cycle of RX CLK by holding it in either the high or low condition until the PHY has successfully locked onto the recovered clock. Following the deassertion of RX\_DV at the end of a frame or while the PHY is asserting LPI, the PHY may extend a cycle of RX\_CLK by holding it in either the high or low condition for an interval that shall not exceed twice the nominal clock period. For EEE capability, RX\_CLK may be stopped by the PHY during LPI when the Clock stop enable bit is asserted (see 22.2.2.8a and 45.2.3.1.3a).

NOTE—This standard neither requires nor assumes a guaranteed phase relationship between the RX\_CLK and TX CLK signals. See additional information in 22.2.4.1.5 and 22.2.2.8a.

#### Change 22.2.2.4 for TXD definition:

#### 22.2.2.4 TXD (transmit data)

TXD is a bundle of 4 data signals (TXD<3:0>) that are driven by the Reconciliation sublayer. TXD<3:0> shall transition synchronously with respect to the TX\_CLK. For each TX\_CLK period in which TX\_EN is asserted, TXD<3:0> are accepted for transmission by the PHY. TXD<0 >is the least significant bit. While TX\_EN and TX\_ER are both is de-asserted, TXD<3:0> shall have no effect upon the PHY.

For EEE capability, the RS shall use the combination of TX\_EN de-asserted, TX\_ER asserted and TXD<3:0> equal to 0001 shown in Table 22–1 as a request to enter, or remain in a low power state. Other values of TXD<3:0> with this combination of TX\_EN and TX\_ER shall have no effect upon the PHY.

Figure 22–4 depicts TXD<3:0> behavior during the transmission of a frame.

Table 22–1 summarizes the permissible encodings of TXD<3:0>, TX\_EN, and TX\_ER.

Table 22–1—Permissible encodings of TXD<3:0>, TX\_EN, and TX\_ER

| TX_EN    | TX_ER | TXD<3:0>          | Indication                 |
|----------|-------|-------------------|----------------------------|
| 0        | 0     | 0000 through 1111 | Normal inter-frame         |
| 0        | 1     | 0000 through 1111 | Reserved                   |
| <u>0</u> | 1     | 0000              | Reserved                   |
| <u>0</u> | 1     | 0001              | Assert LPI                 |
| <u>0</u> | 1     | 0010 through 1111 | Reserved                   |
| 1        | 0     | 0000 through 1111 | Normal data transmission   |
| 1        | 1     | 0000 through 1111 | Transmit error propagation |

#### Insert 22.2.2.5a after 22.2.2.5 for transmit LPI transition:

#### 22.2.2.5a Transmit direction LPI transition

When the transmit LPI state diagram is in state LPI\_ASSERTED, the LPI client requests the PHY to transition to the LPI state by de-asserting TX\_EN, asserting TX\_ER and setting TXD<3:0> to 0001. The LPI client maintains the same state for these signals for the entire time that the PHY is to remain in the LPI state.

The LPI client requests the PHY to transition out of the LPI state by de-asserting TX\_ER and TXD. The LPI client should not assert TX\_EN for valid transmit data until after the resolved wake up time specified for the PHY.

Figure 22–6a shows the behavior of TX\_EN, TX\_ER and TXD<3:0> during the transition into and out of the LPI state.



Figure 22-6a—LPI transition

Table 22–1 summarizes the permissible encodings of TXD<3:0>, TX\_EN, and TX\_ER.

Insert the following between the second and third paragraphs of 22.2.2.7:

#### 22.2.2.6 RXD (receive data)

For EEE capability, the PHY indicates that it is receiving LPI by asserting the RX\_ER signal and driving the value 0001 onto RXD<3:0> while RX\_DV is de-asserted.

Change Table 22-2, insert new row and change as follows:

RX DV RX\_ER RXD<3:0> Indication 0000 through 1111 Normal inter-frame Normal inter-frame 0001 through 1101 Reserved Assert LPI 0010 through 1101 Reserved False Carrier indication Reserved 0000 through 1111 Normal data reception

0000 through 1111

Data reception with errors

Table 22–2—Permissible encoding of RXD<3:0>, RX\_ER, and RX\_DV

Insert 22.2.2.8a after 22.2.2.8 for receive LPI transition:

#### 22.2.2.8a Receive direction LPI transition

When the PHY receives signals from the link partner to indicate transition into the low power state, it indicates this to the LPI client by asserting RX\_ER and setting RXD<3:0> to 0001 while keeping RX\_DV deasserted. The PHY maintains these signals in this state while it remains in the low power state. When the PHY receives signals from the link partner to indicate transition out of the low power state it indicates this to the LPI client by de-asserting RX\_ER and returning to a normal inter-frame state.

While the PHY device is indicating LPI, it may halt the RX\_CLK at any time more than 9 clock cycles after the start of the low power state as shown in (Figure 22–9a) if and only if the Clock stop enable bit is asserted (see 45.2.3.1.3a). The PHY may restart RX\_CLK at any time while it is asserting LPI, but shall restart RX CLK so that at least one positive transition occurs before it de-asserts LPI.





Figure 22–9a—LPI transitions (receiver)

Insert a new section, 22.6a before 22.7 for LPI assertion and detection:

#### 22.6a LPI Assertion and Detection

Certain PHYs support Energy Efficient Ethernet (see Clause 78). PHYs with EEE capability support LPI assertion and detection. LPI operation and the LPI client are described in 78.1. LPI signaling allows the LPI client to signal to the PHY and to the link partner that an interruption in the data stream is expected and components may use this information to enter power saving modes that require additional time to resume normal operation. Similarly, it allows the LPI client to understand that the link partner has sent such an indication. LPI signaling on the MII is specified only for 100 Mb/s operation.

The LPI assertion and detection mechanism fits conceptually between the PLS Service Primitives and the MII signals as shown in Figure 22–20a.



Figure 22–20a—LPI assertion and detection mechanism

The definition of TX\_EN, TX\_ER and TXD<3:0> is derived from the state of PLS\_DATA.request (22.2.1.1), except when it is overridden by an assertion of LP\_IDLE.request. Similarly, RX\_ER and RXD<3:0> are mapped to PLS\_DATA.indication except when LP\_IDLE is detected. CRS is mapped to PLS\_CARRIER.indication except when LP\_IDLE.request is asserted or the wake timer has yet to expire. The timing of PLS\_CARRIER.indication when used for the LPI function is controlled by the LPI transmit state diagram.

#### 22.6a.1 LPI messages

#### LP\_IDLE.indication(LPI\_INDICATION)

A primitive that indicates to the LPI client that the PHY has detected the assertion or de-assertion of LPI from the link partner.

Values:DEASSERT: The link partner is operating with normal inter-frame behavior (default). ASSERT: The link partner has asserted LPI.

#### LP IDLE.request(LPI REQUEST)

The LPI\_REQUEST parameter can take one of two values: ASSERT or DE-ASSERT. ASSERT initiates the signaling of LPI to the link partner. DE-ASSERT stops the signaling of LPI to the link

partner. The effect of receipt of this primitive is undefined if link\_status is not OK (see 28.2.6.1.1) or if LPI\_REQUEST=ASSERT within 1 second of the change of link\_status to OK.

#### 22.6a.2 Transmit LPI state diagram

The operation of LPI in the PHY requires that the MAC does not send valid data for a time after LPI has been de-asserted as governed by resolved Transmit  $T_{w \ sys}$  defined in 78.4.2.3.

This wake up time is enforced by the transmit LPI state diagram and the rules mapping CARRIER\_SENSE.indication defined in 22.2.1.3. The implementation shall conform to the behavior described by the transmit LPI state diagram shown in Figure 22–21.

#### 22.6a.2.1 Conventions

The notation used in the state diagram follows the conventions of 21.5.

#### 22.6a.2.2 Variables and counters

The transmit LPI state diagram uses the following variables and counters:

power on

Condition that is true until such time as the power supply for the device that contains the RS has reached the operating region.

Values:FALSE: The device is completely powered (default).

TRUE: The device has not been completely powered.

rs\_reset

Used by management to control the resetting of the RS.

Values: FALSE: Do not reset the RS (default).

TRUE: Reset the RS.

tw timer

A timer that counts, in microseconds, the time expired since the de-assertion of LPI. The terminal count of the timer is the value of the resolved  $T_{w\_sys\_tx}$  as defined in 78.2. Signal tw\_timer\_done is asserted on reaching its terminal count.

#### 22.6a.2.3 State Diagram

#### 22.6a.3 Considerations for transmit system behavior

The transmit system should expect that egress data flow will be halted for at least resolved  $T_{w\_sys\_tx}$  (see 78.2) time, in microseconds, after it requests the de-assertion of LPI. Buffering and queue management should be designed to accommodate this.

#### 22.6a.3.1 Considerations for receive system behavior

The mapping function of the Reconciliation Sublayer shall continue to signal IDLE on PLS\_DATA.indicate while it is detecting LP\_IDLE on the MII. The receive system should be aware that data frames may arrive at the MII following the de-assertion of LPI\_INDICATION with a delay corresponding to the link partner's resolved  $T_{W \ SYS \ TX}$  (as specified in 78.5) time, in microseconds.



Figure 22–21—Transmit LPI State Diagram

## 22.7 Protocol implementation conformance statement (PICS) proforma for Clause 22, Reconciliation Sublayer (RS) and Media Independent Interface (MII)<sup>1</sup>

Insert the following row into table 22.7.2.3:

#### 22.7.2.3 Major capabilities/options

| Item        | Feature               | Subclause    | Status   | Support | Value/Comment |
|-------------|-----------------------|--------------|----------|---------|---------------|
| <u>*LPI</u> | Implementation of LPI | <u>22.6a</u> | <u>O</u> |         |               |

Insert new subclause 22.7.3.2a after 22.7.3.2:

#### 22.7.3.2a LPI functions

| Item | Feature                                                                    | Subclause  | Status | Support | Value/Comment                                    |
|------|----------------------------------------------------------------------------|------------|--------|---------|--------------------------------------------------|
| L1   | Transitions to LPI_ASSERTED and LPI_DEASSERTED reflected in CARRIER_STATUS | 22.2.1.3.3 | LPI:M  |         |                                                  |
| L2   | RX_CLK max high/low time transitioning to START_RX_SLEEP state             | 22.2.2.2   | LPI:M  |         | Max 2 times the nominal period                   |
| L3   | Assertion of LPI as defined in Table 22–1                                  | 22.2.2.4   | LPI:M  |         |                                                  |
| L4   | RX_CLK stoppable during LPI                                                | 22.2.2.8a  | LPI:O  |         | At least 9 cycles after LPI assertion            |
| L5   | RX_CLK stoppable during LPI                                                | 22.2.2.8a  | LPI:O  |         | At least 1 positive edge before LPI de-assertion |
| L6   | LP_IDLE.request not asserted unless link_status = READY                    | 22.6a.1    | LPI:M  |         | Remain de-asserted for 1 second                  |
| L7   | Behavior matches the trans-<br>mit LPI state diagram                       | 22.6a.2    | LPI:M  |         |                                                  |
| L8   | RS continues to indicate IDLE on PLS_DATA.indicate                         | 22.6a.3.1  | LPI:M  |         |                                                  |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

## 24. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X

#### 24.1.1 Scope

#### Insert the following paragraph after the second paragraph:

The 100BASE-X may support the capability of Energy Efficient Ethernet (EEE) as described in Clause 78. When a transmitting station of a link with this capability detects low link utilization, it can request the local PHY transmitter to enter the Low Power Idle (LPI) mode and send appropriate symbols over the link. Upon receiving and decoding those symbols, the link partner's receiver can enter the LPI mode. The transmit and receive paths can enter and exit low power states independently. Energy is conserved by deactivating the corresponding functional blocks of individual path. Only 100BASE-TX supports this optional capability.

#### 24.1.2 Objectives

Change 24.1.2 by inserting item (g) after item (f) in the lettered list, and change item (d) and (e)(1) per 802.3 maintenance requests #1206 and #1207.

The following are the objectives of 100BASE-X:

- a) Support the CSMA/CD MAC in the half duplex and the full duplex modes of operation.
- b) Support the 100BASE-T MII, repeater, and optional Auto-Negotiation.
- c) Provide 100 Mb/s data rate at the MII.
- d) Support cable plants using Category 5 UTP<sup>5</sup>, 150 Ω STP or optical fiber, compliant with ISO/IEC 11801.
- e) Allow for a nominal network extent of 200-400 m, including
  - 1) Unshielded<sup>5</sup> twisted-pair links of 100 m;
  - 2) Two repeater networks of approximately 200 m span;
  - 3) One repeater network of approximately 300 m span (using fiber); and
  - 4) DTE/DTE links of approximately 400 m (half duplex mode using fiber) and 2 km (full duplex mode using multimode fiber).
- f) Preserve full duplex behavior of underlying PMD channels.
- g) Optionally support Energy Efficient Ethernet through the function of Low Power Idle (see Clause 78), available only for 100BASE-TX.

#### 24.1.4.1 Physical Coding Sublayer (PCS)

#### Change the second paragraph by inserting item (e) after item (d) in the list of services as shown below:

The 100BASE-X PCS realizes all services required by the MII, including:

- a) Encoding (decoding) of MII data nibbles to (from) five-bit code-groups (4B/5B);
- b) Generating Carrier Sense and Collision Detect indications:
- c) Serialization (deserialization) of code-groups for transmission (reception) on the underlying serial PMA, and;
- d) Mapping of Transmit, Receive, Carrier Sense and Collision Detection between the MII and the underlying PMA-, and
- e) Optionally, interpreting and generating MII data signals to enable or disable the LPI mode.

<sup>&</sup>lt;sup>5</sup>ISO/IEC 11801 makes no distinction between shielded or unshielded twisted-pair cables, referring to both as balanced cables.

#### 24.1.4.2 Physical Medium Attachment (PMA) sublayer

Change 24.1.4.2 by inserting item (e) after item (d) in the lettered list and renumber the items as shown below:

- d) Optionally, sensing receive channel failures and transmitting the Far-End Fault Indication; and detecting the Far-End Fault Indication; and
- e) Optionally, receiving and processing LPI control signals from the PCS; and
- f) Recovery of clock from the NRZI data supplied by the PMD.

#### 24.1.6 Functional block diagram

#### Change 24.1.6 as shown below:

Figure 24–4 provides a functional block diagram of the 100BASE-X PHY. <u>Signals or functions shown with dashed lines are optional.</u>

Replace Figure 24-4 with the new Figure 24-4 as shown below:



Figure 24-4—Functional block diagram

#### 24.2 Physical Coding Sublayer (PCS)

#### 24.2.2 Functional requirements

Change the existing 3rd and 4th paragraph of 24.2.2 by removing some space characters and inserting two new paragraphs after the 3rd and 4th paragraph respectively as shown below:

The Receive Bits process accepts continuous code-bits via the PMA\_UNITDATA.indicate primitive. Receive monitors these bits and generates RXD <3:0>RXD<3:0>, RX\_DV and RX\_ER on the MII, and the internal flag, receiving, used by the Carrier Sense and Transmit processes.

The Receive process may support the LPI function by deactivating all or part of receive functional blocks of PCS, PMA, and PMD to conserve energy during the low link utilization period upon receiving proper codegroups via rx\_code\_bits from the link partner as described in 24.2.2.1.5, and generate proper commands sending through MII as described in 22.2.2.7. By interacting with Link Monitor of PMA, a link failure detection mechanism is included to differentiate two conditions of link failure due to signal off: the loss of channel signal during the normal operation and the loss of refresh signal in the LPI mode.

The Transmit process generates continuous code-groups based upon the <u>TXD<3:0></u> <u>TXD<3:0></u>, TX\_EN, and TX\_ER signals on the MII. These code-groups are transmitted by Transmit Bits via the PMA\_UNITDATA.request primitive. The Transmit process generates the MII signal COL based on whether a reception is occurring simultaneously with transmission. Additionally, it generates the internal flag, transmitting, for use by the Carrier Sense process.

The Transmit process may support the LPI function by deactivating all or part of transmit functional blocks of PCS, PMA, and PMD to conserve energy during the low link utilization period upon receiving the proper command from MII as described in 22.2.2.4. In this mode, the Transmit process is periodically activated to transmit refresh signal through tx\_code\_bits in order to allow remote receiver to keep track of the long term variation of channel characteristics and the clock drift between link partners.

The Carrier Sense process asserts the MII signal CRS when either transmitting or receiving is TRUE. Both the Transmit and Receive processes monitor link\_status via the PMA\_LINK.indicate primitive, to account for potential link failure conditions.

#### 24.2.2.1 Code-groups

#### Change the last paragraph of 24.2.2.1 as shown below:

The indicated code-group mapping is identical to ISO/IEC 9314-1:1989, with four five exceptions:

- a) The FDDI term *symbol* is avoided in order to prevent confusion with other 100BASE-T terminology. In general, the term *code-group* is used in its place.
- b) The /S/ and /Q/ code-groups are not used by 100BASE-X and are interpreted as INVALID.
- c) The /R/ code-group is used in 100BASE-X as the second code-group of the End-of-Stream delimiter rather than to indicate a Reset condition.
- d) The /H/ code-group is used to propagate receive errors rather than to indicate the Halt Line State.
- e) The /P/ code-group is used to indicate LPI.

#### 24.2.2.1.1 Data code-groups

Change Table 24–1 by inserting the new code-groups SLEEP below existing code-groups IDLE as shown below.

Insert 24.2.2.1.5a after 24.2.2.1.5.

#### Table 24-1-4B/5B code-groups

| PCS code-group<br>[4:0]<br>4 3 2 1 0 | Name     | MII (TXD/RXD)<br><3:0><br>3 2 1 0 | Interpretation                                                                                            |
|--------------------------------------|----------|-----------------------------------|-----------------------------------------------------------------------------------------------------------|
| 1 1 1 1 1                            | I        | undefined                         | IDLE; used as inter-stream fill code                                                                      |
| 0 0 0 0 0                            | <u>P</u> | 0 0 0 1                           | SLEEP; LPI code only for the EEE capability.  Otherwise, Invalid code; refer to Table 22–1 and Table 22–2 |
|                                      |          |                                   |                                                                                                           |

#### 24.2.2.1.5a SLEEP code-groups (/P/)

The SLEEP code-group (/P/) is used to delineate the boundary of an LPI sequence and to deliver a refresh signal to maintain clock synchronization and verify the link status. The SLEEP code-groups are emitted from, and interpreted by, the PCS.

#### 24.2.3 State variables

#### 24.2.3.1 Constants

#### Insert the following text at the end of the list, right before 24.2.3.2 Variables:

The following constants are required only for the optional EEE capability.

**SLEEP** 

The SLEEP code-group (/P/) used by the LPI state delineator, as specified in 24.2.2.1.

#### TX\_LP\_IDLE

A binary value 0001 of transmit nibble-wide Data signals (TXD), together with the de-assertion of TX\_EN and the assertion of TX\_ER on the MII, used to indicate "Assert LPI", as specified in 22.2.2.

#### RX\_LP\_IDLE

A binary value 0001 of receive nibble-wide Data signals (RXD), together with the de-assertion of RX\_DV and the assertion of RX\_ER on the MII, used to indicate "Assert LPI", as specified in 22.2.2.

#### 24.2.3.2 Variables

#### Insert the following text at the end of the list, right before 24.2.3.3 Functions:

The following variables are required only for the optional EEE capability.

lpi\_link\_fail

A Boolean set by the Receive process to control the transition to a Link Down state when in the LPI mode. Used by the Link Monitor process of PMA as communicated through the PMA LPILINKFAIL.request primitive.

Values: TRUE; Local receiver has detected a link failure status when in the LPI mode FALSE; Local receiver is functioning normally when in the LPI mode

rx\_lpi

A Boolean set by the Receive process to indicate the LPI mode. Used by the Link Monitor process

of PMA as communicated through the PMA\_RXLPI.request primitive. This parameter is used to alter the signal detection time as shown in Table 25–3. It can also be used to halt the clock RXC of MII as described in Clause 22.

Values: TRUE; Local receiver is in the LPI mode

FALSE; Local receiver is in the normal mode

# rx\_quiet

A Boolean set by the Receive process to indicate a Quiet state of the receiver in the LPI mode as communicated through PMD\_RXQUIET.request primitive. Also may be used to control the power saving function of various receive blocks (PCS, PMA, and PMD).

Values: TRUE; The local receiver is in Quiet state

FALSE; The local receiver is not in Quiet state

# tx\_quiet

A Boolean set by the Transmit process to indicate a Quiet state of the transmitter in the LPI mode as communicated through PMD\_TXQUIET.request primitive. Also may be used to control the power saving function of various transmit blocks (PCS, PMA, and PMD).

Values: TRUE; The local transmitter is in Quiet state

FALSE; The local transmitter is not in Quiet state

### signal status

The signal\_status parameter as communicated by the PMD\_SIGNAL.indicate primitive.

Values: ON; the quality and level of the received signal is satisfactory

OFF; the quality and level of the received signal is not satisfactory

### 24.2.3.4 Timers

### Insert the following text at the end of the list, right before 24.2.3.5 Counters:

The following timers are required only for the optional EEE capability.

# lpi\_link\_fail\_timer

In the LPI mode, the receiver in Wake state is checking if valid symbols are properly received. This timer defines the maximum time allowed for PHY between entry into the Wake state and subsequent entry into the Quiet, Sleep, or Idle states before assuming a link failure. The timer shall have a period between 90  $\mu$ s to 110  $\mu$ s.

# lpi rx ti timer

In the LPI mode, the receiver can move to Idle state when it receives consecutive IDLE symbols. In order to distinguish the intended IDLE symbols sent by the link partner from ones falsely decoded during the transition from Sleep state to Quiet state before the signal status is de-asserted, this receiver timer counts the minimum duration of received IDLE symbols. During this period of time, the receiver stays in an intermediate state. The timer shall have a period between  $0.8~\mu s$  to  $0.9~\mu s$ .

# lpi rx tq timer

In the LPI mode, this receiver timer counts the maximum duration PHY stays in Quiet state before it expects a Refresh signal. If the PHY fails to receive a valid Refresh signal or Wake signal before this timer expires, the receiver shall assume a link failure. The timer shall have a period between 24 ms to 26 ms.

lpi\_rx\_ts\_timer

In the LPI mode, this receiver timer counts the maximum duration PHY is allowed to stay in Sleep state before assuming a link failure. The timer shall have a period between 240  $\mu$ s to 260  $\mu$ s.

lpi\_rx\_tw\_timer

In the LPI mode, the receiver in Quiet state is woken up by the receiving signal. This receiver timer counts the expected duration for PHY to identify if valid SLEEP symbols for Refresh state or valid IDLES for Wake state have been properly received. If none of the SLEEP or IDLE symbols are received when the timer expires, the wake error counter as defined in MDIO manageable device (MMD) register 3.22 (see 45.2.3.9b) shall be incremented. The timer shall have a period that does not exceed 20.5 µs.

lpi tx tq timer

In the LPI mode, this transmitter timer counts the duration PHY remains in Quiet state before it must wake for refresh signal. The timer shall have a period between 20 ms to 22 ms.

lpi tx ts timer

In the LPI mode, this transmitter timer counts the duration PHY is sending continuous SLEEP symbols in Sleep state before going into Quiet state. The timer shall have a period between 200  $\mu$ s to 220  $\mu$ s.

### 24.2.4 State diagrams

Editor's Note: To be removed prior to publication

The state diagram conventions described in 24.1.7 apply to all of the state diagrams in this clause.

### 24.2.4.2 Transmit

### Change the first paragraph in 24.2.4.2 as shown below:

The Transmit process sends code-groups to the PMA via  $tx_b$  its and the Transmit Bits process. When initially invoked, and between streams (delimited by  $TX_EN$  on the MII), except in the LPI mode for the optional EEE capability, the Transmit process sources continuous Idle code-groups (/I/) to the PMA. Upon the assertion of  $TX_EN$  by the MII, the Transmit process passes an SSD (/J/K/) to the PMA, ignoring the  $TXD < 3:0 > TXD < 3:0 > nibbles during these two code-group times. Following the SSD, each <math>TXD < 3:0 > TXD < 3:0 > nibble is encoded into a five-bit code-group until <math>TX_EN$  is de-asserted. If, while  $TX_EN$  is asserted, the  $TX_EN$  is asserted, the  $TX_EN$  is generated, after which the transmission of Idle code-groups is resumed by the IDLE state.

If EEE Capability is supported, upon the assertion of LPI on the MII (A binary value 0001 of TXD, together with the de-assertion of TX\_EN and the assertion of TX\_ER, see 22.2.2), the Transmit process enters the LPI mode and starts to source SLEEP (/P/) code-groups to the PMA. In the LPI mode, the Transmit process is controlled by timers to switch between TX\_SLEEP state and TX\_QUIET state. The Transmit process returns to the IDLE state whenever the MII de-asserts LPI.

Replace the Transmit state diagram (Figure 24–8) with the new Figure 24–8:

# 24.2.4.4 Receive

Change the first paragraph in 24.2.4.4 as shown below:



NOTE — BackToIDLE represents the following branch condition:

If the EEE capability is supported,

sentCodeGroup.indicate \* TX\_EN = FALSE \* (TX\_E R= FALSE + (TX\_ER = TRUE \* TXD[3:0] ≠ TX\_LP\_IDLE))
Otherwise,
sentCodeGroup.indicate \* TX\_EN = FALSE

NOTE - States and state transitions shown within the dashed box are only required for the EEE capability

### Figure 24–8—Transmit state diagram

The Receive process state diagram can be viewed as comprising two sections: prealigned and aligned. In the prealigned states, IDLE, CARRIER DETECT, and CONFIRM K IDENTIFY JK, except for the detection of SLEEP code-groups when supporting the optional EEE capability, the Receive process is waiting for an indication of channel activity followed by a an SSD. After successful alignment, the incoming code-groups are decoded while waiting for stream termination.

If EEE Capability is supported, when the Receive process successfully aligns and decodes two consecutive SLEEP (/P/) code-groups, it enters the LPI mode and stays in LPI states until either the IDLE code-groups are received, where it leads the Receive process to the IDLE state, or a link failure condition in the LPI mode

occurs, where it causes the Receive process to enter the RX\_LPI\_LINK\_FAIL state and eventually move to the IDLE state.

Replace the Receive state diagram (Figure 24–11) with new figures Figure 24–11a and Figure 24–11b:



NOTE — States and state transitions shown within the dashed box are only required for the EEE capability

Figure 24-11a—Receive state diagram, part a



Figure 24-11b—Receive state diagram, part b (only required for the EEE capability)

#### IEEE 802.3az Energy Efficient Ethernet Task Force May 2010 24.3 Physical Medium Attachment (PMA) sublayer 1 2 3 24.3.1 Service Interface 4 5 Insert new primitives in 24.3.1 after the third paragraph before 24.3.1.1 as shown below: 6 7 PMA LPILINKFAIL.request 8 PMA RXLPI.request 9 10 Insert the following new primitive definitions following existing primitives after clause 24.3.1.7.3 as shown below: 11 12 24.3.1.8 PMA\_LPILINKFAIL.request 13 14 15 This primitive is generated by the Receive Process of PCS only if the EEE is supported to control one of the link failure conditions of the Link Monitor in the PMA (see 24.2.4.4 and Figure 24–11b). 16 17 24.3.1.8.1 Semantics of the service primitive 18 19 20 PMA LPILINKFAIL.request (lpi link fail) 21 22 The lpi link fail parameter takes on one of two values: TRUE or FALSE, indicating whether a link failure 23 condition has been set (TRUE) or not (FALSE). The value of TRUE, when in the LPI mode, sets link status of Link Monitor to FAIL (see 24.3.4.4 and Figure 24–15). 24 25 26 24.3.1.8.2 When generated 27 28 The PCS generates this primitive to indicate a link failure condition caused by the loss of Refresh signal 29 when in the LPI mode. 30 31 24.3.1.8.3 Effect of receipt 32 33 This primitive affects operation of the PMA Link Monitor function as described in 24.3.4.4. 34 24.3.1.9 PMA\_RXLPI.request 35 36 37 This primitive is generated by the Receive Process of PCS only if the EEE is supported to indicate that the receiver is in the LPI mode (see 24.2.4.4 and Figure 24–11b). 38 39 40 24.3.1.9.1 Semantics of the service primitive 41 42 PMA RXLPI.request (rx lpi) 43 The rx lpi parameter takes on one of two values: TRUE or FALSE, indicating whether the receiver is in LPI 44 45 mode (TRUE) or not (FALSE). 46 47 24.3.1.9.2 When generated 48 49 The PCS generates this primitive to indicate the LPI mode. 50

# 24.3.1.9.3 Effect of receipt

This primitive affects operation of the PMA Link Monitor function as described in 24.3.4.4. Other use of receipt of this primitive by the client is unspecified by the PMA sublayer.

51

52 53

# 24.3.2 Functional requirements

### Insert item (e) after item (d) in the lettered list of 24.3.2 as shown below:

e) EEE capability, which disables the Far-End Fault function and modifies the link down condition with the PMA RXLPI.request primitive.

### 24.3.2.1 Far-End fault

### Change the sixth paragraph of 24.3.2.1 as shown below:

The Far-End Fault Generate process, which is interposed between the incoming tx\_code-bit stream and the TX process, is responsible for sensing a receive channel failure (signal\_status=OFF during the normal operation) and transmitting the Far-End Fault Indication in response. The transmission of the Far-End Fault Indication may start or stop at any time depending only on signal\_status. Far-End Fault shall not be generated when in the LPI mode.

### *Insert 24.3.2.3 after 24.3.2.2 as shown below:*

### 24.3.2.3 EEE capability

EEE capability, when communicated by PMA\_RXLPI.request primitive, affects PMA in two ways. It disables the operation of Far-End Fault processes to ignore the frequent on and off activity of signal\_status. It receives link failure detection as communicated by PMA\_LPILINKFAIL.request primitive and changes the Link Monitor process to allow an exit from the LPI mode to a link down state. The EEE capability of PMA is required only if the PCS supports EEE. If LPI is implemented, the operation of the PMA shall comply with the requirements in this subclause.

### 24.3.3.2 Variables

### Insert the following text at the end of the list, right before 24.3.3.3 Functions:

The following variables are required only for the optional EEE capability.

lpi link fail

The lpi\_link\_fail parameter is communicated by the PMA\_LPILINKFAIL.request primitive. In the LPI mode, this variable is generated by the Receive process of PCS to control the transition to a Link Down state. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE.

Values: TRUE; Local receiver has detected a link failure status when in an LPI state FALSE; Local receiver is functioning normally when in an LPI state

rx lpi

The rx\_lpi parameter is communicated by the PMA\_RXLPI.request primitive. This variable is generated by the Receive process of PCS to indicate the LPI mode. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE.

Values: TRUE; Local receiver is in the LPI mode FALSE; Local receiver is in the normal operation mode

# 24.3.4 Process specifications and state diagrams

Editor's Note: To be removed prior to publication

The state diagram conventions described in 24.1.7 apply to all of the state diagrams in this clause.

### 24.3.4.4 Link Monitor

### Change the second paragraph of 24.3.4.4 as shown below:

The Link Monitor process monitors signal\_status, setting link\_status to FAIL whenever signal\_status is OFF during the normal operation or when Auto-Negotiation sets link\_control to DISABLE. If the EEE capability is supported, when the receiver is in the LPI mode, the assertion of lpi\_link\_fail shall set the link\_status to FAIL and eventually brings the receiver out of the LPI mode. The link is deemed to be reliably operating when signal\_status has been continuously ON for a period of time. This period is implementation dependent but not less than 330  $\mu$ s or greater than 1000  $\mu$ s. If so qualified, Link Monitor sets link\_status to READY in order to synchronize with Auto-Negotiation, when implemented. Auto-Negotiation permits full operation by setting link\_control to ENABLE. When Auto-Negotiation is not implemented, Link Monitor operates with link\_control always set to ENABLE.

Replace the Link Monitor diagram (Figure 24–15) with the new Figure 24–15 as shown below.



NOTE – The variables link\_control and link\_status are designated as link\_control\_[TX] and link\_status\_[TX], respectively, by the Auto-Negotiation Arbitration state diagram (Figure 28–18).

NOTE – The variables rx\_lpi and lpi\_link\_fail are only required for the EEE capability and should be treated as if the value of these two variables is FALSE otherwise.

Figure 24-15—Link Monitor State Diagram

### 24.3.4.5 Far-End Fault Generation

# Change the first paragraph of 24.3.4.5 Far-End Fault Generation as shown below:

Far-End Fault Generate simply passes tx\_code-bits to the TX process when signal\_status=ON. When signal\_status=OFF and not in the LPI mode, it repetitively generates each cycle of the Far-End Fault Indication until signal status is reasserted.

Replace the Far-End Fault diagram (Figure 24–16) with the new Figure 24–16 as shown below.



NOTE– The variable rx\_lpi is only required for the EEE capability and should be treated as if the value of this variable is FALSE otherwise.

Figure 24–16—Far-End Fault Generation state diagram

# 24.4 Physical Medium Dependent (PMD) sublayer

### 24.4.1 PMD Service Interface

Change the first two paragraph of subclause 24.4.1 as shown by inserting a new exception item, and change the text containing the number of exceptions:

The following specifies the services provided by the PMD. The PMD is a sublayer within 100BASE-X and may not be present in other 100BASE-T PHY specifications. PMD services are described in an abstract manner and do not imply any particular implementation. It should be noted that these services are functionally identical to those defined in the FDDI standards, such as ISO/IEC 9314-3:1990 and ANSI X3.263-1995, with two three exceptions:

- a) 100BASE-X does not include a Station Management (SMT) function; therefore the PMD-to-SMT interface defined in ISO/IEC 9314-3:1990 and ANSI X3.263-1995.
- b) 100BASE-X does not support multiple instances of a PMD in service to a single PMA; therefore, no qualifiers are needed to identify the unique PMD being referenced.
- c) 100BASE-X may support LPI for the EEE capability.

Insert the following text and primitives at the end of 24.4.1 right before 24.4.1.1 as shown below:

The following primitives are defined only for the optional EEE capability.

PMD\_RXQUIET.request PMD\_TXQUIET.request

Insert the following new primitive definitions after 24.4.1.3.3 as shown below:

# 24.4.1.4 PMD\_RXQUIET.request

This primitive is generated by the Receive Process of PCS only if the EEE is supported to indicate that the receiver is in the LPI mode and the line is in Quiet state (see 24.2.4.4 and Figure 24–11b).

# 24.4.1.4.1 Semantics of the service primitive

PMD RXQUIET.request(rx quiet)

The rx\_quiet parameter takes on one of two values: TRUE or FALSE, indicating whether the receiver is in Quiet state (TRUE) or not (FALSE).

### 24.4.1.4.2 When generated

The PCS generates this primitive to indicate a Quiet state of the transmitter in the LPI mode.

### 24.4.1.4.3 Effect of receipt

This primitive affects operation of the PMD function of type 100BASE-TX as described in 25.4a.2. Other use of receipt of this primitive by the client is unspecified by the PMD sublayer.

## 24.4.1.5 PMD\_TXQUIET.request

This primitive is generated by the Transmit Process of PCS only if the EEE is supported to indicate that the transmitter is in the LPI mode and the line is in Quiet state (see 24.2.4.2 and Figure 24–8).

# 24.4.1.5.1 Semantics of the service primitive

PMD\_TXQUIETrequest(tx\_quiet)

The tx\_quiet parameter takes on one of two values: TRUE or FALSE, indicating whether the transmitter is in Quiet state (TRUE) or not (FALSE).

# 24.4.1.5.2 When generated

The PCS generates this primitive to indicate a Quiet state of the transmitter in the LPI mode.

# 24.4.1.5.3 Effect of receipt

This primitive affects operation of the PMD function of type 100BASE-TX as described in 25.4a.1. Other use of receipt of this primitive by the client is unspecified by the PMD sublayer.

# 24.8 Protocol implementation conformance statement (PICS) proforma for Clause 24, Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X<sup>6</sup>

# 24.8.2.4 Major capabilities/options

Insert the following rows at the end of the table of 24.8.2.3:

| Item | Item Feature              |      | Status | Support | Value/Comment |
|------|---------------------------|------|--------|---------|---------------|
| *LPC | PCS implementation of LPI | 24.2 | PCS:O  |         |               |
| *LPM | PMA implementation of LPI | 24.3 | LPC:M  |         |               |

24.8.3 PICS proforma tables for the Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 100BASE-X

Insert 24.8.3.5:

<sup>&</sup>lt;sup>6</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 24.8.3.5 LPI functions

| Item | Feature                                | Subclause | Status | Support | Value/Comment                                                                                                                  |
|------|----------------------------------------|-----------|--------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| LF1  | lpi_rx_ti_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period between 0.8-0.9 μs.                                                                                     |
| LF2  | lpi_rx_tq_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period between 24-26 ms.                                                                                       |
| LF3  | lpi_rx_ts_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period between 240-260 μs.                                                                                     |
| LF4  | lpi_rx_tw_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period that does not exceed 20.5 μs.                                                                           |
| LF5  | LPI wake error counter                 | 24.2.3.4  | LPC:M  |         | Increment the wake error counter for each transition of lpi_rx_tw_timer_done from false to true.                               |
| LF6  | lpi_tx_tq_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period between 20-22 ms.                                                                                       |
| LF7  | link failure caused by lpi_rx_tq_timer | 24.2.3.4  | LPC:M  |         | The receiver assumes a link failure if the PHY fails to receive a valid Refresh or Wake signal before lpi_rx_tq_timer expires. |
| LF8  | lpi_tx_ts_timer                        | 24.2.3.4  | LPC:M  |         | The timer has a period between 200-220 μs.                                                                                     |
| LF9  | lpi_link_fail_timer                    | 24.2.3.4  | LPC:M  |         | The timer has a period between 90-110 μs.                                                                                      |
| LF10 | Far-End Fault in LPI mode              | 24.3.2.1  | LPM:M  |         | Do not generate Far-End Fault when in the LPI mode.                                                                            |
| LF11 | lpi_link_fail                          | 24.3.3.2  | LPM:M  |         | The PHY operates as if the value of this variable is FALSE in the absence of the optional EEE capability.                      |
| LF12 | rx_lpi                                 | 24.3.3.2  | LPM:M  |         | The PHY operates as if the value of this variable is FALSE in the absence of the optional EEE capability.                      |
| LF13 | link_status affected by lpi_link_fail  | 24.3.4.4  | LPM:M  |         | The assertion of lpi_link_fail sets the link_status to FAIL if the EEE is supported and the receiver is in the LPI mode,       |

# 25. Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX

### 25.1 Overview

Insert 25.1.1 after 25.1 as shown below:

### 25.1.1 State diagram conventions

The body of this standard is comprised of state diagrams, including the associated definitions of variables, constants, and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram prevails. The notation used in the state diagrams follows the conventions of 21.5; state diagram timers follow the conventions of 14.2.3.2.

# 25.3 General exceptions

Change item (d) per 802.3 maintenance request #1210.

Insert item (e) following item (d) and change the original item (e) to item (f) as shown below:

- d) The cable plant specifications for untwisted shielded unshielded twisted pair (UTP) of TP-PMD 11.1 are replaced by those specified in 25.4.7.
- e) 100BASE-TX optionally supports Energy Efficient Ethernet (EEE), as described in Clause 78, with its Low Power Idle (LPI). Two new service primitives PMD\_RXQUIET.request(rx\_quiet) (see 24.4.1.4) and PMD\_TXQUIET.request(tx\_quiet) (see 24.4.1.5) are generated by the PCS to pass the energy saving requests.
- f) There are minor terminology differences between this standard and TP-PMD that do not cause ambiguity. The terminology used in 100BASE-X was chosen to be consistent with other IEEE 802 standards, rather than with FDDI. Terminology is both defined and consistent within each standard. Special note should be made of the interpretations shown in Table 25–1

# 25.4 Specific requirements and exceptions

### 25.4.6 Change to 9.1.9, "Jitter"

Insert new paragraph shown below in 25.4.6 as the last paragraph:

In the LPI mode, jitter shall be measured using scrambled SLEEP code groups transmitted during the TX\_SLEEP state (see PCS Transmit state diagram, Figure 24–8). Total transmit jitter with respect to a continuous unjittered reference shall not exceed 1.4 ns peak-to-peak with the exception that the jitter contributions from the clock transitions occurring during the TX\_QUIET state and the first 5  $\mu$ s of the TX\_SLEEP state or the first 5  $\mu$ s of the IDLE state following a TX\_QUIET state are ignored. The jitter measurement time period shall be not less than 100 ms and not greater than 1 second.

Insert 25.4a at the end of 25.4 as shown below:

# 25.4aEEE capability

Editor's Note: To be removed prior to publication

The state diagram conventions described in 25.1.1 apply to all of the state diagrams in this clause.

TP-PMD does not have an option to support EEE. In order to add this capability to existing TP-PMD specification, TP-PMD 7.1.2, 7.2.2, 10.1.2, 10.1.3, and Table 4 are modified to incorporate the LPI function. This subclause only applies to the optional EEE capability. If LPI is implemented, the operation of the PMD shall comply with the requirements in this subclause.

### 25.4a.1 Change to TP-PMD 7.1.2 "Encoder"

The Encoder receives the scrambled NRZ data stream from the scrambler (see TP-PMD 7.1.1) and encodes the stream into MLT3 code for presentation to the driver (see TP-PMD 7.1.3). MLT3 coding is similar to NRZI coding, but three instead of two levels are transmitted. The Encoder can be deactivated when in the LPI mode. The PMD Encoder function of the 100BASE-TX with EEE capability is identical to that of the TP-PMD except that the output of the Encoder is set to a value ZERO\_VOLTAGE when the transmitter is in the Quiet state of the LPI mode (TX QUIET, see PCS Transmit state diagram, Figure 24–8).

The PMD in the LPI mode shall implement the Encoder state diagram as depicted in Figure 25–1.

### 25.4a.1.1 State variables

### 25.4a.1.1.1 Variables

encoder input

Indicates the value of each scrambled NRZ bit to be encoded.

Values: ZERO; the nrz bit from the scrambler has a logical value 0

ONE; the nrz bit from the scrambler has a logical value 1

encoder output

Indicates the value from the encoder for each MLT-3 encoded bit.

Values: POSITIVE VOLTAGE; the output indicates a positive value of voltage to TP-PMD

driver

ZERO\_VOLTAGE; the output indicates a zero value of voltage to TP-PMD driver NEGATIVE\_VOLTAGE; the output indicates a negative value of voltage to TP-PMD

driver

link status

The link status parameter as communicated by the PMA LINK.indicate primitive.

Values: FAIL; the receive channel is not intact

READY; the receive channel is intact and ready to be enabled by Auto-Negotiation

OK; the receive channel is intact and enabled for reception

tx quiet

The tx\_quiet parameter as communicated by the PMD\_TXQUIET.request (tx\_quiet) primitive. This variable is generated by the Transmit process of the PCS to control the power saving function of local transmitter. It sets the Encoder state diagram to an initial state of ZERO V.

Values: TRUE; The local transmitter is in Quiet state

FALSE; The local transmitter is not in Quiet state

le\_flag

A Boolean set by the Encoder process to indicate whether the last non-zero value of encoder\_output was POSITIVE\_VOLTAGE. The flag le\_flag is set upon entry to PLUS\_V state and is cleared upon entry to MINUS\_V state.

Values: ONE; The encoder is in PLUS\_V state ZERO; The encoder is in MINUS V state

### 25.4a.1.1.2 Messages

### gotNRZbit.indicate

A signal sent to the Encoder process by the scrambler after a scrambled nrz text bit has been generated using recursive linear function by the scrambler from plaintext bit stream and is ready to transmit.

### 25.4a.1.2 State Diagram



Figure 25-1—Encoder state diagram

### 25.4a.2 Change to TP-PMD 7.2.2 "Decoder"

The Decoder receives the MLT3 encoded bit stream from the receiver (see TP-PMD 7.2.1), and decodes it into a NRZ encoded bit stream for presentation to the descrambler (see TP-PMD 7.2.3). The Decoder can be deactivated when in the LPI mode. The PMD Decoder function of the 100BASE-TX with EEE capability is identical to that of the TP-PMD except that the output of the Decoder is set to a value ZERO when the receiver is in the Quiet state of the LPI mode (RX\_QUIET, see PCS Receive state diagram, Figure 24–11b).

The PMD in the LPI mode shall implement the Decoder state diagram as depicted in Figure 25–2.

### 25.4a.2.1 State variables

### 25.4a.2.1.1 Variables

### decoder input

Indicates the value of the MLT-3 encoded bit from the receiver.

Values: ZERO; the MLT3 bit from the receiver has a logical value 0

NONZERO; the MLT3 bit from the receiver has a non-zero logical value

### decoder output

Indicates the value of the NRZ encoded bit.

Values: ZERO; the output indicates a logical value of 0 to the descrambler

ONE; the output indicates a logical value of 1 to the descrambler

## link\_status

The link\_status parameter as communicated by the PMA\_LINK.indicate primitive.

Values: FAIL; the receive channel is not intact

READY; the receive channel is intact and ready to be enabled by Auto-Negotiation

OK; the receive channel is intact and enabled for reception

# rx\_quiet

The rx\_quiet parameter as communicated by the PMD\_RXQUIET.request (rx\_quiet) primitive. This variable is generated by the Receive process of the PCS to control the power saving function of local receiver. It sets the Decoder state diagram to an initial state of ZERO VALUE.

Values: TRUE; The local receiver is in Quiet state

FALSE; The local receiver is not in Quiet state

### prev\_data

Indicates whether the last value of decoder input was ZERO or NONZERO.

Values: ZERO; the last value of MLT3 bit of decoder input has a logical value 0

NONZERO; the last value of MLT3 bit of decoder input has a non-zero logical value

### 25.4a.2.1.2 Messages

### sentNRZbit.indicate

A signal sent to the Decoder process by the descrambler after an nrz bit from ciphertext bit stream has been processed using recursive linear function and is ready to process the next bit from Decoder.

### 25.4a.2.2 State Diagram



Figure 25-2—Decoder state diagram

# 25.4a.3 Changes to 10.1.1.1 "Signal\_Detect assertion threshold"

The TP-PMD 10.1.1.1 is applicable to the normal operation. In the LPI mode, when rx\_lpi as communicated by the PMA\_RXLPI.request primitive is asserted, Signal\_Detect shall be asserted per 25.4a.5 for any valid peak to peak signal, VSDA, of greater than 400 mV.

# 25.4a.4 Changes to 10.1.1.2 "Signal\_Detect de-assertion threshold"

The TP-PMD 10.1.1.2 is applicable to the normal operation. In the LPI mode, when rx\_lpi is de-asserted, Signal\_Detect shall be de-asserted per 25.4a.6 for any valid peak to peak signal, VSDD, of smaller than 200 mV.

### 25.4a.5 Change to 10.1.2 "Signal Detect timing requirements on assertion"

The TP-PMD 10.1.2 is applicable to the normal operation. In the LPI mode, when rx\_lpi is asserted, Signal\_Detect output shall be asserted within 5 μs instead of 1000 μs under the same quality requirement of received signal as in normal operation. The new definition of conditional parameter AS\_Max is inserted in TP-PMD Table 4 as depicted in Table 25–3.

# 25.4a.6 Change to 10.1.3 "Signal\_Detect timing requirements on de-assertion"

The TP-PMD 10.1.3 is applicable to the normal operation. In the LPI mode, when rx\_lpi is asserted, Signal\_Detect output shall be de-asserted within 5  $\mu$ s instead of 350  $\mu$ s under the same quality requirement of received signal as in normal operation. The new definition of conditional parameter ANS\_Max is inserted in TP-PMD Table 4 as depicted in Table 25–3.

# 25.4a.7 Changes to TP-PMD 10.2 "Transmitter"

For the optional EEE capability, when  $tx\_quiet$  (as communicated by the PMD\_TXQUIET.request primitive) is set to FALSE, the transmitter output shall deliver a signal that exceeds Signal\_Detect assertion threshold within 2  $\mu s$ . The scrambler shall continue to operate for the first 5  $\mu s$  following  $tx\_quiet = TRUE$ . Transmit functions may be deactivated after this period. The transmitter shall deliver a fully compliant signal when  $tx\_quiet$  is set to FALSE less than 5  $\mu s$  after being set to TRUE. If  $tx\_quiet$  is set to FALSE more than 5  $\mu s$  after being set to TRUE, then the transmitter shall deliver a fully compliant signal within 5  $\mu s$  (see 25.4.6).

# 25.4a.8 Replace TP-PMD Table 4 "Signal\_Detect summary" with Table 25-3

The requirement of signal detection time and threshold are different between the normal operation mode and the LPI mode. In order to share one signal\_detect, the timing and threshold characteristics may be qualified by LPI signal rx\_lpi as communicated by the PMA\_RXLPI.request primitive.

Table 25-3—Signal\_Detect summary

| Characteristic                                                                       | Minimum    | Maximum  | Units              |
|--------------------------------------------------------------------------------------|------------|----------|--------------------|
| Assert time<br>Normal operation mode                                                 |            | 1000     | μs                 |
| De-assert time<br>Normal operation mode                                              |            | 350      | μs                 |
| Assert time<br>LPI mode                                                              |            | <u>5</u> | μs                 |
| De-assert time<br>LPI mode                                                           |            | <u>5</u> | μs                 |
| Assert threshold VSDA<br>100 ohm balanced cable<br>Normal operation mode             |            | 1000     | mV<br>peak to peak |
| De-assert threshold VSDD<br>100 ohm balanced cable<br>Normal operation mode          | 200        |          | mV<br>peak to peak |
| Assert threshold VSDA<br>150 ohm balanced shielded cable<br>Normal operation mode    |            | 1225     | mV<br>peak to peak |
| De-assert threshold VSDD<br>150 ohm balanced shielded cable<br>Normal operation mode | 245        |          | mV<br>peak to peak |
| Assert threshold VSDA<br>LPI mode                                                    |            | 400      | mV<br>peak to peak |
| De-assert threshold VSDD<br>LPI mode                                                 | <u>200</u> |          | mV<br>peak to peak |

# 25.5 Protocol implementation conformance statement (PICS) proforma for Clause 25, Physical Medium Dependent (PMD) sublayer and baseband medium, type 100BASE-TX<sup>1</sup>

# 25.5.3 Major capabilities/options

Insert the following row at the end of the table of Clause 25.5.3:

| Item | Feature               | Subclause | Status | Support | Value/Comment |
|------|-----------------------|-----------|--------|---------|---------------|
| *LPI | Implementation of LPI | 25.4a     | О      |         |               |

Insert a new subclause 25.5.4.4 LPI Functions with the following table after 25.5.4.3:

### 25.5.4.4 LPI functions

| Item | Feature                                             | Subclause | Status | Support | Value/Comment                                                                                         |
|------|-----------------------------------------------------|-----------|--------|---------|-------------------------------------------------------------------------------------------------------|
| LP1  | Jitter measurement in the LPI mode                  | 25.4.6    | LPI:M  | Yes [ ] | 1.4 ns peak to peak                                                                                   |
| LP2  | Code-groups used to measure jitter in the LPI mode  | 25.4.6    | LPI:M  | Yes [ ] | Scrambled SLEEP code-<br>groups                                                                       |
| LP3  | Jitter measurement time interval in the LPI mode    | 25.4.6    | LPI:M  | Yes [ ] | No less than 100 ms and no greater than 1 second                                                      |
| LP4  | Encoder function in the LPI mode                    | 25.4a.1   | LPI:M  | Yes [ ] | Comply with the state diagram shown in Figure 25-1                                                    |
| LP5  | Decoder function in the LPI mode                    | 25.4a.2   | LPI:M  | Yes [ ] | Comply with the state diagram shown in Figure 25-2                                                    |
| LP6  | Signal_Detect assertion threshold in the LPI mode   | 25.4a.3   | LPI:M  | Yes [ ] | Minimum 400 mv peak to peak                                                                           |
| LP7  | Signal_Detect deassertion threshold in the LPI mode | 25.4a.4   | LPI:M  | Yes [ ] | Maximum 200 mv peak to peak                                                                           |
| LP8  | Signal_Detect assertion time in the LPI mode        | 25.4a.5   | LPI:M  | Yes [ ] | Maximum 5 μs                                                                                          |
| LP9  | Signal_Detect deassertion time in the LPI mode      | 25.4a.6   | LPI:M  | Yes [ ] | Maximum 5 μs                                                                                          |
| LP10 | Scrambler and transmit functions deactivation time  | 25.4a.7   | LPI:M  | Yes []  | The scrambler and transmit functions continue to operate for at least 5 µs following tx_quiet = TRUE. |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

| Item | Feature                                                    | Subclause | Status | Support | Value/Comment                                                                                                                     |
|------|------------------------------------------------------------|-----------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| LP11 | Transmitter output amplitude initial ramp up time          | 25.4a.7   | LPI:M  | Yes [ ] | The transmitter output delivers a signal that exceeds Signal_Detect assertion threshold within 2 µs when tx_quiet is set to TRUE. |
| LP12 | Transmitter output recovery time after a short Quiet state | 25.4a.7   | LPI:M  | Yes [ ] | The transmitter delivers a fully compliant signal promptly if tx_quiet is set to FALSE less than 5 µs after being set to TRUE.    |
| LP13 | Transmitter output recovery time after a long Quiet state  | 25.4a.7   | LPI:M  | Yes []  | The transmitter delivers a fully compliant signal within 5 µs if tx_quiet is set to FALSE more than 5 µs after being set to TRUE. |

# 30. Management

Append the following into Table 30-1b (after aMaxFrameLength):

Table 30–1b—Capabilities

|   |                                      |           |     | D<br>T                               |
|---|--------------------------------------|-----------|-----|--------------------------------------|
|   |                                      |           |     | Energy Efficient Ethernet (optional) |
| o | MACEntity managed object class (con' | d.)       |     |                                      |
|   | aTransmitLPIMicroseconds             | ATTRIBUTE | GET |                                      |
|   | aReceiveLPIMicroseconds              | ATTRIBUTE | GET |                                      |
|   | aTransmitLPITransitions              | ATTRIBUTE | GET |                                      |
|   | aReceiveLPITransitions               | ATTRIBUTE | GET |                                      |

*Insert the following objects after 30.3.1.1.37:* 

# 30.3.1.1 MAC entity attributes

### 30.3.1.1.38 aTransmitLPIMicroseconds

# ATTRIBUTE

# APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 1 000 000 counts per second

### BEHAVIOUR DEFINED AS:

A count reflecting the amount of time that the LPI\_REQUEST parameter has the value ASSERT. The request is indicated to the PHY according to the requirements of the RS (see 22.7a, 35.4a, 46.4a.).;

### 30.3.1.1.39 aReceiveLPIMicroseconds

# **ATTRIBUTE**

### APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 1 000 000 counts per second

# BEHAVIOUR DEFINED AS:

A count reflecting the amount of time that the LPI INDICATION parameter has the value

ASSERT. The indication reflects the state of the PHY according to the requirements of the RS (see 22.7a, 35.4a, 46.4a.).;

### 30.3.1.1.40 aTransmitLPITransitions

### **ATTRIBUTE**

### APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 50 000 counts per second at 100 Mb/s; 90 000 counts per second at 1000 Mb/s; and 230 000 counts per second at 10 Gb/s

### BEHAVIOUR DEFINED AS:

A count of occurrences of the transition from state LPI\_DEASSERTED to state LPI\_ASSERTED of the LPI transmit state diagram is the RS. The state transition corresponds to the assertion of the LPI\_REQUEST parameter. The request is indicated to the PHY according to the requirements of the RS (see 22.7a, 35.4a, 46.4a.).;

### 30.3.1.1.41 aReceiveLPITransitions

### **ATTRIBUTE**

### APPROPRIATE SYNTAX:

Generalized nonresetable counter. This counter has a maximum increment rate of 50 000 counts per second at 100 Mb/s; 90 000 counts per second at 1000 Mb/s; and 230 000 counts per second at 10 Gb/s

### BEHAVIOUR DEFINED AS:

A count of occurrences of the transition from DEASSERT to ASSERT of the LPI\_INDICATE parameter. The indication reflects the state of the PHY according to the requirements of the RS (see 22.7a, 35.4a, 46.4a.).;

### Append the following into Table 30-6:

Table 30-6—LLDP Capabilities

|   |                                                 |                  |            | LLDP EEE Local Package (optional) | LLDP EEE Remote Package (optional) |
|---|-------------------------------------------------|------------------|------------|-----------------------------------|------------------------------------|
|   | oLldpXdot3Config managed object class (30.12.1) |                  |            |                                   |                                    |
| ( | bLldpXdot3LocSystemsGroup managed object cla    | ss (30.12.2)     |            |                                   |                                    |
|   | aLldpXdot3LocTxTwSys                            | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
|   | aLldpXdot3LocTxTwSysEcho                        | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |

Table 30–6—LLDP Capabilities (continued)

|                                             |                  |            | LLDP EEE Local Package (optional) | LLDP EEE Remote Package (optional) |
|---------------------------------------------|------------------|------------|-----------------------------------|------------------------------------|
| aLldpXdot3LocRxTwSys                        | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
| aLldpXdot3LocRxTwSysEcho                    | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
| aLldpXdot3LocFbTwSys                        | <u>ATTRIBUTE</u> | <u>GET</u> | X                                 |                                    |
| aLldpXdot3TxDllReady                        | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
| aLldpXdot3RxDllReady                        | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
| aLldpXdot3LocDllEnabled                     | <u>ATTRIBUTE</u> | <u>GET</u> | <u>X</u>                          |                                    |
| oLldpXdot3RemSystemsGroup managed object cl | ass (30.12.3)    |            |                                   |                                    |
| aLldpXdot3RemTxTwSys                        | <u>ATTRIBUTE</u> | <u>GET</u> |                                   | <u>X</u>                           |
| aLldpXdot3RemTxTwSysEcho                    | <u>ATTRIBUTE</u> | <u>GET</u> |                                   | X                                  |
| aLldpXdot3RemRxTwSys                        | <u>ATTRIBUTE</u> | <u>GET</u> |                                   | <u>X</u>                           |
| aLldpXdot3RemRxTwSysEcho                    | <u>ATTRIBUTE</u> | <u>GET</u> |                                   | <u>X</u>                           |
| aLldpXdot3RemFbTwSys                        | <u>ATTRIBUTE</u> | <u>GET</u> |                                   | X                                  |

# 30.5 Layer management for medium attachment units (MAUs)

Insert new objects for LPI after 30.5.1.1.20:

# 30.5.1.1.21 aEEESupportList

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

A SEQUENCE of ENUMERATIONS that match the syntax of aMAUType

### BEHAVIOUR DEFINED AS:

A read-only list of the possible PHY types for which the underlying system supports Energy Efficient Ethernet (EEE) as defined in Clause 78. If Clause 28 or Clause 73 Auto-Negotiation is present, then this attribute will map to the local technology ability or advertised ability of the local device;

# 30.12.2 LLDP Local System Group managed object class

# 30.12.2.1 LLDP Local System Group attributes

Insert new subclauses 30.12.2.1.22 through 30.12.2.1.29 after 30.12.2.1.21 for LPI:

# 30.12.2.1.22 aLldpXdot3LocTxTwSys

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

**INTEGER** 

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of  $T_{w\_sys\_tx}$  that the local system can support in the transmit direction. This attribute maps to the variable LocTxSystemValue as defined in 78.4.2.3;

### 30.12.2.1.23 aLldpXdot3LocTxTwSysEcho

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

**INTEGER** 

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of  $T_{w\_sys\_tx}$  that the remote system is advertising that it can support in the transmit direction and is echoed by the local system under the control of the EEE DLL receiver state diagram. This attribute maps to the variable LocTxSystemValueEcho as defined in 78.4.2.3;

### 30.12.2.1.24 aLldpXdot3LocRxTwSys

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

**INTEGER** 

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of  $T_{w\_sys\_tx}$  that the local system is requesting in the receive direction. This attribute maps to the variable LocRxSystemValue as defined in 78.4.2.3;

### 30.12.2.1.25 aLldpXdot3LocRxTwSysEcho

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

**INTEGER** 

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of  $T_{w\_sys\_tx}$  that the remote system is advertising that it is requesting in the receive direction and is echoed by the local system under the control of the EEE DLL transmitter state diagram. This attribute maps to the variable LocRxSystemValueEcho as defined in 78.4.2.3;

| 30.12.2.1.26 aLldp                   | (dot3LocFbTwSys                                                                                                                                                                                                                                                                                                              |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ATTRIBUTE                            |                                                                                                                                                                                                                                                                                                                              |
| APPROPRIATE SY<br>INTEGER            | 'NTAX:                                                                                                                                                                                                                                                                                                                       |
|                                      | INED AS: ibute that returns the value of the fallback $T_{w\_sys\_tx}$ that the local system is advertising te system. This attribute maps to the variable LocFbSystemValue as defined in                                                                                                                                    |
| 30.12.2.1.27 aLldp)                  | (dot3TxDIIReady                                                                                                                                                                                                                                                                                                              |
| ATTRIBUTE                            |                                                                                                                                                                                                                                                                                                                              |
| APPROPRIATE SY<br>A BOOLEA<br>FALSE: | N value:  Local system has not completed initialization of the EEE transmit Data Link Layer management function and is not ready to receive/transmit an LLDPDU                                                                                                                                                               |
| TRUE:                                | containing a EEE TLV.  Local system has initialized the EEE transmit Data Link Layer management function and is ready to receive/transmit an LLDPDU containing a EEE TLV.                                                                                                                                                    |
|                                      | INED AS: ation returns the initialization status of the EEE transmit Data Link Layer management the local system.;                                                                                                                                                                                                           |
| 30.12.2.1.28 aLldp)                  | (dot3RxDIIReady                                                                                                                                                                                                                                                                                                              |
| ATTRIBUTE                            |                                                                                                                                                                                                                                                                                                                              |
| APPROPRIATE SY<br>A BOOLEA           |                                                                                                                                                                                                                                                                                                                              |
| FALSE:<br>TRUE:                      | Local system has not completed initialization of the EEE receive Data Link Layer management function and is not ready to receive/transmit an LLDPDU containing a EEE TLV.  Local system has initialized the EEE receive Data Link Layer management function and is ready to receive/transmit an LLDPDU containing a EEE TLV. |
|                                      | •                                                                                                                                                                                                                                                                                                                            |
| 30.12.2.1.29 aLldp)                  | (dot3LocDllEnabled                                                                                                                                                                                                                                                                                                           |
| ATTRIBUTE                            |                                                                                                                                                                                                                                                                                                                              |
| APPROPRIATE SY                       | YNTAX:                                                                                                                                                                                                                                                                                                                       |
| A BOOLEA<br>FALSE:                   | N value:  Local system has not completed autonegotiation with a link partner that has indi-                                                                                                                                                                                                                                  |
| ralse.                               | cated at least one EEE capability.                                                                                                                                                                                                                                                                                           |
| TRUE:                                | Local system has completed autonegotiation with a link partner that has indicated at least one EEE capability.                                                                                                                                                                                                               |

| BEHAVIOUR DEFINED AS:                                                                                                                                                                                      | 1                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| A GET operation returns the status of the EEE capability negotiation on the local system.;                                                                                                                 | 3                    |
| 30.12.3 LLDP Remote System Group managed object class                                                                                                                                                      | 4<br>5<br>6          |
| 30.12.3.1 LLDP Remote System Group attributes                                                                                                                                                              | 7<br>8               |
| Insert new subclauses 30.12.3.1.19 through 30.12.2.1.23 after 30.12.2.1.18 for LPI:                                                                                                                        | 9                    |
| 30.12.3.1.19 aLldpXdot3RemTxTwSys                                                                                                                                                                          | 11<br>12             |
| ATTRIBUTE                                                                                                                                                                                                  | 13<br>14             |
| APPROPRIATE SYNTAX:<br>INTEGER                                                                                                                                                                             | 15<br>16<br>17       |
| BEHAVIOUR DEFINED AS:                                                                                                                                                                                      | 18<br>19             |
| A GET attribute that returns the value of $T_{w\_sys\_tx}$ that the remote system can support in the transmit direction. This attribute maps to the variable RemTxSystemValue as defined in 78.4.2.3;      | 20<br>21<br>22       |
| 30.12.3.1.20 aLldpXdot3RemTxTwSysEcho                                                                                                                                                                      | 23<br>24             |
| ATTRIBUTE                                                                                                                                                                                                  | 25<br>26             |
| APPROPRIATE SYNTAX:<br>INTEGER                                                                                                                                                                             | 27<br>28<br>29       |
| BEHAVIOUR DEFINED AS:                                                                                                                                                                                      | 30<br>31             |
| A GET attribute that returns the value of $T_{w \ sys \ tx}$ that the local system is advertising that it can                                                                                              | 32                   |
| support in the transmit direction as echoed by the remote system under the control of the EEE DLL receiver state diagram. This attribute maps to the variable RemTxSystemValueEcho as defined in 78.4.2.3; | 33<br>34<br>35<br>36 |
| 30.12.3.1.21 aLldpXdot3RemRxTwSys                                                                                                                                                                          | 37<br>38             |
| ATTRIBUTE                                                                                                                                                                                                  | 39                   |
| APPROPRIATE SYNTAX:<br>INTEGER                                                                                                                                                                             | 40<br>41<br>42<br>43 |
| BEHAVIOUR DEFINED AS:                                                                                                                                                                                      | 44<br>45             |
| A GET attribute that returns the value of $T_{w\_sys\_tx}$ that the remote system is requesting in the receive direction. This attribute maps to the variable RemRxSystemValue as defined in 78.4.2.3;     | 46<br>47             |
| 30.12.3.1.22 aLldpXdot3RemRxTwSysEcho                                                                                                                                                                      | 48<br>49             |
| ATTRIBUTE                                                                                                                                                                                                  | 50<br>51             |
| APPROPRIATE SYNTAX:                                                                                                                                                                                        | 52<br>53             |
| INTEGER                                                                                                                                                                                                    | 55                   |

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of  $T_{w\_sys\_tx}$  that the local system is advertising that it is requesting in the receive direction as echoed by the remote system under the control of the EEE DLL transmitter state diagram. This attribute maps to the variable RemRxSystemValueEcho as defined in 78.4.2.3;

# 30.12.3.1.23 aLldpXdot3RemFbTwSys

**ATTRIBUTE** 

APPROPRIATE SYNTAX:

**INTEGER** 

### BEHAVIOUR DEFINED AS:

A GET attribute that returns the value of fallback  $T_{w\_sys\_tx}$  that the remote system is advertising. This attribute maps to the variable RemFbSystemValue as defined in 78.4.2.3;

# 35. Reconciliation Sublayer (RS) and Gigabit Media Independent Interface (GMII)

Insert item h) into 35.1.1 as follows:

### 35.1.1 Summary of major concepts

h) The GMII may also support Low Power Idle (LPI) signaling as defined for Energy Efficient Ethernet in Clause 78 for certain PHY types.

Change 35.2.1 for LPI function:

# 35.2.1 Mapping of GMII signals to PLS service primitives and Station Management

The Reconciliation sublayer maps the signals provided at the GMII to the PLS service primitives defined in Clause 6. The PLS service primitives provided by the Reconciliation sublayer behave in exactly the same manner as defined in Clause 6. The mapping is changed for EEE capability, as described in 35.3a.

An LPI\_IDLE.request primitive with value ASSERT shall not be generated unless the attached link is operational (i.e. link\_status = OK, according to the underlying PCS/PMA). The PHY shall not cause an LP\_IDLE.request primitive with value ASSERT to be generated for at least one second following a link\_status change to OK (see 78.1.2.1.2).

EEE capability requires the use of the MAC defined in Annex 4A for simplified full duplex operation (with carrier sense deferral). This provides full duplex operation but uses the carrier sense signal to defer transmission when the PHY is in its low power state.

Figure 35–2 depicts a schematic view of the Reconciliation sublayer inputs and outputs, and demonstrates that the GMII management interface is controlled by the station management entity (STA).

Change 35.2.2 to show LPI signaling:

### 35.2.2 GMII signal functional specifications

Insert NOTE in 35.2.2.1 for clock definitions:

NOTE—For EEE capability, GTX CLK may be halted according to 35.2.2.5a.

Insert NOTE in 35.2.2.1 for clock definitions:

NOTE—For EEE capability, RX\_CLK may be halted during periods of low utilization according to 35.2.2.8a.

Change 35.2.2.4 for TXD definition:

### 35.2.2.4 TXD (transmit data)

TXD is a bundle of eight data signals (TXD<7:0>) that are driven by the Reconciliation sublayer. TXD<7:0> shall transition synchronously with respect to the GTX\_CLK. For each GTX\_CLK period in which TX\_EN is asserted and TX\_ER is de-asserted, data are presented on TXD<7:0> to the PHY for transmission. TXD<0> is the least significant bit. While TX\_EN and TX\_ER are both de-asserted, TXD<7:0> shall have no effect upon the PHY.

While TX\_EN is de-asserted and TX\_ER is asserted, TXD<7:0> are used to request the PHY to generate <u>LPI</u>, Carrier Extend or Carrier Extend Error code-groups. The use of TXD<7:0> during the transmission of a frame with carrier extension is described in 35.2.2.5. Carrier extension shall only be signaled immediately

following the data portion of a frame. The use of TXD<7:0> to signal LPI transitions is described in 35.2.2.5a.

For EEE capability, the RS shall use the combination of TX\_EN de-asserted, TX\_ER asserted and TXD<7:0> equal to 0x01 as shown in Table 35–1 as a request to enter, or remain in the LPI state. Transition into and out of the LPI state is shown in Figure 35–6a.

Table 35–1 specifies the permissible encodings of TXD<7:0>, TX\_EN, and TX\_ER.

Table 35-1—Permissible encodings of TXD<7:0>, TX EN, and TX ER

| TX_EN    | TX_ER        | TXD<7:0>         | Description                | PLS_DATA.request<br>parameter |
|----------|--------------|------------------|----------------------------|-------------------------------|
| 0        | 0            | 00 through FF    | Normal inter-frame         | TRANSMIT_COMPLETE             |
| <u>0</u> | <u>1</u>     | <u>00</u>        | Reserved                   | =                             |
| <u>0</u> | <u>1</u>     | <u>01</u>        | Assert LPI                 | =                             |
| <u>0</u> | <u>1</u>     | 02 through 0E    | Reserved                   | =                             |
| 0        | 4            | 00 through 0E    | Reserved                   | _                             |
| 0        | 1            | 0F               | Carrier Extend             | EXTEND (eight bits)           |
| 0        | 1            | 10 through 1E    | Reserved                   | _                             |
| 0        | 1            | 1F               | Carrier Extend Error       | EXTEND_ERROR (eight bits)     |
| 0        | 1            | 20 through FF    | Reserved                   | _                             |
| 1        | 0            | 00 through FF    | Normal data transmission   | ZERO, ONE (eight bits)        |
| 1        | 1            | 00 through FF    | Transmit error propagation | No applicable parameter       |
| NOTE—V   | alues in TXI | O<7:0> column ar | e in hexadecimal.          |                               |

### Insert 35.2.2.5a after 35.2.2.5 for transmit LPI transition:

### 35.2.2.5a Transmit direction LPI transition

EEE capability and the LPI client are described in 78.1. The LPI client requests the PHY to transition to its low power state by asserting TX\_ER and setting TXD<7:0> to 0x01. The LPI client maintains the same state for these signals for the entire time that the PHY is to remain in the low power state.

The LPI client may halt GTX\_CLK at any time more than 9 clock cycles after the start of the LPI state as shown in Figure 35–6a if and only if the Clock stop capable bit is asserted (45.2.3.1.3a).

The LPI client requests the PHY to transition out of its low power state by de-asserting TX\_ER and TXD. The LPI client should not assert TX\_EN for valid transmit data until after the wake up time specified for the PHY.

Figure 35–6a shows the behavior of TX\_EN, TX\_ER and TXD<7:0> during the transition into and out of the LPI state.



Figure 35-6a—LPI transition

Table 35–1 summarizes the permissible encodings of TXD<7:0>, TX\_EN, and TX\_ER.

# Change 35.2.2.7 for RXD definition:

# 35.2.2.6 RXD (receive data)

RXD is a bundle of eight data signals (RXD<7:0>) that are driven by the PHY. RXD<7:0> shall transition synchronously with respect to RX\_CLK. For each RX\_CLK period in which RX\_DV is asserted, RXD<7:0> transfer eight bits of recovered data from the PHY to the Reconciliation sublayer. RXD<0> is the least significant bit. Figure 35–8 shows the behavior of RXD<7:0> during frame reception.

While RX\_DV is de-asserted, the PHY may provide a False Carrier indication by asserting the RX\_ER signal while driving the specific value listed in Table 35–2 onto RXD<7:0>. See 36.2.5.2.3 for a description of the conditions under which a PHY will provide a False Carrier indication. <u>LPI transitions are described in 35.2.2.8a.</u>

While RX\_DV is de-asserted, the PHY may indicate that it is receiving LPI by asserting the RX\_ER signal while driving the value 0x01 onto RXD<7:0>.

In order for a frame to be correctly interpreted by the MAC sublayer, a completely formed SFD must be passed across the GMII.

In a DTE operating in half duplex mode, a PHY is not required to loop data transmitted on TXD<7:0> back to RXD<7:0> unless the loopback mode of operation is selected as defined in 22.2.4.1.2. In a DTE operating in full duplex mode, data transmitted on TXD<7:0> shall not be looped back to RXD<7:0> unless the loopback mode of operation is selected.

While RX\_DV is de-asserted and RX\_ER is asserted, a specific RXD<7:0> value is used to transfer recovered Carrier Extend from the PHY to the Reconciliation sublayer. A Carrier Extend Error is indicated by another specific value of RXD<7:0>. Figure 35–7 shows the behavior of RX\_DV during frame reception with carrier extension. Carrier extension shall only be signalled immediately following frame reception.

Burst transmission of frames also uses carrier extension between frames of the burst. Figure 35–8 shows the behavior of RX ER and RX DV during burst reception.



Figure 35–7—Frame reception with carrier extension



Figure 35–8—Burst reception

Table 35–2 specifies the permissible encoding of RXD<7:0>, RX\_ER, and RX\_DV, along with the specific indication provided by each code.

Table 35–2—Permissible encoding of RXD<7:0>, RX\_ER, and RX\_DV

| RX_DV    | RX_ER    | RXD<7:0>      | Description        | PLS_DATA.indication parameter |  |
|----------|----------|---------------|--------------------|-------------------------------|--|
| 0        | 0        | 00 through FF | Normal inter-frame | No applicable parameter       |  |
| 0        | 1        | 00            | Normal inter-frame | No applicable parameter       |  |
| <u>0</u> | <u>1</u> | <u>01</u>     | Assert LPI         | No applicable parameter       |  |

Table 35–2—Permissible encoding of RXD<7:0>, RX\_ER, and RX\_DV (continued)

| RX_DV                                              | RX_ER | RXD<7:0>      | Description PLS_DATA.indication par |                         |  |  |  |
|----------------------------------------------------|-------|---------------|-------------------------------------|-------------------------|--|--|--|
| 0                                                  | 1     | 01 through 0D | Reserved                            | _                       |  |  |  |
| <u>0</u>                                           | 1     | 02 through 0D | Reserved                            | =                       |  |  |  |
| 0                                                  | 1     | 0E            | False Carrier indication            | No applicable parameter |  |  |  |
| 0                                                  | 1     | 0F            | Carrier Extend                      | EXTEND (eight bits)     |  |  |  |
| 0                                                  | 1     | 10 through 1E | Reserved                            | _                       |  |  |  |
| 0                                                  | 1     | 1F            | Carrier Extend Error                | ZERO, ONE (eight bits)  |  |  |  |
| 0                                                  | 1     | 20 through FF | Reserved                            | _                       |  |  |  |
| 1                                                  | 0     | 00 through FF | Normal data reception               | ZERO, ONE (eight bits)  |  |  |  |
| 1                                                  | 1     | 00 through FF | Data reception error                | ZERO, ONE (eight bits)  |  |  |  |
| NOTE—Values in RXD<7:0> column are in hexadecimal. |       |               |                                     |                         |  |  |  |

Insert 35.2.2.8a after 35.2.2.8 for receive LPI transition:

### 35.2.2.8a Receive direction LPI transition

EEE capability and the LPI client are described in 78.1. When the PHY receives signals from the link partner indicating LPI, it signals this to the LPI client by asserting RX\_ER and setting RXD<7:0> to 0x01 while keeping RX\_DV de-asserted. The PHY maintains these signals in this state while it remains in the low power state. When the PHY receives signals from the link partner indicating its transition out of the low power state, it signals this to the LPI client by de-asserting RX\_ER and returning to normal inter-frame encoding.

While the PHY device is indicating LPI the PHY device may halt the RX\_CLK as shown in Figure 35–9a if and only if the Clock stop enable bit is asserted (see 45.2.3.1.3a). The PHY may restart RX\_CLK at any time while it is asserting LPI, but shall restart RX\_CLK so that at least one positive transition occurs before it deasserts LPI.

Figure 35–9a shows the behavior of RX\_ER, RX\_DV and RXD<7:0> during LPI transitions.



Figure 35–9a—LPI transitions (receive)

Insert a new section, 35.3a after 35.3:

### 35.3a LPI Assertion and Detection

Certain PHYs support Energy Efficient Ethernet (see Clause 78). PHYs with EEE capability support LPI assertion and detection. LPI operation and the LPI client are described in 78.1. LPI signaling allows the LPI client to signal to the PHY and to the link partner that a break in the data stream is expected and components may use this information to enter power saving modes that require additional time to resume normal operation. Similarly, it allows the LPI client to understand that the link partner has sent such an indication.

The LPI assertion and detection mechanism fits conceptually between the PLS Service Primitives and the GMII signals as shown in Figure 35–21a.



Figure 35-21a—LPI assertion and detection mechanism

The definition of TX\_EN, TX\_ER and TXD<7:0> is derived from the state of PLS\_DATA.request (35.2.1.1), except when it is overridden by an assertion of LP IDLE.request.

Similarly, RX\_ER and RXD<7:0> are mapped to PLS\_DATA.indication except when LP\_IDLE is detected

CRS is mapped to PLS\_CARRIER.indication except when LP\_IDLE.request is asserted or the wake timer has yet to expire.

The timing of PLS\_CARRIER.indication when used for the LPI function is controlled by the LPI transmit state diagram.

### 35.3a.1 LPI messages

### LP IDLE.indication(LPI INDICATION)

A primitive that indicates to the LPI client that the PHY has detected the assertion or de-assertion of LPI from the link partner.

Values:DEASSERT: The link partner is operating with normal inter-frame behavior (default). ASSERT: The link partner has asserted LPI.

### LP IDLE.request(LPI REQUEST)

The LPI\_REQUEST parameter can take one of two values: ASSERT or DE-ASSERT. ASSERT initiates the signaling of LPI to the link partner. DE-ASSERT stops the signaling of LPI to the link partner. The effect of receipt of this primitive is undefined if link\_status is not OK (see 28.2.6.1.1) or if LPI\_REQUEST=ASSERT within 1 second of the change of link\_status to OK.

# 35.3a.2 Transmit LPI state diagram

The operation of LPI in the PHY requires that the MAC does not send valid data for a time after LPI has been de-asserted as governed by resolved Transmit  $T_{w \ sys}$  defined in 78.4.2.3.

This wake up time is enforced by the transmit LPI state diagram and the rules mapping CARRIER\_SENSE.indication defined in 35.2.1. The implementation shall conform to the behavior described by the transmit LPI state diagram shown in Figure 35–22.

### 35.3a.2.1 Conventions

The notation used in the state diagram follows the conventions of 34.2.

### 35.3a.2.2 Variables and counters

The transmit LPI state diagram uses the following variables and counters:

power\_on

Condition that is true until such time as the power supply for the device that contains the RS has reached the operating region.

Values:FALSE: The device is completely powered (default).

TRUE: The device has not been completely powered.

rs reset

Used by management to control the resetting of the RS.

Values:FALSE: Do not reset the RS (default).

TRUE: Reset the RS.

tw\_timer

A timer that counts, in microseconds, the time expired since the de-assertion of LPI. The terminal count of the timer is the value of the resolved  $T_{w\_sys\_tx}$  as defined in 78.2. Signal tw\_timer\_done is asserted on reaching its terminal count.

# 35.3a.2.3 State Diagram

### 35.3a.3 Considerations for transmit system behavior

The transmit system should expect that egress data flow will be halted for at least resolved  $T_{w\_sys\_tx}$  (see 78.2) time, in microseconds, after it requests the de-assertion of LPI. Buffering and queue management should be designed to accommodate this.

# 35.3a.3.1 Considerations for receive system behavior

The mapping function of the Reconciliation Sublayer shall continue to signal IDLE on PLS\_DATA.indicate while it is detecting LP\_IDLE on the GMII. The receive system should be aware that data frames may arrive at the GMII following the de-assertion of LPI\_INDICATION with a delay corresponding to the link partner's resolved  $T_{WSVS-TX}$  (as specified in 78.5) time, in microseconds.



Figure 35-22—Transmit LPI State Diagram

# 35.5 Protocol implementation conformance statement (PICS) proforma for Clause 35, Reconciliation Sublayer (RS) and Gigabit Media Independent Interface (GMII)<sup>1</sup>

Insert the following row into table 35.5.2.3:

### 35.5.2.3 Major capabilities/options

| Item        | Feature               | Subclause | Value/Comment | Status   | Support           |
|-------------|-----------------------|-----------|---------------|----------|-------------------|
| <u>*LPI</u> | Implementation of LPI | 35.2.2    |               | <u>O</u> | Yes [ ]<br>No [ ] |

Insert the new subclause 35.5.3.3a after 35.5.3.3 for LPI functions:

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 35.5.3.3a LPI functions

| Item | Feature                                                          | Subclause | Value/Comment                         | Status | Support |
|------|------------------------------------------------------------------|-----------|---------------------------------------|--------|---------|
| L1   | Assertion of LPI in Tx direction as defined in <u>Table 35–1</u> | 35.2.2.4  |                                       | LPI:M  | Yes [ ] |
| L2   | Assertion of LPI in Rx direction as defined in <u>Table 35–2</u> | 35.2.2.4  |                                       | LPI:M  | Yes []  |
| L3   | GTX_CLK stoppable during LPI                                     | 35.2.2.5a | At least 9 cycles after LPI assertion | LPI:O  | Yes [ ] |
| L4   | RX_CLK stoppable during LPI                                      | 35.2.2.8a |                                       | LPI:O  | Yes [ ] |

# 36. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 1000BASE-X

Change 36.2.4.7 for LPI signaling:

# 36.2.4.7 TXD (transmit data)

Eight ordered\_sets, consisting of a single special code-group or combinations of special and data code-groups are specifically defined. Ordered\_sets which include /K28.5/ provide the ability to obtain bit and code-group synchronization and establish ordered\_set alignment (see 36.2.4.9 and 36.3.2.4). Ordered\_sets provide for the delineation of a packet and synchronization between the transmitter and receiver circuits at opposite ends of a link. Table 36–3 lists the defined ordered\_sets. Certain PHYs include an option to transmit or receive /LI/, /LI1/ and /LI2/ to support Energy Efficient Ethernet (see Clause 78).

Insert rows into Table 36-3 below row /I2/ as follows:

Table 36–3—Defined ordered\_sets

| Code         | TXD<7:0>     | Number of<br>Code-Groups | Encoding                           |
|--------------|--------------|--------------------------|------------------------------------|
| <u>/LI/</u>  | <u>LPI</u>   |                          | Correcting /LI1/, Preserving /LI2/ |
| <u>/LI1/</u> | <u>LPI 1</u> | 2                        | /K28.5/D6.5/                       |
| <u>/LI2/</u> | <u>LPI 2</u> | 2                        | /K28.5/D26.4/                      |

Insert 36.2.4.12a (after 36.2.4.12) to describe LPI signaling:

Editors' Note: To be removed prior to publication.

The state diagram conventions described in 36.1.7 apply to all of the state diagrams in this clause.

#### 36.2.4.12a Low Power Idle (LPI)

LPI is transmitted in the same manner as IDLE. LPI ordered sets (\LI\) are transmitted continuously and repetitively whenever the GMII is indicating "Assert LPI". See 35.2.2.5a and 35.2.2.8a for corresponding GMII definitions.

Change the definition in 36.2.5.1.3 for "sync\_status" and insert a note

sync\_status

A parameter set by the PCS Synchronization process to reflect the status of the link as viewed by the receiver. The values of the parameter are defined for code\_sync\_status. The equation for this parameter is:

sync status = code sync status + rx lpi active

Values: FAIL; The receiver is not synchronized to code-group boundaries.

OK; The receiver is synchronized to code-group boundaries.

NOTE: If EEE is not supported, the variable rx\_lpi\_active is always false and this variable is identical to code sync status controlled by the synchronization state diagram.

Insert new constants into 36.2.5.1.2, new variables into 36.2.5.1.3, new counters into 36.2.5.1.5, new messages into 36.2.5.1.6, and new timers into 36.2.5.1.7 to support state diagram changes. In each case, insert the new text at the end of the existing subclause

#### 36.2.5.1.2 Constants

The following constant is used only for the EEE capability.

/LI/

The LP\_IDLE ordered\_set group, comprising either the /LI1/ or /LI2/ ordered\_sets, as specified in 36.2.4.12a.

#### 36.2.5.1.3 Variables

The following variables are used only for the EEE capability.

#### assert lpidle

Alias used for the optional LPI function, consisting of the following terms:

(TX EN=FALSE \* TX ER=TRUE \* (TXD<7:0>=0x01))

#### code sync status

A parameter set by the PCS Synchronization process to reflect the status of the link as viewed by the receiver.

<u>Values:</u> FAIL; The receiver is not synchronized to code-group boundaries.

OK; The receiver is synchronized to code-group boundaries.

#### idle d

Alias for the following terms:

#### SUDI(![/D21.5/] \* ![/D2.2/])

that uses an alternate form to support the EEE capability: SUDI(![/D21.5/] \* ![/D2.2/] \* ![/D6.5/] \* ![/D26.4/])

#### rx lpi active

An boolean variable that is set to TRUE when the receiver is in a low power state and set to FALSE when it is in an active state and capable of receiving data.

#### rx quiet

A boolean variable set to TRUE while in the RX QUIET state and is set to FALSE otherwise

#### tx quiet

A boolean variable set to TRUE when the transmitter is in the TX\_QUIET state and is set to FALSE otherwise. When set to TRUE, the PMD will disable the transmitter as described in 70.6.5

# 36.2.5.1.5 Counters

The following counter is used only for the EEE capability.

#### wake error counter

A counter that is incremented each time that the LPI receive state diagram enters the RX\_WTF state indicating that a wake time fault has been detected. The counter is reflected in register 3.22 (see 45.2.3.8b)

# 36.2.5.1.6 Messages

The following messages are used only for the EEE capability.

# PMD RXQUIET.request(rx quiet)

A signal sent by the PCS/PMA LPI receive state diagram to the PMD. Note that this message is ignored by devices that do not support EEE capability.

<u>Values: TRUE: The receiver is in a quiet state and is not expecting incoming data.</u> <u>FALSE: The receiver is ready to receive data.</u>

# PMD\_TXQUIET.request(tx\_quiet)

A signal sent by the PCS/PMA LPI transmit state diagram to the PMD. Note that this message is ignored by devices that do not support the optional LPI mechanism.

<u>Values:TRUE: The transmitter is in a quiet state and may cease to transmit a signal on the medium.</u> FALSE: The transmitter is ready to transmit data.

#### 36.2.5.1.7 Timers

The following timers are used only for the EEE capability.

#### rx tq timer

This timer is started when the PCS receiver enters the RX\_SLEEP state. The timer terminal count is set to  $T_{OR}$ . When the timer reaches terminal count it will set the rx\_tq\_timer\_done = TRUE.

#### rx ts timer

This timer is started when the PCS receiver enters the RX\_WAKE\_DONE or RX\_SLEEP states. The timer terminal count is set to  $T_{SR}$ . When the timer reaches terminal count it will set the rx ts timer done = TRUE.

# rx tw timer

This timer is started when the PCS receiver enters the RX\_WAKE state. The timer terminal count shall not exceed the maximum value of  $T_{WR}$  in Table 36–3b. When the timer reaches terminal count it will set the rx\_tw\_timer\_done = TRUE.

# rx\_wf\_timer

This timer is started when the PCS receiver enters the RX\_WTF state, indicating that the receiver has encountered a wake time fault. The  $rx_wf_t$  timer allows the receiver an additional period in which to synchronize or return to the quiescent state before a link failure is indicated. The timer terminal count is set to  $T_{WTF}$ . When the timer reaches terminal count it will set the  $rx_wf_t$  timer done = TRUE.

# tx ts timer

This timer is started when the PCS transmitter enters the TX\_SLEEP state. The timer terminal count is set to  $T_{SL}$ . When the timer reaches terminal count it will set the tx\_ts\_timer\_done = TRUE.

# tx\_tq\_timer

This timer is started when the PCS transmitter enters the TX\_QUIET state. The timer terminal count is set to  $T_{QL}$ . When the timer reaches terminal count it will set the tx\_tq\_timer\_done = TRUE.

#### tx tr timer

This timer is started when the PCS transmitter enters the TX\_REFRESH state. The timer terminal count is set to  $T_{\underline{UL}}$ . When the timer reaches terminal count it will set the tx\_tr\_timer\_done = TRUE.

Change Figure 36–5 (New states and transitions are in dotted boxes) and Figure 36–6 in 36.2.5.2.1 as follows:

# 36.2.5.2.1 Transmit



Figure 36–5—PCS transmit ordered\_set state diagram



Figure 36-6—PCS transmit code-group state diagram

Change Figure 36-7a (New states and transitions are in dotted boxes) and Figure 36-7b and insert Figure 36–7c in 36.2.5.2.2 as follows:

36.2.5.2.2 Receive

3 4

5

6

7

8

9

10

11

12

13

14 15

16

17

18

19

20 21

22

23

24

25

26 27

28

29

30

31

32

33

34

35

36

37

38

39

40

41

42

43

44

45

46

47

48

49 50 51

52

53

54

NOTE—Outgoing arcs leading to labeled polygons flow offpage to corresponding incoming arcs leading from labeled circles on Figure 36–7b and Figure 36–7c, and vice versa.

Figure 36-7a—PCS receive state diagram, part a



NOTE 1—Outgoing arcs leading to labeled polygons flow offpage to corresponding incoming arcs leading from labeled circles on Figure 36–7a, and vice versa.

NOTE 2—In the transition from RECEIVE to RX\_DATA state the transition condition is a test against the code-group obtained from the SUDI that caused the transition to RECEIVE state.

Figure 36-7b-PCS receive state diagram, part b



NOTE 1—Outgoing arcs leading to labeled polygons flow offpage to corresponding incoming arcs leading from labeled circles on Figure 36–7a, and vice versa.

Figure 36–7c—PCS Receive state diagram, part c (only required for the optional EEE capability)

Insert the following paragraph between the third and fourth paragraphs of 36.2.5.2.6:

# 36.2.5.2.6 Synchronization

For EEE capability the relationship between sync status and code sync status is given by Figure 36–7c, otherwise sync status is identical to code sync status.



Figure 36-9—Synchronization state diagram

#### Insert 36.2.5.2.8 after 36.2.5.2.7 for LPI state diagram:

# 36.2.5.2.8 LPI state diagram

A PCS which supports the EEE capability shall implement the LPI transmit process as shown in Figures 36–9a. The transmit LPI state diagram controls tx quiet which disables the transmitter when true.



Figure 36-9a—LPI Transmit state diagram

The timer values for these state diagrams are shown in Table 36–3a for transmit and Table 36–3b for receive.

Table 36–3a—Transmitter LPI timing parameters

| Parameter         | Description                                                             |     | Units |
|-------------------|-------------------------------------------------------------------------|-----|-------|
| $T_{SL}$          | Local Sleep Time from entering TX_SLEEP state to transmit disable       | 20  | μs    |
| T <sub>QL</sub>   | Local Quiet Time from Transmitter disabled to start of TX_REFRESH state | 2.5 | ms    |
| $T_{\mathrm{UL}}$ | Local Refresh Time from transmitter activated to TX_QUIET state         | 20  | μs    |

# Table 36-3b—Receiver LPI timing parameters

| Parameter        | Description                                                                                                                 | Min | Max | Units |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| $T_{QR}$         | The time the receiver waits for signal detect while in the LP_IDLE_D, LPI_K and RX_QUIET states before asserting a rx_fault | 3   | 4   | ms    |
| T <sub>SR</sub>  | The time the receiver waits while in the LP_IDLE_D state                                                                    | 22  | 24  | μs    |
| T <sub>WR</sub>  | Time to wake remote link partner's receiver.                                                                                |     | 11  | μs    |
| T <sub>WTF</sub> | Wake time fault recovery time                                                                                               | 1   | 1   | ms    |

# Insert 36.2.5.2.9 for LPI status:

# 36.2.5.2.9 LPI status and management

For EEE capability, the PCS indicates to the management system that LPI is currently active in the receive and transmit directions using the status variables shown in Table 36–3c.

# Table 36-3c-MDIO status indications

| MDIO status variable | Register name         | Register<br>address | Note                             |
|----------------------|-----------------------|---------------------|----------------------------------|
| Tx LPI received      | PCS status register 1 | 3.1.11              | Latched version of 3.1.9         |
| Rx LPI received      | PCS status register 1 | 3.1.10              | Latched version of 3.1.8         |
| Tx LPI indication    | PCS status register 1 | 3.1.9               | TRUE when not in state TX_ACTIVE |
| Rx LPI indication    | PCS status register 1 | 3.1.8               | TRUE when not in state RX_ACTIVE |

# 36.7 Protocol implementation conformance statement (PICS) proforma for Clause 36, Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 1000BASE-X<sup>1</sup>

Insert the following row into table 36.7.3:

# 36.7.3 Major Capabilities/Options

| Item | Feature               | Subclause  | Value/Comment | Status   | Support                         |
|------|-----------------------|------------|---------------|----------|---------------------------------|
| *LPI | Implementation of LPI | 36.2.4.12a |               | <u>O</u> | <u>Yes [ ]</u><br><u>No [ ]</u> |

Insert the new subclause 36.7.4.9 after 46.7.4.8 for LPI functions:

#### 36.7.4.9 LPI functions

| Item  | Feature                            | Subclause  | Value/Comment                                                     | Status | Support           |
|-------|------------------------------------|------------|-------------------------------------------------------------------|--------|-------------------|
| LP-01 | Transmit ordered set state diagram | 36.2.5.2.1 | Support additions to Figure 36–5 for LPI operation                | LPI:M  | Yes [ ]<br>No [ ] |
| LP-02 | Receive state diagram              | 36.2.5.2.2 | Support additions to Figure 36–7a, Figure 36–7a for LPI operation | LPI:M  | Yes [ ]<br>No [ ] |
| LP-03 | LPI transmit state diagram         | 36.2.5.2.8 | Meets the requirements of Figure 36–9a                            | LPI:M  | Yes [ ]<br>No [ ] |
| LP-04 | LPI receive state diagram          | 36.2.5.2.8 | Meets the requirements of Figure 36–7c                            | LPI:M  | Yes [ ]<br>No [ ] |
| LP-03 | LPI transmit timing                | 36.2.5.2.8 | Meets the requirements of Table 36–3a                             | LPI:M  | Yes [ ]<br>No [ ] |
| LP-04 | LPI receive timing                 | 36.2.5.2.8 | Meets the requirements of Table 36–3b                             | LPI:M  | Yes [ ]<br>No [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 40. Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 1000BASE-T

# 40.1.3 Operation of 1000BASE-T

Insert paragraph as shown before the last paragraph of 40.1.3:

A 1000BASE-T PHY with the optional Energy Efficient Ethernet (EEE) capability may optionally enter the Low Power Idle (LPI) mode to conserve energy during periods of low link utilization. The "Assert LPI" request at the GMII is encoded in the transmitted symbols. Detection of LPI signaling in the received symbols is indicated as "Assert LPI" at the GMII. When LPI signaling is simultaneously transmitted and received, an Energy Efficient 1000BASE-T PHY ceases transmission and deactivates transmit and receive functions to conserve energy. The PHY periodically transmits during this quiet period to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. If, during the quiet or refresh periods, normal inter-frame is asserted at the GMII, the PHY re-activates transmit and receive functions and initiates transmission. This transmission will be detected by the remote PHY, causing it to also exit the LPI mode.

Replace the existing Functional block diagram figure (Figure 40–3) with the new Functional block diagram figure shown in Figure 40–3.



NOTE—The recovered\_clock arc is shown to indicate delivery of the received clock signal back the PMA TRANSMIT for loop timing

NOTE—Signals and functions shown with dashed lines are only required for the EEE capability.

Figure 40-3—Functional block diagram

# 40.1.3.1 Physical Coding Sublayer (PCS)

# Insert text shown below after the fourth paragraph is 40.1.3.1 as shown below:

When the PHY supports the optional EEE capability, Idle mode encoding also conveys to the remote PHY information of whether the local PHY is requesting entry into the LPI mode or not. Such requests are a direct translation of "Assert LPI" at the GMII. In addition, Idle mode encoding conveys to the remote PHY whether the local PHY has completed the update of its receiver state or not, as indicated by the PMA PHY Control function.

#### 40.1.3.2 Physical Medium Attachment (PMA) sublayer

#### Insert the following text before the last paragraph of 40.1.3.2:

When the PHY supports the optional EEE capability, the PMA PHY Control function also coordinates transitions between the LPI mode and the normal operating mode.

# 40.1.4 Signaling

Insert new items j) and k) into the list of signaling scheme objectives as shown below and renumber subsequent items in list:

- j) Optionally, ability to signal to the remote PHY a request to enter the LPI mode and to exit the LPI mode and return to normal operation.
- k) Optionally, ability to signal to the remote PHY that the update of the local receiver state (e.g. timing recovery, adaptive filter coefficients) has completed.

#### Change the last paragraph of 40.1.4 as shown below:

The PHY operates may operate in two three basic modes, normal mode, training mode, or training optional LPI mode. In normal mode, PCS generates code-groups that represent data, control, or idles for transmission by the PMA. In training mode, the PCS is directed to generate only idle code-groups for transmission by the PMA, which enable the receiver at the other end to train until it is ready to operate in normal mode. In LPI mode, the PCS is directed to generate only idle code groups encoded with LPI request and update status indications, or zeros as dictated by the PMA PHY Control function. (See the PCS reference diagram in 40.2.).

# 40.2.2 PMA Service Interface

Insert new items appended to the existing list of service primitives as shown below:

```
PMA_LPIMODE.indication(lpi_mode)

PMA_LPIREQ.request(loc_lpi_req)

PMA_REMLPIREQ.request(rem_lpi_req)

PMA_UPDATE.indication(loc_update_done)

PMA_REMUPDATE.request(rem_update_done)
```

#### Replace Figure 40–4 with the new Figure 40–4 shown below:



NOTE—Service interface primitives shown with dashed lines are only required for the EEE capability.

Figure 40-4—1000BASE-T service interfaces

Insert the following text after 40.2.10 PMA RESET.indication:

# 40.2.11 PMA\_LPIMODE.indication

This primitive is generated by the PMA to indicate that the PHY has entered the LPI mode of operation.

#### 40.2.11.1 Semantics of the primitive

PMA LPIMODE.indication(lpi mode)

PMA\_LPIMODE.indication specifies to the PCS Receive function, via the parameter lpi\_mode, whether or not the PHY has entered LPI mode. The parameter lpi\_mode can take on one of the following values of the form:

ON This value is asserted with then PHY is operating in LPI mode.

OFF This value is asserted during normal operation.

# 40.2.11.2 When generated

The PMA PHY Control function generates PMA LPIMODE.indication messages continuously.

# 40.2.11.3 Effect of receipt

Upon receipt of this primitive, the PCS performs its Receive function as described in 40.3.1.4.

#### 40.2.12 PMA\_LPIREQ.request

This primitive is generated by the PCS to indicate a request to enter the LPI mode.

# 40.2.12.1 Semantics of the primitive

PMA\_LPIREQ.request (loc\_lpi\_req)

PMA\_LPIREQ.request specifies to the PMA PHY Control, via the parameter loc\_lpi\_req, whether or not the PHY is requested to enter the LPI mode. The parameter loc\_lpi\_req can take on one of the following values of the form:

TRUE This value is continuously asserted when "Assert LPI" is present on the

GMII. Note that "Assert LPI" at the GMII implies that no frame transmission is in progress hence 1000BTtransmit (see 40.3.3.1) will be set to FALSE by the

PCS Transmit state diagram.

FALSE This value is continuously asserted when "Assert LPI" is not present at

the GMII.

# 40.2.12.2 When generated

The PCS Local LPI Request function generates PMA LPIREQ.request messages continuously.

# 40.2.12.3 Effect of receipt

Upon receipt of this primitive, the PMA performs its PHY Control function as described in 40.4.2.4.

#### 40.2.13 PMA REMLPIREQ.request

This primitive is generated by the PCS to indicate a request to enter LPI mode as communicated by the remote PHY via its encoding of its loc\_lpi\_req parameter.

# 40.2.13.1 Semantics of the primitive

PMA\_REMLPIREQ.request (rem\_lpi\_req)

PMA\_REMLPIREQ.request specifies to the PMA PHY Control, via the parameter rem\_lpi\_req, whether or not the remote PHY is requesting entry into the LPI mode. The parameter rem\_lpi\_req can take on one of the follow values of the form:

TRUE This value is continuously asserted when LPI is encoded in the received

symbols.

FALSE This value is continuously asserted when LPI is not encoded in the received

symbols.

# 40.2.13.2 When generated

The PCS Receive function generates PMA\_REMLPIREQ.request messages continuously on the basis of the signals received at the MDI.

# 40.2.13.3 Effect of receipt

Upon receipt of this primitive, the PMA performs its PHY Control function as described in 40.4.2.4.

# 40.2.14 PMA\_UPDATE.indication

This primitive is generated by the PMA to indicate that the PHY has completed the update of its receiver state (e.g. timing recovery, adaptive filter coefficients).

# 40.2.14.1 Semantics of the primitive

PMA\_UPDATE.indication(loc\_update\_done)

PMA\_UPDATE.indication specifies to the PCS Transmit functions, via the parameter loc\_update\_done, whether or not the PHY has completed the update of its receiver state. The parameter loc\_update\_done can take on one of the following values of the form:

TRUE This value is asserted when the PHY has completed the current update.

FALSE This value is asserted when the PHY is ready for the next update or when the current

update is still in progress.

#### 40.2.14.2 When generated

The PMA PHY Control function generates PMA UPDATE indication messages continuously.

# 40.2.14.3 Effect of receipt

Upon receipt of this primitive, the PCS performs its Transmit function as described in 40.3.1.3 and 40.3.1.4.

#### 40.2.15 PMA\_REMUPDATE.request

This primitive is generated by the PCS to indicate that the remote PHY has completed the update of its receiver state (e.g. timing recovery, adaptive filter coefficients).

#### 40.2.15.1 Semantics of the primitive

PMA\_REMUPDATE.request(rem\_update\_done)

PMA\_REMUPDATE.indication specifies to the PMA PHY Control function, via the parameter rem\_update\_done, whether or not the remote PHY has completed the update of its receiver state. The parameter rem\_update\_done can take on one of the following values of the form:

TRUE This value is asserted when the remote PHY has completed the current update.

FALSE This value is asserted to when the remote PHY is ready for the next update or when

the current update is still in progress.

#### 40.2.15.2 When generated

The PCS Receive function generates PMA REMUDPATE.request messages continuously.

# 40.2.15.3 Effect of receipt

Upon receipt of this primitive, the PMA performs its PHY Control function as described in 40.4.2.4.

# 40.3 Physical Coding Sublayer (PCS)

Replace the existing PCS reference diagram, Figure 40–5 with the new Figure 40–5 shown below:



NOTE—Signals and functions shown with dashed lines are only required for the EEE capability.

Figure 40–5—PCS reference diagram

#### 40.3.1.3 PCS Transmit function

# Insert text between paragraphs five and six as shown below:

When the PHY supports the optional EEE capability, the LPI mode encoding also takes into account the value of the parameter loc\_lpi\_req. By this mechanism, the PHY indicates whether it requests to operate in LPI mode or return to the normal mode of operation. In addition, LPI mode encoding takes into account the

value of loc\_update\_done. By this mechanism, the PHY indicates whether it has completed the update of its receiver state (e.g. timing recovery, adaptive filter coefficients) or not, as indicated by the PMA PHY Control function.

# 40.3.1.3.4 Generation of bits Sd<sub>n</sub>[8:0]

Change the paragraph following the equation for  $Sd_n[6]$  as shown below:

The bits  $Sd_n[5:4][5:3]$  are derived from the bits  $Sc_n[5:4][5:3]$  and the GMII data bits  $TXD_n[5:4][5:3]$  as

Replace the equation for  $Sd_n[5:3]$  with the equation for  $Sd_n[5:4]$  as shown below:

$$Sd_n[5:4] = -\frac{Sc_n[5:4] \land TXD_n[5:4] \text{ if } (tx\_enable_{n-2} = 1)}{Sc_n[5:4] \text{ else}}$$

Insert a new paragraph and equation for Sdn[3] following the equation for  $Sd_n[5:4]$ , formerly the equation for  $Sd_n[5:3]$ , as shown below:

The bit  $Sd_n[3]$  is used to scramble the GMII data bit  $TXD_n[3]$  during data mode and to encode loc\_lpi\_req otherwise. It is defined as

$$Sd_{n}[3] = - \begin{cases} Sc_{n}[3] \land TXD_{n}[3] \text{ if } (tx\_enable_{n-2} = 1) \\ Sc_{n}[3] \land I \text{ else if } ((loc\_lpi\_req = TRUE) \text{ and } (tx\_mode \neq SEND\_Z)) \\ Sc_{n}[3] \text{ else} \end{cases}$$

Replace the equation for  $Sd_n[2]$  with the equation shown below:

$$Sd_{n}[2] = - \begin{cases} Sc_{n}[2] \wedge TXD_{n}[2] & \text{if } (tx\_enable_{n-2} = 1) \\ Sc_{n}[2] \wedge I & \text{else if } ((loc\_rcvr\_status = OK) \text{ and } (tx\_mode \neq SEND\_Z)) \\ Sc_{n}[2] & \text{else} \end{cases}$$

Change the paragraph following the equation for  $Sd_n[2]$  as shown below:

The bits Sdn[1:0] are used to transmit carrier extension information during  $tx_mode=SEND_N$  and are thus dependent upon the bits  $cext_n$  and  $cext_err_n$ . In addition, bit  $Sd_n[1]$  is used to encode loc\_update\_done. These bits are dependent on the variable  $tx_error_n$ , which is defined in Figure 40–8. These bits are defined as

Replace the equations for cext\_err<sub>n</sub> and  $Sd_n[1]$  with the equations shown below:

$$cext\_err_n = - \begin{bmatrix} tx\_error_n & \text{if } ((tx\_enable_n = 0) & \text{and } (TXD_n[7:0] \neq 0x0F) & \text{and } (loc\_lpi\_req = FALSE)) \\ 0 & \text{else} \end{bmatrix}$$



#### 40.3.1.4 PCS Receive function

# Insert the text below following the second paragraph:

When the PHY supports the optional EEE capability, the PCS Receive uses the knowledge of the encoding rules that are employed in the idle mode to derive the values of the variables rem\_lpi\_req and rem\_update\_done.

Insert the text below as 40.3.1.6 following 40.3.1.5 PCS Carrier Sense function:

# 40.3.1.6 PCS Local LPI Request function

The PCS Local LPI Request function generates the signal loc\_lpi\_req, which indicates to the PMA PHY Control function whether or not the local PHY is requested to enter the LPI mode. When the PHY supports the optional EEE capability, the PCS shall conform to the Local LPI Request state diagram as depicted in Figure 40–8a including compliance with the associated state variables as specified in 40.3.3.

#### 40.3.3 State variables

#### 40.3.3.1 Variables

#### Change the following variable definition as shown:

1000BTtransmit

A Boolean used by the PCS Transmit Process to indicate whether a frame transmission is in progress. Also Uused by the Carrier Sense and Local LPI Request processes.

Values: TRUE: The PCS is transmitting a stream

FALSE: The PCS is not transmitting a stream

#### Insert text following the existing list of variables as shown below:

The following state variables are only required for the optional EEE capability.

loc lpi req

The loc\_lpi\_req variable is set by the PCS Local LPI Request function and indicates whether or not the local PHY is requested to enter the LPI mode. It is passed to the PMA PHY Control function via the PMA\_LPIREQ.request primitive. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE.

Values: TRUE or FALSE

lpi\_mode

The lpi\_mode variable is generated by the PMA PHY Control function and indicates whether or not the local PHY has entered LPI mode. It is passed to the PCS Receive function via the PMA\_LPIMODE.indication primitive. In the absence of the optional EEE capability, the PHY operates as if the value of this variable is OFF.

Values: ON or OFF

rem lpi req

The rem\_lpi\_req variable is generated by the PCS Receive function and indicates whether or not the remote PHY is requesting entry into LPI mode. It is passed to the PMA PHY Control function via the PMA\_REMLPIREQ.request primitive. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE.

Values: TRUE or FALSE

# 40.3.4 State diagrams

Editor's Note (to be removed prior to publication): The state diagram conventions described in 40.1.6 apply to all of the state diagrams in this clause.

Insert the PCS Local LPI Request state diagram (Figure 40-8a) after Figure 40-8 and renumber subsequent figures:



Figure 40-8a—PCS Local LPI Request state diagram (optional)

2

3

4

5

6

7

12

13

14

15

16

17

18

19

20 21

22

23

24

25

26

27

28

29

30

31

32

33

34

35 36

37

38

39

40 41

42

43

44

45 46

47

48

49

50 51

52 53 54

#### Replace existing PCS Receive state diagrams, part a (Figure 40-10a) with new PCS Receive state part a (PMA\_RXSTATUS.indication (NOT\_OK) + pcs\_reset = ON + link\_status = FAIL) \* (PMA\_RXSTATUS.indication (NOT\_OK) \* 1000BTreceive = TRUE lpi\_mode = OFF + link\_status = FAIL) \* 1000BTreceive = FALSE \* LINK FAILED RX ER ⊂TRUE 1000BTreceive ← FALSE IDLE Optional Implementation 1000BTreceive ⇐FALSE rxerror\_status ⇐ NO\_ERROR RX\_ER ⇐FALSE $(Rx_n) \in IDLE)^*$ (rem\_lpi\_req = TRUE + RX DV ←FALSE lpi\_mode = ON) $(Rx_n) \notin IDLE$ LP IDLE CARRIER EXTENSION NON-IDLE DETECT with ERROR 1000BTreceive ⇐TRUE $RXD {<} 7:0 {>} \Leftarrow 0x01$ PUDI rem\_lpi\_req = FALSE \* PUDI lpi\_mode = OFF (в) CONFIRM SSD2 VECTOR **EXTENDING** $(Rx_{n-1}) = SSD1$ $(\mathsf{Rx}_{n\text{-}1}) \neq \mathsf{SSD1} +\\$ $(Rx_n) = SSD2$ $(Rx_n) \neq SSD2$ **ELSE** $(Rx_{n-1}) = SSD1 *$ $(Rx_n) = SSD2$ $(\mathsf{Rx}_{n\text{-}1}) \in \overline{\mathsf{IDLE}}$ SSD1 VECTOR $(\mathsf{Rx}_{n\text{-}1}) \in \mathsf{CEXT}$ BAD SSD rxerror\_status ⊂ERROR CARRIER EXTENSION PUDI RX ER ⊂TRUE SSD2 VECTOR PUDI PUDI \* check\_idle=TRUE PUDI RECEIVE check\_end = FALSE \* check\_end = FALSE \* $(Rx_{n-1}) \in DATA$ $(Rx_{n-1}) \in xmt\_err$ ELSE PREMATURE END DATA DATA ERROR RX ER ⇐FALSE RX\_ER ⇐ TRUE RX\_ER ⊂TRUE RXD<7:0> $\Leftarrow$ DECODE(RX<sub>n</sub>-PUDI \* check\_idle=TRUE PUDI PUDI $\begin{array}{l} \text{check end} = \text{TRUE} \ ^* \\ (\text{Rx}_{n_1})^{\top} \in \text{CSReset} \ ^* \\ (\text{Rx}_n) \in \text{CSReset} \ ^* \\ (\text{Rx}_{n+1}) \in \text{ESD1} \ ^* \\ (\text{Rx}_{n+2}) \in \text{ESD2} \_\text{Ext} \_0 \end{array}$ check\_end = TRUE \*

Figure 40-10a—PCS Receive state diagram, part a

 $(Rx_{n-1}) \notin CSReset *$ 

 $(Rx_{n-1}) \notin CSExtend$ 

 $\overline{\mathsf{c}}$ 

 $\left( D\right)$ 

check\_end = TRUE \*

 $(\text{Rx}_{n\text{-}1}\overline{)} \in \text{CSExtend}$ 

E

# 40.4 Physical Medium Attachment (PMA) sublayer

#### 40.4.2 PMA functions

Replace the existing PMA reference diagram (Figure 40-13) with the new PMA reference diagram Figure 40-13:



NOTE—The recovered\_clock arc is shown to indicate delivery of the received clock signal back the PMA TRANSMIT for loop timing NOTE—Signals and functions shown with dashed lines are only required for the EEE capability.

Figure 40–13—PMA reference diagram

#### 40.4.2.4 PHY Control function

Change the last sentence in the first paragraph of 40.4.2.4 as shown below:

PHY Control generates the control actions that are needed to bring the PHY into a mode of operation during which frames can be exchanged with the link partner. PHY Control shall comply with the state diagram description given in <u>Figure 40–15a</u> and <u>Figure 40–15b</u> Figure 40–15.

#### Insert the following text before the last paragraph of 40.4.2.4 as shown below:

When the PHY supports the optional EEE capability, PHY Control will transition to the LPI mode in response to concurrent requests for LPI mode from the local PHY (loc\_lpi\_req = TRUE) and remote PHY (rem\_lpi\_req = TRUE).

Upon activation of the LPI mode, the PHY Control asserts tx\_mode = SEND\_I for period of time defined by lpi\_update\_timer which allows the remote PHY to prepare for cessation of transmission. When lpi\_update\_timer expires, PHY Control transitions to the POST\_UPDATE state, signals to the remote PHY that is has completed the update by setting loc\_update\_done = TRUE, and starts the lpi\_postupdate\_timer. When lpi\_postupdate timer expires, PHY Control transitions to the WAIT\_QUIET state. If there is a request to wake (loc\_lpi\_req = FALSE or rem\_lpi\_req = FALSE) while in the POST\_UPDATE state, PHY Control will wait for confirmation that the remote PHY has completed the update (rem\_update\_done = TRUE) and is prepared for cessation of transmission before proceeding to the WAIT\_QUIET state.

Upon entry into the WAIT\_QUIET state, PHY Control asserts tx\_mode = SEND\_Z and transmission ceases. During the WAIT\_QUIET and QUIET states, the PHY may deactivate transmit and receive functions in order to conserve energy. However, in the WAIT\_QUIET state, the PHY shall be capable of correctly decoding rem\_lpi\_req. The PHY will remain in the QUIET state no longer than the time implied by lpi\_quiet\_timer.

When lpi\_quiet\_timer expires, the PHY initiates a wake sequence. The wake sequence begins with a transition to the WAKE state where the PHY will transmit (tx\_mode = SEND\_I) for period lpi\_waketx\_timer and simultaneously start a parallel timer, lpi\_wakemz\_timer. Since it is likely that transmit circuits were deactivated while in the QUIET state, this transmission is not expected to be compliant 1000BASE-T signaling, but rather of sufficient quality and duration to be detected by the remote PHY receiver and initiate the wake sequence in the remote PHY.

Upon expiration of lpi\_waketx\_timer, the PHY will enter the WAKE\_SILENT state and cease transmission (tx\_mode = SEND\_Z). The PHY will remain in the WAKE\_SILENT state until lpi\_wakemz\_timer has expired, at which point it is assumed transmitter circuits have stabilized and compliant 1000BASE-T signaling can be transmitted. At this point the MASTER transitions to the WAKE\_TRAINING state and transmits to the SLAVE PHY.

The remaining wake sequence is essentially an accelerated training mode sequence leading to entry into the UPDATE state.

Once scrambler synchronization is achieved, the incoming value of rem\_lpi\_req can be determined. If the LPI mode is no longer requested by either the local or remote PHY, then both PHYs return to the SEND IDLE OR DATA state and the normal mode of operation (tx\_mode = SEND\_N). If both PHYs continue to request the LPI mode, then both PHYs remain in the UPDATE state and continue to transmit for time defined by lpi\_update\_timer. This time is intended to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. If lpi\_update\_timer expires and both PHYs continue to request the LPI mode, then the PHY transitions to the POST\_UPDATE state.

| 40.4.5 State variables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|
| 40.4.5.1 State diagram variables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |  |
| Change definition of scr_status as shown:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                           |  |
| Scr_status  The scr_status parameter as communicated by the PMA_SCRSTATUS.request primitive.  Values: OK: The descrambler has achieved synchronization.  NOT_OK: The descrambler is not synchronized. Note that when the PHY supports the optional EEE capability and signal_detect is FALSE, scr_status is set to NOT_OK.                                                                                                                                                                                                                | 1                                         |  |
| Insert text following the existing list of variables as shown below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                                         |  |
| The following state variables are only required for the optional EEE capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                         |  |
| loc_lpi_req  The loc_lpi_req variable is set by the PCS Local LPI Request function and indicates whether or not the local PHY is requested to enter the LPI mode. It is passed to the PMA PHY Control function via the PMA_LPIREQ.request primitive. In the absence of the optional EEE capability, the PHY operates as if the value of this variable is FALSE.  Values: TRUE: "Assert LPI" is present at the GMII.  FALSE: "Assert LPI" is not present at the GMII.                                                                      | 1<br>1<br>1<br>2<br>2<br>2<br>2           |  |
| loc_udpate_done  The loc_update_done variable is generated by the PMA PHY Control function and indicates whether or not the local PHY has completed the update of its receiver state. It is passed to the PCS Transmit function via the PMA_UPDATE.indication primitive. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE. Values: TRUE: The PHY has completed the current update.  FALSE: The PHY is ready for the next update or the current update is still in progress. | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>3<br>3 |  |
| lpi_mode  The lpi_mode variable is generated by the PMA PHY Control function and indicates whether or not the local PHY has entered the LPI mode. It is passed to the PCS Receive function via the PMA_LPIMODE.indication primitive. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is OFF.  Values: ON: The PHY is operating in LPI mode.  OFF: The PHY is in normal operation.                                                                                                   | 3<br>3<br>3<br>3<br>3<br>3<br>3           |  |
| rem_lpi_req  The rem_lpi_req variable is generated by the PCS Receive function and indicates whether or not the remote PHY is requesting entry into LPI mode. It is passed to the PMA PHY Control function via the PMA_REMLPIREQ.request primitive. In the absence of the optional EEE capability, the PHY operates as if the value of this variable is FALSE.  Values: TRUE: LPI is encoded in the received symbols.  FALSE: LPI is not encoded in the received symbols.                                                                 | 4<br>4<br>4<br>4<br>4<br>4                |  |
| rem_update_done The rem_update_done variable is generated by the PCS Receive function and indicates whether or not the remote PHY has completed the update of its receiver state. It is passed to the PMA PHY Control function via the PMA_REMUPDATE.request primitive. In the absence of the optional EEE capability, the PHY shall operate as if the value of this variable is FALSE. Values: TRUE: The remote PHY has completed the current update.                                                                                    | 4<br>4<br>5<br>5<br>5<br>5<br>5           |  |

|            | FALSE: The remote PHY is ready for the next update or the current update is still in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1<br>2   |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3        |
| signal_de  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4        |
|            | The signal_detect variable is set by the PMA Receive function and indicates the presence of a signal at the MDI, as defined in 40.6.1.3.5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5<br>6   |
|            | Values: TRUE: There is a signal present at the MDI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7        |
| ,          | FALSE: There is no signal present at the MDI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8        |
|            | TALSE. There is no signal present at the MDI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9        |
| 40.4.5.2   | Timers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11       |
| Insert tex | t following the existing list of timers as shown below:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 12       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13       |
| The follow | wing timers are only required for the optional EEE capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 14       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15       |
| lpi_link_f |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16       |
|            | This timer defines the maximum time the PHY allows between entry into the WAKE state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17       |
|            | and subsequent entry into the UPDATE or SEND IDLE OR DATA states before forcing the link                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 18       |
| t          | o restart.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20       |
|            | Values: The condition lpi_link_fail_timer_done becomes true upon timer expiration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21       |
| 1          | Duration: This timer shall have a period between 90 μs and 110 μs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 22       |
| 1          | ndaka kiman                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 23       |
|            | pdate_timer  This times defines the maximum time the PHV devells in the POST_HED ATE state before                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 24       |
|            | This timer defines the maximum time the PHY dwells in the POST_UPDATE state before                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25<br>26 |
| ŀ          | proceeding to the WAIT_QUIET state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27       |
| 7          | Values: The condition lpi postupdate timer done becomes true upon timer expiration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 28       |
|            | Duration: This timer shall have a period between 2.0 µs and 3.2 µs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 29       |
|            | Juliution. This timer shall have a period between 2.0 μs and 3.2 μs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 30       |
| lpi_quiet_ | timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31       |
|            | This timer defines the maximum time the PHY remains quiet before initiating transmission to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 32       |
|            | refresh the remote PHY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 33       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 34       |
| 7          | Values: The condition lpi quiet timer done becomes true upon timer expiration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 35       |
| Ι          | Duration: This timer shall have a period between 20 ms and 24 ms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 36       |
|            | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 37       |
| lpi_waitw  | vq_timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 38       |
| 7          | Γhis timer defines the maximum time the PHY dwells in the WAIT_QUIET state before                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 39       |
| f          | Forcing the link to restart.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 40       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 41       |
|            | Values: The condition lpi_waitwq_timer_done becomes true upon timer expiration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 42       |
| Ι          | Duration: This timer shall have a period between 10 μs and 12 μs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 43       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 44       |
| lpi_wake   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 45       |
|            | This timer defines the expected time for the PHY to transition from the LPI mode to normal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 46       |
| C          | operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 47       |
|            | (Alices The condition by make times described and the control of t | 48       |
|            | Values: The condition lpi_wake_timer_done becomes true upon timer expiration. For each                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 49       |
|            | ransition of lpi_wake_timer_done from false to true, the wake error counter (see 40.5.1.1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 50       |
|            | Shall be incremented.  Duration: This timer shall have a period that does not exceed 16.5 μs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 51<br>52 |
| 1          | Juration. This timer shall have a period that does not exceed 10.3 µs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 53       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 54       |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 34       |

|            | ,                                                                                                                                                                                                                                                                                    |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | x_timer his timer defines the time the PHY transmits to ensure detection by the remote PHY receiver hid trigger an exit from the low power state.                                                                                                                                    |
|            | alues: The condition lpi_waketx_timer_done becomes true upon timer expiration. uration: This timer shall have a period between 1.2 μs and 1.4 μs.                                                                                                                                    |
|            | nz_timer his timer defines the time allowed for the PHY transmitter to achieve compliant operation llowing activation.                                                                                                                                                               |
|            | alues: The condition lpi_wakemz_timer_done becomes true upon timer expiration. uration: This timer shall have a period between 4.25 μs and 5.00 μs.                                                                                                                                  |
| lpi_update | e_timer his timer defines the time the PHY transmits to facilitate a refresh of the remote PHY receiver.                                                                                                                                                                             |
| Dı<br>an   | alues: The condition lpi_update_timer_done becomes true upon timer expiration. uration: For a PHY configured as the MASTER, this timer shall have a period between 0.23 ms ad 0.25 ms. For a PHY configured as the SLAVE, this timer shall have a period between 0.18 ms ad 0.20 ms. |
| 40.4.6 Sta | te Diagrams                                                                                                                                                                                                                                                                          |
| 40.4.6.1 P | HY Control state diagram                                                                                                                                                                                                                                                             |
| -          | isting PHY Control state diagram (Figure 40-15) with new PHY Control state diagram, part a pure 40–15a                                                                                                                                                                               |
|            | new PHY control state diagram (Phy Control state diagram, part b labeled <b>Figure 40–15b</b> )<br>Control state diagram part a.                                                                                                                                                     |
|            |                                                                                                                                                                                                                                                                                      |
|            |                                                                                                                                                                                                                                                                                      |



Figure 40-15a-PHY Control state diagram, part a



Figure 40–15b—PHY Control state diagram, part b (optional)

#### 40.4.6.2 Link Monitor state diagram

Change Figure reference in NOTE 1 of the Link Monitor state diagram to point to new Phy Control state diagram part a (Figure 40–15a):

1 2



NOTE 1—maxwait\_timer is started in PHY Control state diagram (see Figure 40–15a). NOTE 2—The variables link\_control and link\_status are designated as link\_control\_(1GigT) and link\_status\_(1GigT), respectively, by the Auto-Negotiation Arbitration state diagram (Figure 28–18).

Figure 40-16—Link Monitor state diagram

#### 40.5.1 Support for Auto-Negotiation

#### Insert the following below bullet item b):

c) To negotiate EEE capabilities as specified in 28C.12.

#### 40.5.1.1 1000BASE-T use of registers during Auto-Negotiation

Insert rows in Table 40–3 following Register 15, "Extended status register," and note b as shown:

# Table 40-3—1000BASE-T Registers

| Register         | Bit       | Name                               | Description                                                                                                                                                                                                                                                                                                   | Type <sup>a</sup> |
|------------------|-----------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 3.0 <sup>b</sup> | 3.0.10    | Clock stop enable                  | Defined in 45.2.3.1.3a. When the PHY supports the optional EEE capability, it may stop the derived GMII receive clock while it is signaling LPI in the receive direction. If this bit is set to 1 then the PHY may stop the receive GMII clock while it is signaling LPI otherwise it keeps the clock active. | R/W               |
| 3.1              | 3.1.11    | Transmit LPI received              | Defined in 45.2.3.2.1a.                                                                                                                                                                                                                                                                                       | RO/LH             |
| 3.1              | 3.1.10    | Receive LPI received               | Defined in 45.2.3.2.1b.                                                                                                                                                                                                                                                                                       | RO/LH             |
| 3.1              | 3.1.9     | Transmit LPI indication            | Defined in 45.2.3.2.1c.                                                                                                                                                                                                                                                                                       | RO                |
| 3.1              | 3.1.8     | Receive LPI indi-<br>cation        | Defined in 45.2.3.2.1d.                                                                                                                                                                                                                                                                                       | RO                |
| 3.1              | 3.1.6     | Clock stop capable                 | Defined in 45.2.3.2.2a. When the PHY supports the optional EEE capability, this bit may be set to 1 to allow the MAC to stop the GMII clock while it is signaling LPI in the transmit direction. If this bit is 0, then the MAC keeps the clock active.                                                       | RO                |
| 3.20             | 3.20.2    | 1000BASE-T EEE supported           | If the local device supports the optional EEE capability for 1000BASE-T, this bit is set to 1.                                                                                                                                                                                                                | RO                |
| 3.22             | 3.22.15:0 | EEE wake error counter             | This counter is incremented for each transition of lpi_wake_timer_done from FALSE to TRUE (see 40.4.5.2).                                                                                                                                                                                                     | RO, NR            |
| 7.60             | 7.60.2    | 1000BASE-T EEE advertisement       | If the local device supports the optional EEE capability for 1000BASE-T and EEE is desired, this bit is set to 1                                                                                                                                                                                              | R/W               |
| 7.61             | 7.61.2    | LP 1000BASE-T<br>EEE advertisement | If the link partner supports the optional EEE capability for 1000BASE-T and EEE is desired, this bit is set to 1                                                                                                                                                                                              | RO                |

<sup>&</sup>lt;sup>b</sup> This register resides in the Clause 45 management space and is designated by the format M.R.B where M is the MDIO manageable device address (MMD), R is the register address, and B is the bit.

#### 40.5.1.2 1000BASE-T Auto-Negotiation page use

Insert the paragraph as shown following the last paragraph of 40.5.1.2:

When the PHY supports the optional EEE capability, a 1000BASE-T PHY shall exchange an additional formatted next page and unformatted next page in sequence, without interruption, as specified in Table 40–4.

Insert rows in Table 40-4 following "PAGE 2 (Unformatted next page)" and note a as shown:

Table 40-4-1000BASE-T Base and Next Pages bit assignments

| Bit    | Bit definition                                                                                   | Register location                       |
|--------|--------------------------------------------------------------------------------------------------|-----------------------------------------|
|        | PAGE 3 (Message page)                                                                            |                                         |
| M10:M0 | 10                                                                                               |                                         |
|        | PAGE 4 (Unformatted next page)                                                                   |                                         |
| U10:U3 | As specified in 45.2.7.13a.                                                                      |                                         |
| U2     | 1000BASE-T EEE<br>(1 = EEE is supported for 1000BASE-T, 0 = EEE is not supported for 1000BASE-T) | Management register 7.60.2 <sup>a</sup> |
| U1:U0  | As specified in 45.2.7.13a.                                                                      |                                         |

<sup>&</sup>lt;sup>a</sup>This register resides in the Clause 45 management space and is designated by the format M.R.B where M is the MDIO manageable device address (MMD), R is the register address, and B is the bit.

#### 40.6.1.2.5 Transmitter timing jitter

Insert paragraph as shown following the last paragraph of 40.6.1.2.5:

When the PHY supports the optional EEE capability, the unfiltered jitter requirements shall also be satisfied during the LPI mode, with the exception that clock edges corresponding to the WAIT\_QUIET, QUIET, WAKE, and WAKE\_SILENT states are not considered in the measurement. The PHY may turn off TX\_TCLK during these states. For a MASTER PHY operating in the LPI mode, the unjittered reference shall be continuous.

Insert the following subclause after 40.6.1.2.6:

#### 40.6.1.2.7 Transmitter operation following a transition from the QUIET to the WAKE state

When the PHY supports the optional EEE capability, it is required to transmit Idle symbols while in the WAKE state (see the PHY Control state diagram, Figure 40–15b). This signal may be transmitted during reactivation of the PHY analog front-end and is not guaranteed or intended to be compliant.

The transmit levels of the Idle symbols transmitted during the WAKE state shall exceed 65% of the transmit levels of compliant Idle symbols for a period of at least 500 ns.

The PHY shall achieve compliant operation upon entry to the WAKE\_TRAINING state (see the PHY Control state diagram, Figure 40–15b).

Insert the following subclause after 40.6.1.3.4:

#### 40.6.1.3.5 Signal\_detect

When the PHY supports the optional EEE capability, the PMA Receive function shall convey an indicator of signal presence, referred to as signal\_detect, to the PMA PHY Control function. The value of signal\_detect shall be set to TRUE within  $0.5~\mu s$  of the receipt of a wake signal meeting the requirements of 40.6.1.2.7. The value of signal\_detect shall be set to FALSE within  $0.5~\mu s$  of the receipt of a continuous sequence of zeros

# 40.12 Protocol implementation conformance statement (PICS) proforma for Clause 40—Physical coding sublayer (PCS), physical medium attachment (PMA) sublayer and baseband medium, type 1000BASE-T<sup>1</sup>

#### 40.12.2 Major capabilities/options

Insert \*EEE option into the table as follows;

| Item | Feature    | Subclause | Status   | Support           | Value/Comment |
|------|------------|-----------|----------|-------------------|---------------|
| *EEE | <u>EEE</u> | 40.1.3    | <u>O</u> | Yes [ ]<br>No [ ] |               |

## 40.12.4 Physical Coding Sublayer (PCS)

Insert PCT18 and PCT19 as shown:

| Item  | Feature                                                      | Subclause | Status | Support | Value/Comment                                                                                                                                                             |
|-------|--------------------------------------------------------------|-----------|--------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCT18 | The PCS shall                                                | 40.3.1.6  | EEE:M  | Yes [ ] | Conform to the Local LPI<br>Request state diagram as<br>depicted in Figure 40–8a<br>including compliance with the<br>associated state variables spec-<br>ified in 40.3.3. |
| PCT19 | In the absence of the optional EEE capability, the PHY shall | 40.3.3.1  | !EEE:M | Yes [ ] | Operate as if the value of loc_lpi_req is FALSE.                                                                                                                          |

#### 40.12.4.1 PCS receive functions

Insert PCR5 as shown:

| Item | Feature                                                      | Subclause | Status | Support | Value/Comment                                    |
|------|--------------------------------------------------------------|-----------|--------|---------|--------------------------------------------------|
| PCR5 | In the absence of the optional EEE capability, the PHY shall | 40.3.3.1  | !EEE:M | Yes []  | Operate as if the value of rem_lpi_req is FALSE. |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 40.12.5 Physical Medium Attachment (PMA)

#### Insert PMF24 through PMF37 as shown:

| Item  | Feature                                                                                     | Subclause | Status | Support | Value/Comment                                                                                                                                            |
|-------|---------------------------------------------------------------------------------------------|-----------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMF24 | PHY Control shall                                                                           | 40.4.2.4  | EEE:M  | Yes [ ] | Comply with the state diagram description given in Figure 40–15a and Figure 40–15b.                                                                      |
| PMF25 | In the WAIT_QUIET state, the PHY shall                                                      | 40.4.2.4  | EEE:M  | Yes []  | Be capable of correctly decoding rem_lpi_req.                                                                                                            |
| PMF26 | In the absence of the optional EEE capability, the PHY shall                                | 40.4.5.1  | EEE:M  | Yes [ ] | Operate as if the value of loc_update_done is FALSE.                                                                                                     |
| PMF27 | In the absence of the optional EEE capability, the PHY shall                                | 40.4.5.1  | EEE:M  | Yes [ ] | Operate as if the value of lpi_mode is OFF.                                                                                                              |
| PMF28 | In the absence of the optional EEE capability, the PHY shall                                | 40.4.5.1  | EEE:M  | Yes [ ] | Pperate as if the value of this variable is FALSE.                                                                                                       |
| PMF29 | lpi_link_fail_timer shall                                                                   | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period between 90 μs and 110 μs.                                                                                                                  |
| PMF30 | lpi_postupdate_timer shall                                                                  | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period between 2.0 $\mu$ s and 3.2 $\mu$ s.                                                                                                       |
| PMF31 | lpi_quiet_timer shall                                                                       | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period between 20 ms and 24 ms.                                                                                                                   |
| PMF32 | lpi_waitwq_timer shall                                                                      | 40.4.5.2  | EEE:M  | Yes []  | Have a period between 10 $\mu$ s and 12 $\mu$ s.                                                                                                         |
| PMF33 | For each transition of lpi_wake_timer_done from false to true, the wake error counter shall | 40.4.5.2  | EEE:M  | Yes [ ] | Be incremented.                                                                                                                                          |
| PMF34 | lpi_wake_timer shall                                                                        | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period that does not exceed16.5 μs.                                                                                                               |
| PMF35 | lpi_waketx_timer shall                                                                      | 40.4.5.2  | EEE:M  | Yes []  | Have a period between 1.2_μs and 1.4 μs.                                                                                                                 |
| PMF36 | lpi_wakemz_timer shall                                                                      | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period between 4.25 $\mu$ s and 5.00 $\mu$ s.                                                                                                     |
| PMF37 | lpi_update_timer shall                                                                      | 40.4.5.2  | EEE:M  | Yes [ ] | Have a period between 0.23 ms and 0.25 ms for a PHY configured as the MASTER and a period between 0.18 ms and 0.20 ms for a PHY configured as the SLAVE. |

# **40.12.6 PMA Electrical Specifications**

# Insert PME71 through PME77 as shown:

| Item  | Feature                                                                         | Subclause  | Status | Support | Value/Comment                                                                                                                                                                     |
|-------|---------------------------------------------------------------------------------|------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PME71 | The unfiltered jitter requirements shall                                        | 40.6.1.2.5 | EEE:M  | Yes [ ] | Be satisfied during the LPI mode, with the exception that clock edges corresponding to the WAIT_QUIET, QUIET, WAKE, and WAKE_SILENT states are not considered in the measurement. |
| PME72 | For a MASTER PHY operating in the LPI mode, the unjit-<br>tered reference shall | 40.6.1.2.5 | EEE:M  | Yes [ ] | Be continuous.                                                                                                                                                                    |
| PME73 | The transmit levels of the Idle symbols transmitted during the WAKE state shall | 40.6.1.2.7 | EEE:M  | Yes []  | Exceed 65% of the transmit levels of compliant Idle symbols for a period of at least 500 ns.                                                                                      |
| PME74 | The PHY shall                                                                   | 40.6.1.2.7 | EEE:M  | Yes [ ] | Achieve compliant operation upon entry to the WAKE_TRAINING state.                                                                                                                |
| PME75 | PMA Receive function shall                                                      | 40.6.1.3.5 | EEE:M  | Yes []  | Convey an indicator of signal presence, referred to as signal_detect, to the PMA PHY Control function.                                                                            |
| PME76 | The value of signal_detect shall                                                | 40.6.1.3.5 | EEE:M  | Yes [ ] | Be set to TRUE within 0.5 μs of the receipt of a wake signal meeting the requirements of 40.6.1.2.7.                                                                              |
| PME77 | The value of signal_detect shall                                                | 40.6.1.3.5 | EEE:M  | Yes [ ] | Be set to FALSE within 0.5 μs of the receipt of a continuous sequence of zeros.                                                                                                   |

# 40.12.6.1 1000BASE-T Specific Auto-Negotiation Requirements

#### Insert AN15 as shown:

| Item | Feature                                       | Subclause | Status | Support | Value/Comment                                                                                                                       |
|------|-----------------------------------------------|-----------|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| AN15 | When EEE is supported, a 1000BASE-T PHY shall | 40.5.1.2  | EEE:M  | Yes [ ] | Exchange an additional formatted next page and unformatted next page in sequence, without interruption, as specified in Table 40–4. |

# 45. Management Data Input/Output (MDIO) Interface

#### 45.2.1 PMA/PMD registers

Change Table 45-3 to add the following row and change the reserved row accordingly:

Table 45-3—PMA/PMD registers

| Register address             | Register name                                      |
|------------------------------|----------------------------------------------------|
| <u>1.147</u>                 | 10GBASE-T fast retrain status and control register |
| 1.147 <u>8</u> through 1.149 | Reserved                                           |

Insert 45.2.1.76a after 45.2.1.76 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009):

# 45.2.1.76a 10GBASE-T fast retrain status and control register (Register 1.147)

Table 45-53a—10GBASE-T fast retrain status and control register bit definitions

| Bit(s)      | Name                  | Description                                                                       | R/W <sup>a</sup> |
|-------------|-----------------------|-----------------------------------------------------------------------------------|------------------|
| 1.147.15:11 | LP fast retrain count | Counts the number of fast retrains requested by the link partner                  | RO/NR            |
| 1.147.10:6  | LD fast retrain count | Counts the number of fast retrains requested by the local device                  | RO/NR            |
| 1.147.5:1   | Reserved              | Ignore on read                                                                    | RO               |
| 1.147.0     | Fast retrain enable   | 1 = Fast retrain capability is enabled<br>0 = Fast retrain capability is disabled | R/W              |

<sup>&</sup>lt;sup>a</sup> RO = Read only, R/W = Read/Write, NR = Non Roll-over

# 45.2.1.76a.1 Fast retrain enable (1.147.0)

For PHYs that support fast retrain, this bit maps to lpi fr en as defined in 55.4.5.1.

Note: Disabling this bit while a link is up will cause the PHY to stop supporting fast retrain and the link will drop if the link partner initiates a fast retrain.

#### 45.2.1.76a.2 LD fast retrain count (1.147.10:6)

These bits map to fr\_tx\_counter as defined in 55.4.5.1. The counter is a 5-bit count of the number of 10GBASE-T fast retrains requested by the local device. These bits shall be reset to all zeros when read or upon execution of the PCS reset. These bits shall be held at all ones in the case of overflow.

#### 45.2.1.76a.3 LP fast retrain count (1.147.15:11)

These bits map to fr\_rx\_counter as defined in 55.4.5.1. The counter is a 5-bit count of the number of 10GBASE-T fast retrains requested by the link partner. These bits shall be reset to all zeros when read or upon execution of the PCS reset. These bits shall be held at all ones in the case of overflow.

#### 45.2.3 PCS registers

Change Table 45-83 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) to add the following rows and change the reserved rows accordingly:

Table 45-83—PCS registers

| Register address                 | Register name           | <u>Clause</u> |
|----------------------------------|-------------------------|---------------|
| 3.16 through 3. <del>23</del> 19 | Reserved                |               |
| 3.20                             | EEE capability register | 45.2.3.8a     |
| 3.21                             | Reserved                |               |
| 3.22                             | EEE wake error counter  | 45.2.3.8b     |

#### 45.2.3.1 PCS control 1 register (Register 3.0)

Change Table 45-84 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new row and change as follows:

Table 45-84—PCS control 1 register bit definitions

| Bit(s)                         | Name              | Description                                                          | R/W <sup>a</sup> |
|--------------------------------|-------------------|----------------------------------------------------------------------|------------------|
| 3.0.10                         | Clock stop enable | 1 = The PHY may stop the clock during LPI<br>0 = Clock not stoppable | <u>R/W</u>       |
| 3.0. <del>10</del> <u>9</u> :7 | Reserved          | Value always 0, writes ignored                                       | R/W              |

<sup>&</sup>lt;sup>a</sup>R/W = Read/Write, SC = Self-clearing

# Insert 45.2.3.1.3a after 45.2.3.1.3 as follows:

### 45.2.3.1.3a Clock stop enable (3.0.10)

If bit 3.0.10 is set to 1 then the PHY may stop the receive xMII clock while it is signaling LPI otherwise it shall keep the clock active. If the PHY does not support EEE capability or is not able to stop the receive clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

### 45.2.3.2 PCS status 1 register (Register 3.1)

Change Table 45-85 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new rows and change as follows:.

Table 45-85—PCS status 1 register bit definitions

| Bit(s)                         | Name               | Description                                                                     | R/W <sup>a</sup> |
|--------------------------------|--------------------|---------------------------------------------------------------------------------|------------------|
| 3.1.15: <del>8</del> <u>12</u> | Reserved           | Ignore when read                                                                | RO               |
| 3.1.11                         | Tx LPI received    |                                                                                 | RO/LH            |
| 3.1.10                         | Rx LPI received    | 1 = Rx PCS has received LPI<br>0 = LPI not received                             | RO/LH            |
| 3.1.9                          | Tx LPI indication  | 1 = Tx PCS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 3.1.8                          | Rx LPI indication  | 1 = Rx PCS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 3.1.6                          | Clock stop capable | 1 = The MAC may stop the clock during LPI 0 = Clock not stoppable               | RO               |
| 3.1. <u>65</u> :3              | Reserved           | Ignore when read                                                                | RO               |

<sup>&</sup>lt;sup>a</sup>RO = Read only, LL = Latching low, LH = Latching high

#### Insert 45.2.3.2.a, b, c and d, before 45.2.3.2.1 and 45.2.3.2.2a before 45.2.3.2.3 as follows:

#### 45.2.3.2.a Transmit LPI received (3.1.11)

When read as a one, bit 3.1.11 indicates that the transmit PCS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 3.1.11 indicates that the PCS has not received LPI signaling. This bit shall be implemented with latching high behavior.

#### 45.2.3.2.b Receive LPI received (3.1.10)

When read as a one, bit 3.1.10 indicates that the receive PCS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 3.1.10 indicates that the PCS has not received LPI signaling. This bit shall be implemented with latching high behavior.

#### 45.2.3.2.c Transmit LPI indication (3.1.9)

When read as a one, bit 3.1.9 indicates that the transmit PCS is currently receiving LPI signals. When read as a zero, bit 3.1.9 indicates that the PCS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

## 45.2.3.2.d Receive LPI indication (3.1.8)

When read as a one, bit 3.1.8 indicates that the receive PCS is currently receiving LPI signals. When read as a zero, bit 3.1.8 indicates that the PCS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

#### 45.2.3.2.2a Clock stop capable (3.1.6)

If bit 3.1.6 is set to one then the MAC may stop the transmit xMII clock while it is signaling LPI otherwise it shall keep the clock active. If the MAC does not support EEE capability or is not able to stop the transmit clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

### Insert 45.2.3.8a and b after 45.2.3.8 as follows:

1 2

# 45.2.3.8a EEE capability (Register 3.20)

This register is used to indicate the capability of the PCS to support EEE functions for each PHY type. The assignment of bits in the EEE capability register is shown in Table 45–88a.

Table 45–88a—EEE capability register (Register 3.20) bit definitions

| Bit(s)    | Name            | Description                                                                      | R/W <sup>a</sup> |
|-----------|-----------------|----------------------------------------------------------------------------------|------------------|
| 3.20.15:7 | Reserved        | Ignore on read                                                                   | RO               |
| 3.20.6    | 10GBASE-KR EEE  | 1 = EEE is supported for 10GBASE-KR<br>0 = EEE is not supported for 10GBASE-KR   | RO               |
| 3.20.5    | 10GBASE-KX4 EEE | 1 = EEE is supported for 10GBASE-KX4<br>0 = EEE is not supported for 10GBASE-KX4 | RO               |
| 3.20.4    | 1000BASE-KX EEE | 1 = EEE is supported for 1000BASE-KX<br>0 = EEE is not supported for 1000BASE-KX | RO               |
| 3.20.3    | 10GBASE-T EEE   | 1 = EEE is supported for 10GBASE-T<br>0 = EEE is not supported for 10GBASE-T     | RO               |
| 3.20.2    | 1000BASE-T EEE  | 1 = EEE is supported for 1000BASE-T<br>0 = EEE is not supported for 1000BASE-T   | RO               |
| 3.20.1    | 100BASE-TX EEE  | 1 = EEE is supported for 100BASE-TX<br>0 = EEE is not supported for 100BASE-TX   | RO               |
| 3.20.0    | Reserved        | Ignore on read                                                                   | RO               |

a RO = Read only

#### 45.2.3.8a.1 10GBASE-KR EEE supported (3.20.6)

If the device supports EEE operation for 10GBASE-KR as defined in 72.1, this bit shall be set to one.

#### 45.2.3.8a.2 10GBASE-KX4 EEE supported (3.20.5)

If the device supports EEE operation for 10GBASE-KX4 as defined in 71.2, this bit shall be set to one.

# 45.2.3.8a.3 1000BASE-KX EEE supported (3.20.4)

If the device supports EEE operation for 1000BASE-KX as defined in 70.1, this bit shall be set to one.

# 45.2.3.8a.4 10GBASE-T EEE supported (3.20.3)

If the device supports EEE operation for 10GBASE-T as defined in 55.1.3.3, this bit shall be set to one.

#### 45.2.3.8a.5 1000BASE-T EEE supported (3.20.2)

If the device supports EEE operation for 1000BASE-T as defined in 40.1.3, this bit shall be set to one.

#### 45.2.3.8a.6 100BASE-TX EEE supported (3.20.1)

If the device supports EEE operation for 100BASE-TX as defined in 24.1.1, this bit shall be set to one.

# 45.2.3.8b EEE wake error counter (Register 3.22)

This register is used by PHY types that support EEE to count wake time faults where the PHY fails to complete its normal wake sequence within the time required for the specific PHY type. The definition of the fault event to be counted is defined for each PHY and may occur during a refresh or a wakeup as defined by the PHY. This 16 bit counter shall be reset to all zeros when the EEE wake error counter is read by the management function or upon execution of the PCS reset. This counter shall be held at all ones in the case of overflow.

#### 45.2.4 PHY XS registers

Change Table 45-116 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) to add the following rows and change the reserved rows accordingly:

Table 45-116-PHY XS registers

| Register address                 | Register name           |
|----------------------------------|-------------------------|
| 4.16 through 4. <del>23</del> 19 | Reserved                |
| 4.20                             | EEE capability register |
| 4.21                             | Reserved                |
| 4.22                             | EEE wake error counter  |

#### 45.2.4.1 PHY XS control 1 register (Register 4.0)

Change Table 45-117 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new row and change as follows:

Table 45–117—PHY XS control 1 register bit definitions

| Bit(s)                 | Name              | Description                                                             | R/W <sup>a</sup> |
|------------------------|-------------------|-------------------------------------------------------------------------|------------------|
| 4.0.10                 | Clock stop enable | 1 = The PHY XS may stop the clock during LPI<br>0 = Clock not stoppable | <u>R/W</u>       |
| 4.0.9                  | XAUI stop enable  | 1 = The PHY XS may stop XAUI signals during  LPI 0 = XAUI not stoppable | R/W              |
| 4.0. <del>10</del> 8:7 | Reserved          | Value always 0, writes ignored                                          | R/W              |

<sup>&</sup>lt;sup>a</sup>R/W = Read/Write, SC = Self-clearing

#### *Insert 45.2.4.1.3a and b after 45.2.4.1.3 as follows:*

#### 45.2.4.1.3a Clock stop enable (4.0.10)

If bit 4.0.10 is set to 1 then the PHY XS may stop the transmit xMII clock while it is signaling LPI otherwise it shall keep the clock active. If the PHY XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

#### 45.2.4.1.3b XAUI stop enable (4.0.9)

If bit 4.0.9 is set to 1 then the PHY XS may stop signaling on the XAUI in the receive direction during LPI otherwise the PHY XS shall keep the XAUI signals active. If the PHY XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect.

#### 45.2.4.2 PHY XS status 1 register (Register 4.1)

Change Table 45-118 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new rows and change as follows:.

Insert 45.2.4.2.a, b, c and d, before 45.2.4.2.1 and 45.2.4.2.2a before 45.2.4.2.3 as follows:

#### 45.2.4.2.a Transmit LPI received (4.1.11)

When read as a one, bit 4.1.11 indicates that the transmit PHY XS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 4.1.11 indicates that the PHY XS has not received LPI signaling. This bit shall be implemented with latching high behavior.

#### 45.2.4.2.b Receive LPI received (4.1.10)

When read as a one, bit 4.1.10 indicates that the receive PHY XS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 4.1.10 indicates that the PHY XS has not received LPI signaling. This bit shall be implemented with latching high behavior.

Table 45–118—PHY XS status 1 register bit definitions

| Bit(s)                  | Name               | Description                                                                        | R/W <sup>a</sup> |
|-------------------------|--------------------|------------------------------------------------------------------------------------|------------------|
| 4.1.15: <del>8</del> 12 | Reserved           | Ignore when read                                                                   | RO               |
| <u>4.1.11</u>           | Tx LPI received    | 1 = Tx PHY XS has received LPI<br>0 = LPI not received                             | RO/LH            |
| 4.1.10                  | Rx LPI received    | 1 = Rx PHY XS has received LPI<br>0 = LPI not received                             | RO/LH            |
| 4.1.9                   | Tx LPI indication  | 1 = Tx PHY XS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 4.1.8                   | Rx LPI indication  | 1 = Rx PHY XS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 4.1.6                   | Clock stop capable | 1 = The attached PHY may stop the clock during LPI 0 = Clock not stoppable         | RO               |
| 4.1. <u>65</u> :3       | Reserved           | Ignore when read                                                                   | RO               |

<sup>&</sup>lt;sup>a</sup>RO = Read only, LL = Latching low, LH = Latching high

#### 45.2.4.2.c Transmit LPI indication (4.1.9)

When read as a one, bit 4.1.9 indicates that the transmit PHY XS is currently receiving LPI signals. When read as a zero, bit 4.1.9 indicates that the PHY XS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

#### 45.2.4.2.d Receive LPI indication (4.1.8)

When read as a one, bit 4.1.8 indicates that the receive PHY XS is currently receiving LPI signals. When read as a zero, bit 4.1.8 indicates that the PHY XS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

#### 45.2.4.2.2a Clock stop capable (4.1.6)

If bit 4.1.6 is set to one then the PHY XS is capable to allow the attached PHY to stop the receive xMII clock while it is signaling LPI otherwise the PHY shall keep the clock active. If the PHY does not support EEE capability or is not able to stop the receive clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

#### Insert 45.2.4.8a and b after 45.2.4.8 as follows:

#### 45.2.4.8a EEE capability (Register 4.20)

This register is used to indicate the capability of the PHY XS to support EEE functions. The assignment of bits in the EEE capability register is shown in Table 45–122a.

Table 45-122a—EEE capability register (Register 4.20) bit definitions

| Bit(s)    | Name              | Description                                                                       | R/W <sup>a</sup> |
|-----------|-------------------|-----------------------------------------------------------------------------------|------------------|
| 4.20.15:5 | Reserved          | Ignore on read                                                                    | RO               |
| 4.20.4    | PHY XS EEE        | 1 = EEE is supported for PHY XS<br>0 = EEE is not supported for PHY XS            | RO               |
| 4.20.3:1  | Reserved          | Ignore on read                                                                    | RO               |
| 4.20.0    | XAUI stop capable | 1 = The DTE XS may stop XAUI signals during LPI<br>0 = XAUI signals not stoppable | RO               |

a RO = Read only

#### 45.2.4.8a.1 PHY XS EEE supported (4.20.4)

If the device supports EEE operation for PHY XS as defined in 48.2, this bit shall be set to one.

# 45.2.4.8a.2 XAUI stop capable (4.20.0)

If bit 4.20.0 is set to one then the PHY XS is capable to allow the DTE XS to stop signaling on the XAUI in the transmit during LPI otherwise the DTE XS shall keep the XAUI signals active. If the PHY XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect.

#### 45.2.4.8b EEE wake error counter (Register 4.22)

This register is used by PHY XS that support EEE to count wake time faults where the PHY XS fails to complete its normal wake sequence after a period of quiescence for XAUI transmit signals. The fault event to be counted may occur during a refresh or a wakeup. This 16 bit counter shall be reset to all zeros when the EEE wake error counter is read by the management function or upon execution of the PHY XS reset. This counter shall be held at all ones in the case of overflow.

#### 45.2.5 DTE XS registers

Change Table 45-123 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) to add the following rows and change the reserved rows accordingly:

Table 45–123—DTE XS registers

| Register address                 | Register name           |
|----------------------------------|-------------------------|
| 5.16 through 5. <del>23</del> 19 | Reserved                |
| 5.20                             | EEE capability register |
| 5.21                             | Reserved                |
| 5.22                             | EEE wake error counter  |

#### 45.2.5.1 DTE XS control 1 register (Register 5.0)

Change Table 45-124 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new row and change as follows:

Table 45–124—DTE XS control 1 register bit definitions

| Bit(s)                 | Name              | Description                                                             | R/W <sup>a</sup> |
|------------------------|-------------------|-------------------------------------------------------------------------|------------------|
| <u>5.0.10</u>          | Clock stop enable | 1 = The DTE XS may stop the clock during LPI<br>0 = Clock not stoppable | <u>R/W</u>       |
| 5.0.9                  | XAUI stop enable  | 1 = The DTE XS may stop XAUI signals during LPI 0 = XAUI not stoppable  | <u>R/W</u>       |
| 5.0. <del>10</del> 8:7 | Reserved          | Value always 0, writes ignored                                          | R/W              |

<sup>&</sup>lt;sup>a</sup>R/W = Read/Write, SC = Self-clearing

#### Insert 45.2.5.1.3a and b after 45.2.5.1.3 as follows:

#### 45.2.5.1.3a Clock stop enable (5.0.10)

If bit 5.0.10 is set to 1 then the DTE XS may stop the receive xMII clock while it is signaling LPI otherwise it shall keep the clock active. If the DTE XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

#### 45.2.5.1.3b XAUI stop enable (5.0.9)

If bit 5.0.9 is set to 1 then the DTE XS may stop signaling on the XAUI in the transmit direction during LPI otherwise the DTE XS shall keep the XAUI signals active. If the DTE XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect.

#### 45.2.5.2 DTE XS status 1 register (Register 5.1)

Change Table 45-125 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new rows and change as follows:.

Insert 45.2.5.2.a, b, c and d, before 45.2.5.2.1 and 45.2.5.2.2a before 45.2.5.2.3 as follows:

#### 45.2.5.2.a Transmit LPI received (5.1.11)

When read as a one, bit 5.1.11 indicates that the transmit DTE XS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 5.1.11 indicates that the DTE XS has not received LPI signaling. This bit shall be implemented with latching high behavior.

#### 45.2.5.2.b Receive LPI received (5.1.10)

When read as a one, bit 5.1.10 indicates that the receive DTE XS has received LPI signaling one or more times since the register was last read. When read as a zero, bit 5.1.10 indicates that the DTE XS has not received LPI signaling. This bit shall be implemented with latching high behavior.

Table 45–125—PHY XS status 1 register bit definitions

| Bit(s)                  | Name               | Description                                                                     | R/W <sup>a</sup> |
|-------------------------|--------------------|---------------------------------------------------------------------------------|------------------|
| 4.1.15: <del>8</del> 12 | Reserved           | Ignore when read                                                                | RO               |
| 4.1.11                  | Tx LPI received    | $\frac{1 = \text{Tx PCS has received LPI}}{0 = \text{LPI not received}}$        | RO/LH            |
| 4.1.10                  | Rx LPI received    | 1 = Rx PCS has received LPI<br>0 = LPI not received                             | RO/LH            |
| 4.1.9                   | Tx LPI indication  | 1 = Tx PCS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 4.1.8                   | Rx LPI indication  | 1 = Rx PCS is currently receiving LPI<br>0 = PCS is not currently receiving LPI | RO               |
| 4.1.6                   | Clock stop capable | 1 = The MAC may stop the clock during LPI 0 = Clock not stoppable               | RO               |
| 4.1. <u>65</u> :3       | Reserved           | Ignore when read                                                                | RO               |

<sup>&</sup>lt;sup>a</sup>RO = Read only, LL = Latching low, LH = Latching high

#### 45.2.5.2.c Transmit LPI indication (5.1.9)

When read as a one, bit 5.1.9 indicates that the transmit DTE XS is currently receiving LPI signals. When read as a zero, bit 5.1.9 indicates that the DTE XS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

#### **45.2.5.2.d Receive LPI indication (5.1.8)**

When read as a one, bit 5.1.8 indicates that the receive DTE XS is currently receiving LPI signals. When read as a zero, bit 5.1.8 indicates that the DTE XS is not currently receiving LPI signals. The behavior if read during a state transition is undefined.

#### 45.2.5.2.2a Clock stop capable (5.1.6)

If bit 5.1.6 is set to one then the DTE XS is capable to allow the MAC to stop the transmit xMII clock while it is signaling LPI otherwise the MAC shall keep the clock active. If the MAC does not support EEE capability or is not able to stop the transmit clock then this bit has no effect (see 22.2.2.9a, 35.2.2.9a, and 46.3.2.4a).

#### Insert 45.2.5.8a and b after 45.2.5.8 as follows:

#### 45.2.5.8a EEE capability (Register 5.20)

This register is used to indicate the capability of the DTE XS to support EEE functions. The assignment of bits in the EEE capability register is shown in Table 45–122a.

Table 45–122a—EEE capability register (Register 5.20) bit definitions

| Bit(s)    | Name              | Description                                                                       | R/W <sup>a</sup> |
|-----------|-------------------|-----------------------------------------------------------------------------------|------------------|
| 5.20.15:5 | Reserved          | Ignore on read                                                                    | RO               |
| 5.20.4    | DTE XS EEE        | 1 = EEE is supported for DTE XS<br>0 = EEE is not supported for DTE XS            | RO               |
| 5.20.3:1  | Reserved          | Ignore on read                                                                    | RO               |
| 5.20.0    | XAUI stop capable | 1 = The PHY XS may stop XAUI signals during LPI<br>0 = XAUI signals not stoppable | RO               |

<sup>&</sup>lt;sup>a</sup> RO = Read only

#### 45.2.5.8a.1 PHY XS EEE supported (5.20.4)

If the device supports EEE operation for DTE XS as defined in 48.2, this bit shall be set to one.

# 45.2.5.8a.2 XAUI stop capable (5.20.0)

If bit 5.20.0 is set to one then the DTE XS is capable to allow the PHY XS to stop signaling on the XAUI in the receive direction during LPI otherwise the PHY XS shall keep the XAUI signals active. If the DTE XS does not support EEE capability or is not able to stop the receive clock then this bit has no effect.

#### 45.2.5.8b EEE wake error counter (Register 5.22)

This register is used by DTE XS that support EEE to count wake time faults where the DTE XS fails to complete its normal wake sequence after a period of quiescence for XAUI receive signals. The fault event to be counted may occur during a refresh or a wakeup. This 16 bit counter shall be reset to all zeros when the EEE wake error counter is read by the management function or upon execution of the DTE XS reset. This counter shall be held at all ones in the case of overflow.

# 45.2.7 Auto-Negotiation registers

Change Table 45-141 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) insert new rows and change as follows:

.

Table 45-141— Auto-Negotiation MMD registers

| Register address      | Register name     |
|-----------------------|-------------------|
| 7.49 through 7.32 767 | Reserved          |
| 7.49 through 7.59     | Reserved          |
| 7.60                  | EEE advertisement |
| <u>7.61</u>           | EEE LP ability    |
| 7.62 through 7.32 767 | Reserved          |

#### 45.2.7.10 10GBASE-T AN control register (Register 7.32)

Change the reserved row of Table 45-148 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) as follows:

Table 45-148-10GBASE-T AN control register

| Bit(s) | Name                 | Description                                                                                                    | R/W <sup>a</sup> |
|--------|----------------------|----------------------------------------------------------------------------------------------------------------|------------------|
| 7.32.1 | Reserved             | Value always 0, writes ignored                                                                                 | RO               |
| 7.32.1 | Fast retrain ability | 1 = Advertise PHY as 10GBASE-T fast retrain capable 0 = Do not advertise PHY as 10GBASE-T fast retrain capable | <u>R/W</u>       |

<sup>&</sup>lt;sup>a</sup> R/W = Read/Write, R/O = Read only

#### Insert 45.2.7.10.5a after 45.2.7.10.5:

# 45.2.7.10.5a Fast retrain ability

Bit 7.32.1 is used to select whether or not Auto-Negotiation advertises the ability to support 10GBASE-T fast retrain. If bit 7.32.1 is set to one the PHY shall advertise fast retrain ability. If bit 7.32.1 is set to zero the PHY shall not advertise fast retrain ability.

#### 45.2.7.11 10GBASE-T AN status register (Register 7.33)

Change the reserved row of Table 45-149 (as renumbered by IEEE Std 802.3av<sup>TM</sup>-2009) as follows:

Table 45–149—10GBASE-T AN status register

| Bit(s)                 | Name                 | Description                                                                                                     | R/W <sup>a</sup> |
|------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|------------------|
| 7.33.8: <del>0</del> 2 | Reserved             | Value always 0, writes ignored                                                                                  | RO               |
| 7.33.1                 | Fast retrain ability | 1 = Link partner is capable of 10GBASE-T fast retrain 0 = Link partner is not capable of 10GBASE-T fast retrain | RO               |
| 7.33.0                 | Reserved             | Value always 0, writes ignored                                                                                  | <u>RO</u>        |

<sup>&</sup>lt;sup>a</sup> RO = Read only, SC = Self-clearing, LH = Latching high

#### Insert 45.2.7.11.8 after 45.2.7.11.7:

### 45.2.7.11.8 Fast retrain ability

When read as a one, bit 7.33.1 is used to indicate that the link partner has the ability to support the fast retrain capability as specified in 55.4.2.5.15. When read as a zero, bit 7.33.1 indicates that the PHY lacks the ability to support the fast retrain capability.

### Insert 45.2.7.13 and 45.2.7.14 after 45.2.7.12 for register definitions:

#### 45.2.7.13 EEE advertisement (Register 7.60)

This register defines the EEE advertisement that is sent in the unformatted next page following a EEE technology message code as defined in 28C.12 or sent in the unformatted next page following a EEE technology message code as defined in 73A.4 or sent as part of the 10GBASE-T extended next page as defined in 55.6.1. The assignment of bits in the EEE advertisement register and the correspondence with the bits in the next page messages are shown in Table 45–157a.

Bits 10:0 of register 7.60 map to bits U10 through U0 respectively of the unformatted next page following a EEE technology message code as defined in 28C.12. Bits 15:0 of register 7.60 map to bits U15 through U0 respectively of the unformatted next page following a EEE technology message code as defined in 73A.4. Devices using Clause 28 autonegotiation may ignore bits defined for Clause 73 autonegotiation and devices using Clause 73 autonegotiation may ignore bits defined for Clause 28 autonegotiation.

Table 45–157a—EEE advertisement register (Register 7.60) bit definitions

| Bit(s)    | Name                | Description                                                                                                                  | Clause reference; next<br>page bit number | R/W <sup>a</sup> |
|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------|
| 7.60.15:7 | Reserved            | Ignore on read                                                                                                               |                                           | RO               |
| 7.60.6    | 10GBASE-KR<br>EEE   | 1 = Advertise that the 10GBASE-KR has<br>EEE capability<br>0 = Do not advertise that the 10GBASE-<br>KR has EEE capability   | 73.7.7.1; U6                              | R/W              |
| 7.60.5    | 10GBASE-<br>KX4 EEE | 1 = Advertise that the 10GBASE-KX4 has<br>EEE capability<br>0 = Do not advertise that the 10GBASE-<br>KX4 has EEE capability | 73.7.7.1; U5                              | R/W              |
| 7.60.4    | 1000BASE-<br>KX EEE | 1 = Advertise that the 1000BASE-KX has<br>EEE capability<br>0 = Do not advertise that the 1000BASE-<br>KX has EEE capability | 73.7.7.1; U4                              | R/W              |
| 7.60.3    | 10GBASE-T<br>EEE    | 1 = Advertise that the 10GBASE-T has<br>EEE capability<br>0 = Do not advertise that the 10GBASE-T<br>has EEE capability      | 28.2.3.4.1; U3 / 55.6.1; U24              | R/W              |
| 7.60.2    | 1000BASE-T<br>EEE   | 1 = Advertise that the 1000BASE-T has<br>EEE capability<br>0 = Do not advertise that the 1000BASE-T<br>has EEE capability    | 28.2.3.4.1; U2 / 55.6.1; U23              | R/W              |
| 7.60.1    | 100BASE-TX<br>EEE   | 1 = Advertise that the 100BASE-TX has<br>EEE capability<br>0 = Do not advertise that the 100BASE-<br>TX has EEE capability   | 28.2.3.4.1; U1 / 55.6.1; U22              | R/W              |
| 7.60.0    | Reserved            | Ignore on read                                                                                                               |                                           | RO               |

<sup>&</sup>lt;sup>a</sup>R/W = Read/Write, RO = Read only

#### 45.2.7.13.1 10GBASE-KR EEE supported (7.60.6)

If the device supports EEE operation for 10GBASE-KR as defined in 72.1, and EEE operation is desired, this bit shall be set to one.

#### 45.2.7.13.2 10GBASE-KX4 EEE supported (7.60.5)

If the device supports EEE operation for 10GBASE-KX4 as defined in 71.2, and EEE operation is desired, this bit shall be set to one.

#### 45.2.7.13.3 1000BASE-KX EEE supported (7.60.4)

If the device supports EEE operation for 1000BASE-KX as defined in 70.1, and EEE operation is desired, this bit shall be set to one.

#### 45.2.7.13.4 10GBASE-T EEE supported (7.60.3)

If the device supports EEE operation for 10GBASE-T as defined in 55.1.3.3, and EEE operation is desired, this bit shall be set to one.

#### 45.2.7.13.5 1000BASE-T EEE supported (7.60.2)

If the device supports EEE operation for 1000BASE-T as defined in 40.2.11, and EEE operation is desired, this bit shall be set to one.

#### 45.2.7.13.6 100BASE-TX EEE supported (7.60.1)

If the device supports EEE operation for 100BASE-TX as defined in 25.4a, and EEE operation is desired, this bit shall be set to one.

# 45.2.7.14 EEE link partner ability (Register 7.61)

All of the bits in the EEE LP ability register are read-only. A write to the EEE LP ability register shall have no effect. When the AN process has been completed, this register shall reflect the contents of the link part-

ner's EEE advertisement register. The assignment of bits in the EEE link partner ability register and the correspondence with the bits in the next page messages are shown in Table 45–157b.

Table 45-157b—EEE link partner ability (Register 7.61) bit definitions

| Bit(s)    | Name               | Description                                                                                                                       | Clause reference; next<br>page bit number | R/W <sup>a</sup> |
|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------|
| 7.61.15:7 | Reserved           | Ignore on read                                                                                                                    |                                           | RO               |
| 7.61.6    | 10GBASE-KR<br>EEE  | 1 = Link partner is advertising EEE capability for 10GBASE-KR 0 = Link partner is not advertising EEE capability for 10GBASE-KR   | 73.7.7.1; U6                              | RO               |
| 7.61.5    | 10GBASE-KX4<br>EEE | 1 = Link partner is advertising EEE capability for 10GBASE-KX4 0 = Link partner is not advertising EEE capability for 10GBASE-KX4 | 73.7.7.1; U5                              | RO               |
| 7.61.4    | 1000BASE-KX<br>EEE | 1 = Link partner is advertising EEE capability for 1000BASE-KX 0 = Link partner is not advertising EEE capability for 1000BASE-KX | 73.7.7.1; U4                              | RO               |
| 7.61.3    | 10GBASE-T<br>EEE   | 1 = Link partner is advertising EEE capability for 10GBASE-T 0 = Link partner is not advertising EEE capability for 10GBASE-T     | 28.2.3.4.1; U3 / 55.6.1; U24              | RO               |
| 7.61.2    | 1000BASE-T<br>EEE  | 1 = Link partner is advertising EEE capability for 1000BASE-T 0 = Link partner is not advertising EEE capability for 1000BASE-T   | 28.2.3.4.1; U2 / 55.6.1; U23              | RO               |
| 7.61.1    | 100BASE-TX<br>EEE  | 1 = Link partner is advertising EEE capability for 100BASE-TX 0 = Link partner is not advertising EEE capability for 100BASE-TX   | 28.2.3.4.1; U1 / 55.6.1; U22              | RO               |
| 7.61.0    | Reserved           | Ignore on read                                                                                                                    |                                           | RO               |

 $<sup>^{</sup>a}R/W = Read/Write$ , RO = Read only

# 45.5 Protocol implementation conformance statement (PICS) proforma for Clause 45, MDIO interface<sup>1</sup>

Insert the following row into table 45.5.3.6:

#### 45.5.3.6 PCS options

| Item        | Feature               | Subclause | Value/Comment | Status   | Support            |
|-------------|-----------------------|-----------|---------------|----------|--------------------|
| <u>*EEE</u> | Implementation of EEE |           |               | <u>O</u> | Yes [ ]<br>N/A [ ] |

*Insert the following rows into table 45.5.3.7:* 

# 45.5.3.7 PCS management functions

| Item  | Feature                                      | Subclause | Value/Comment | Status | Support            |
|-------|----------------------------------------------|-----------|---------------|--------|--------------------|
| RM30a | EEE capability indicated for each port type  | 45.2.3.8a |               | EEE:M  | Yes [ ]<br>N/A [ ] |
| RM30b | EEE wake error counter behavior as specified | 45.2.3.9b |               | EEE:M  | Yes [ ]<br>N/A [ ] |

Insert the following row into table 45.5.3.8:

#### 45.5.3.8 Auto-negotiation options

| Item | Feature               | Subclause | Value/Comment | Status   | Support            |
|------|-----------------------|-----------|---------------|----------|--------------------|
| *EEE | Implementation of EEE |           |               | <u>O</u> | Yes [ ]<br>N/A [ ] |

Insert the following rows into table 45.5.3.9:

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 45.5.3.9 Auto-Negotiation management functions

| Item | Feature                                                            | Subclause | Value/Comment | Status   | Support            |
|------|--------------------------------------------------------------------|-----------|---------------|----------|--------------------|
| AM58 | EEE capability in advertisement register for each port type        | 45.2.7.13 |               | AN:EEE:M | Yes [ ]<br>N/A [ ] |
| AM59 | EEE LP advertisement register reflects link partner's capabilities | 45.2.7.14 |               | AN:EEE:M | Yes [ ]<br>N/A [ ] |
| AM60 | Writes to EEE LP advertisement register have no effect             | 45.2.7.14 |               | AN:EEE:M | Yes [ ]<br>N/A [ ] |

# 46. Reconciliation Sublayer (RS) and 10 Gigabit Media Independent Interface (XGMII))

Change 46.1.1 for major concepts (Insert item h at he end of the list):

h) The XGMII may also support Low Power Idle (LPI) signaling for PHY types supporting Energy Efficient Ethernet (EEE) (see Clause 78).

Change 46.1.7 for LPI function:

#### 46.1.7 Mapping of XGMII signals to PLS service primitives

The Reconciliation Sublayer (RS) shall map the signals provided at the XGMII to the PLS service primitives defined in Clause 6. The PLS service primitives provided by the RS and described here behave in exactly the same manner as defined in Clause 6. Full duplex operation only is implemented at 10 Gb/s; therefore, PLSservice primitives supporting CSMA/CD operation are not mapped through the RS to the XGMII. The mapping is changed if EEE capability is supported. This behavior and restrictions are the same as described in 22.6a, with the details of the signaling described in 46.3. LPI\_REQUEST shall not be set to ASSERT unless the attached link has been operational for at least one second (i.e. link\_status = OK, according to the underlying PCS/PMA).

EEE capability requires the use of the MAC defined in Annex 4A for simplified full duplex operation (with carrier sense deferral). This provides full duplex operation but uses the carrier sense signal to defer transmission when the PHY is in its low power state.

Mappings for the following primitives are defined for 10 Gb/s operation:

PLS\_DATA.request
PLS\_DATA.indication
PLS\_CARRIER.indication
PLS\_SIGNAL.indication
PLS\_DATA\_VALID.indication

Change 46.3 to show LPI signaling:

# 46.3 XGMII functional specifications

Insert NOTE in 46.3.1.1 for clock definitions:

NOTE—For EEE capability, TX CLK may be halted according to 46.3.1.5.

Change NOTE in 46.3.2.1 for clock definitions:

NOTE—This standard neither requires nor assumes a guaranteed phase relationship between the RX\_CLK and TX CLK signals. For EEE capability, RX CLK may be halted according to 46.3.2.4.

*Insert the following at the end of 46.3.1.2:* 

#### 46.3.1.2 TXC<3:0> (transmit control)

A PHY with EEE capability shall interpret the combination of TXC and TXD as shown in Table 46–3 as an assertion of LPI. Transition into and out of the LPI state is shown in Figure 46–7a.

Insert new row and change Table 46-3 as follows:

Table 46-3—Permissible encodings of TXC and TXD

| TXC                                                                                                        | TXD           | Description                                                | PLS_DATA.request parameter                   |  |  |
|------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------|----------------------------------------------|--|--|
| 1                                                                                                          | 00 through 06 | Reserved                                                   | _                                            |  |  |
| <u>1</u>                                                                                                   | 00 through 05 | Reserved                                                   |                                              |  |  |
| <u>1</u>                                                                                                   | <u>06</u>     | Only valid on all four lanes simultaneously to request LPI | No applicable parameter (Normal inter-frame) |  |  |
| NOTE—Values in TXD column are in hexadecimal, most significant bit to least significant bit (i.e., <7:0>). |               |                                                            |                                              |  |  |

#### Insert 46.3.1.5 after 46.3.1.4 for transmit LPI transition:

#### 46.3.1.5 Transmit direction LPI transition

LPI operation and the LPI client are described in 78.1. The RS requests the PHY to transition to the LPI state by asserting TXC and setting TXD to 0x06 (in all lanes). The RS maintains the same state for these signals for the entire time that the PHY is to remain in the LPI state.

The RS may halt TX\_CLK at any time more than 128 clock cycles after the start of the LPI state as shown in Figure 46–7a if and only if the clock stop capable bit is asserted (see 45.2.3.2.2a).

The RS asserts TXC and asserts IDLE on lanes 0-3 in order to make the PHY transition out of the LPI state. The RS should not present a start code for valid transmit data until after the wake up time specified for the PHY.

Figure 46–7a shows the behavior of TXC and TXD<7:0> during the transition into and out of the LPI state.



Note: TXC and TXD are shown for one lane, all 4 lanes behave identically during LPI

#### Figure 46–7a—LPI transition

Table 46–3 summarizes the permissible encodings of TXD<31:0>, TXC<3:0>.

Insert new row and change Table 46-4 in 46.3.2.2 as follows:

#### 46.3.2.2 RXC<3:0> (receive control)

Table 46-4—Permissible lane encodings of RXD and RXC

| RXC                                                                                                        | RXD           | Description                                                                 | PLS_DATA.indication parameter                |  |  |
|------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------|----------------------------------------------|--|--|
| 1                                                                                                          | 00 through 06 | Reserved                                                                    | _                                            |  |  |
| <u>1</u>                                                                                                   | 00 through 05 | Reserved                                                                    | =                                            |  |  |
| <u>1</u>                                                                                                   | <u>06</u>     | Only valid on all four lanes simultaneously to indicate LP_IDLE is asserted | No applicable parameter (Normal inter-frame) |  |  |
| NOTE—Values in RXD column are in hexadecimal, most significant bit to least significant bit (i.e., <7:0>). |               |                                                                             |                                              |  |  |

#### Insert 46.3.2.4 after 46.3.2.3 for receive LPI transition:

#### 46.3.2.4 Receive direction LPI transition

LPI operation and the LPI client are described in 78.1. When the PHY receives signals from the link partner to indicate transition into the low power state it indicates this to the RS by asserting RXC and setting RXD to 0x06 (in all lanes). The PHY maintains these signals in this state while it remains in the LPI state. When the PHY receives signals from the link partner to indicate transition out of the LPI state it indicates this to the RS by asserting RXC and asserting IDLE on lane 0-3 to return to a normal interframe state.

The PHY may halt RX\_CLK at any time more than 128 clock cycles after the start of the LPI state as shown in Figure 46–8a if and only if the clock stop enable bit is asserted (see 45.2.3.1.3a).

Figure 46–8a shows the behavior of RXC and RXD<7:0> during LPI transitions.



Note: RXC and RXD are shown for one lane, all 4 lanes behave identically during LPI Note: In some instances, LPI may be followed by characters other than IDLE during wake time

#### Figure 46–8a—LPI transition

Insert text into the second paragraph of 46.3.4 as follows:

#### 46.3.4 Link fault signaling

Sublayers within the PHY are capable of detecting faults that render a link unreliable for communication. Upon recognition of a fault condition a PHY sublayer indicates Local Fault status on the data path. When this Local Fault status reaches an RS, the RS stops sending MAC data or LPI, and continuously generates a Remote Fault status on the transmit data path (possibly truncating a MAC frame being transmitted). When Remote Fault status is received by an RS, the RS stops sending MAC data, and continuously generates Idle control characters. When the RS no longer receives fault status messages, it returns to normal operation, sending MAC data or LPI.

Insert a new section, 46.3a before 46.4:

#### 46.3a LPI Assertion and Detection

Certain PHYs support Energy Efficient Ethernet (see Clause 78). PHYs with EEE capability support LPI assertion and detection. LPI operation and the LPI client are described in 78.1. LPI signaling allows the RS to signal to the PHY and to the link partner that a break in the data stream is expected and components may use this information to enter power saving modes that require additional time to resume normal operation. Similarly, it allows the LPI client to understand that the link partner has sent such an indication.

The LPI assertion and detection mechanism fits conceptually between the PLS Service Primitives and the MII signals as shown in Figure 46–9a.



Figure 46-9a—LPI assertion and detection mechanism

The definition of TXC<3:0> and TXD<31:0> is derived from the state of PLS\_DATA.request (46.1.7), except when it is overridden by an assertion of LP IDLE.request.

Similarly, RXC<3:0> and RXD<31:0> are mapped to PLS\_DATA.indication except when LP IDLE is detected

CRS is mapped to PLS\_CARRIER.indication except when LP\_IDLE.request is asserted or the wake timer has yet to expire.

The timing of PLS\_CARRIER.indication when used for the LPI function is controlled by the LPI transmit state diagram.

#### 46.3a.1 LPI messages

#### LP IDLE.indication(LPI INDICATION)

A primitive that indicates to the LPI client that the PHY has detected the assertion or de-assertion of LPI from the link partner.

Values:DEASSERT: The link partner is operating with normal inter-frame behavior (default). ASSERT: The link partner has asserted LPI.

#### LP IDLE.request(LPI REQUEST)

The LPI\_REQUEST parameter can take one of two values: ASSERT or DE-ASSERT. ASSERT initiates the signaling of LPI to the link partner. DE-ASSERT stops the signaling of LPI to the link partner. The effect of receipt of this primitive is undefined if link\_status is not OK (see 28.2.6.1.1) or if LPI\_REQUEST=ASSERT within 1 second of the change of link\_status to OK.

### 46.3a.2 Transmit LPI state diagram

The operation of LPI in the PHY requires that the MAC does not send valid data for a time after LPI has been de-asserted as governed by resolved Transmit  $T_{w \ sys}$  defined in 78.4.2.3.

This wake up time is enforced by the transmit LPI state diagram using CARRIER\_SENSE.indication. The implementation shall conform to the behavior described by the transmit LPI state diagram shown in Figure 46–10a.

Editors' Note: To be removed prior to publication.

The state diagram conventions described in 46.3.4.1 apply to all of the state diagrams in this clause.

#### 46.3a.2.1 Variables and counters

The transmit LPI state diagram uses the following variables and counters:

power\_on

Condition that is true until such time as the power supply for the device that contains the RS has reached the operating region.

Values: FALSE: The device is completely powered (default).

TRUE: The device has not been completely powered.

rs reset

Used by management to control the resetting of the RS.

Values: FALSE: Do not reset the RS (default).

TRUE: Reset the RS.

tw\_timer

A timer that counts, in microseconds, the time expired since the de-assertion of LPI. The terminal count of the timer is the value of the resolved  $T_{w\_sys\_tx}$  as defined in 78.2. If DTE XS XAUI stop enable bit is asserted (5.0.9), the terminal count of the timer is the value of the resolved  $T_{w\_sys\_tx}$  as defined in 78.2 plus additional time equal to  $T_{w\_sys\_tx} - T_{w\_sys\_tx}$  for the XGXS as shown in Table 78-4.

Signal tw timer done is asserted on reaching its terminal count.

#### 46.3a.2.2 State Diagram

# 46.3a.3 Considerations for transmit system behavior

The transmit system should expect that egress data flow will be halted for at least resolved  $T_{w\_sys\_tx}$  (see 78.2) time, in microseconds, after it requests the de-assertion of LPI. Buffering and queue management should be designed to accommodate this.



Figure 46-10a—Transmit LPI State Diagram

#### 46.3a.3.1 Considerations for receive system behavior

The mapping function of the Reconciliation Sublayer shall continue to signal IDLE on PLS\_DATA.indicate while it is detecting LP\_IDLE on the MII. The receive system should be aware that data frames may arrive at the MII following the de-assertion of LPI\_INDICATION with a delay corresponding to the link partner's resolved  $T_{WSVS-rX}$  (as specified in 78.5) time, in microseconds.

# 46.5 Protocol implementation conformance statement (PICS) proforma for Clause 46, Reconciliation Sublayer (RS) and 10 Gigabit Media Independent Interface (XGMII)<sup>1</sup>

Insert the following row into table 46.5.2.3:

# 46.5.2.3 Major capabilities/options

| Item | Feature               | Subclause | Value/Comment | Status | Support           |
|------|-----------------------|-----------|---------------|--------|-------------------|
| *LPI | Implementation of LPI | 46.1.7    |               | О      | Yes [ ]<br>No [ ] |

Insert the new subclause 46.5.3.3a after 46.5.3.3 for LPI functions:

#### 46.5.3.3a LPI functions

| Item | Feature                          | Subclause | Value/Comment                           | Status | Support            |
|------|----------------------------------|-----------|-----------------------------------------|--------|--------------------|
| L1   | Assertion of LPI in Tx direction | 46.3.1.2  | As defined in <u>Table 46–3</u>         | LPI:M  | Yes [ ]<br>N/A [ ] |
| L1   | Assertion of LPI in Rx direction | 46.3.2.2  | As defined in <u>Table 46–4</u>         | LPI:M  | Yes [ ]<br>N/A [ ] |
| L2   | TX_CLK stoppable during LPI      | 46.3.1.5  | At least 128 cycles after LPI assertion | LPI:O  | Yes [ ]<br>N/A [ ] |
| L3   | RX_CLK stoppable during LPI      | 46.3.2.4  |                                         | LPI:O  | Yes [ ]<br>N/A [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 47. XGMII Extender Sublayer (XGXS) and 10 Gigabit Attachment Unit Interface (XAUI)

Insert the following after the second paragraph of 47.1

#### 47.1 Overview

An XGMII Extender with the optional Energy Efficient Ethernet (EEE) capability may enter a low power state to conserve energy during periods of low link utilization. The ability to support transition to a low power state is indicated by register 4.20.0 (for a PHY XS) or 5.20.0 (for a DTE XS). Transition to the low power state is enabled by register 4.0.9 (for a PHY XS) or 5.0.9 (for a DTE XS). The assertion of Low Power Idle (LPI) at the XGMII is encoded in the transmitted symbols. Detection of LPI encoding in the received symbols is indicated as LPI at the XGMII. When LPI is received, an Energy Efficient XGMII Extender sends sleep symbols, then, if enabled, ceases transmission and deactivates XAUI transmit signals to conserve energy. When the receiver sees the sleep symbols it transitions to a quiet state. The XGMII Extender periodically transmits during the quiet period to allow the attached XGMII Extender to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. If, during the quiet or refresh periods, normal inter-frame idle is asserted at the XGMII, the XGMII Extender re-activates transmit functions and initiates transmission. This transmission will be detected by the attached XGMII Extender, causing it to also exit the low power state.

#### Add the following items to the list of characteristics in 47.1

- i) Optionally extend LPI signaling to PHY for EEE
- j) Optionally conserve energy during periods of low utilization

Insert the following after 47.1.4

#### 47.1.5 Global signal detect function

Global signal detect is mandatory for EEE capability otherwise it is optional and its definition is beyond the scope of this standard. When global signal detect is not implemented, the value of SIGNAL\_DETECT shall be set to OK for purposes of management and signaling of the primitive.

For EEE capability, the global signal detect function shall control the PMA SIGNAL\_DETECT parameter. The SIGNAL\_DETECT parameter can take on one of two values: OK or FAIL, indicating whether the XGXS is detecting electrical energy at the XAUI receiver (OK) or not (FAIL). When SIGNAL\_DETECT = FAIL, PMA parameter rx lane<3:0> is undefined.

#### 47.1.6 Global transmit disable function

Global transmit disable is mandatory for EEE capability. The transmit disable function shall turn off all transmitter lanes after tx\_mode changes to QUIET within a time and voltage level specified in 47.3.3.2. The transmit disable function shall turn on all transmitter lanes after tx\_mode changes to DATA within a time and voltage level specified in 47.3.3.2.

Add the following at the end of 47.3.3.2

# 47.3.3.2 Amplitude and swing

For EEE capability, the transmitter lane's differential peak-to-peak output voltage shall be less than 30mV within 500ns of tx\_quiet being asserted. Furthermore, the transmitter lane's differential peak-to-peak output voltage shall be greater than 800mV within 500ns of tx\_quiet being de-asserted.

#### Change Table 47-3 in 47.3.4

#### 47.3.4 Receiver characteristics

Receiver characteristics are summarized in Table 47–3 and detailed in the following subclauses.

Table 47-3—Receiver characteristics

| Parameter                                                                       | Value         | Units             |
|---------------------------------------------------------------------------------|---------------|-------------------|
| Baud rate tolerance                                                             | 3.125<br>±100 | GBd<br>ppm        |
| Unit interval (UI) nominal                                                      | 320           | ps                |
| Receiver coupling                                                               | AC            |                   |
| EEE Signal Detect deactivation time (T <sub>SD</sub> ) from active to LPI quiet | <u>750</u>    | ns                |
| EEE Signal Detect activation time (T <sub>SA</sub> ) from LPI quiet to active   | <u>750</u>    | ns                |
| Return loss <sup>a</sup> differential common-mode                               | 10<br>6       | dB<br>dB          |
| Jitter amplitude tolerance <sup>b</sup>                                         | 0.65          | UI <sub>p-p</sub> |

 $<sup>^</sup>a$  Relative to 100  $\Omega$  differential and 25  $\Omega$  common-mode. See 47.3.4.5 for input impedance details.  $^b$  See 47.3.4.6 for jitter tolerance details.

# 47.6 Protocol implementation conformance statement (PICS) proforma for Clause 47, XGMII Extender (XGMII) and 10 Gigabit Attachment Unit Interface (XAUI)<sup>1</sup>

Insert the following row into table 48.6.3:

#### 47.6.3 Major capabilities/options

| Item       | Feature               | Subclause   | Value/Comment | Status   | Support                         |
|------------|-----------------------|-------------|---------------|----------|---------------------------------|
| <u>LPI</u> | Implementation of LPI | <u>47.1</u> |               | <u>O</u> | <u>Yes [ ]</u><br><u>No [ ]</u> |

Insert the new subclause 48.6.4.4 after 47.6.4.3 for LPI functions:

#### 47.6.4.4 LPI functions

| Item  | Feature                 | Subclause | Value/Comment                       | Status | Support           |
|-------|-------------------------|-----------|-------------------------------------|--------|-------------------|
| LP-01 | Global signal detect    | 47.1.5    | Meet the requirements of 47.1.5     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-02 | Global transmit disable | 47.1.6    | Meet the requirements of 47.1.6     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-03 | Transmit amplitude      | 47.3.3.2  | Meet the requirements of 47.3.3.2   | LPI:M  | Yes [ ]<br>No [ ] |
| LP-04 | Signal detect timing    | 47.3.4    | Meet the requirements of Table 47–3 | LPI:M  | Yes [ ]<br>No [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 48. Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 10GBASE-X)

Add a paragraph at the end of 48.1.5

#### 48.1.5 Allocation of functions

Certain PHYs support Energy Efficient Ethernet (EEE) (see Clause 78). PHYs that support EEE use Low Power Idle (LPI) signaling to allow systems on both sides of the link to save power during periods of low link utilization. LPI signaling may optionally be used by XGXS to extend the EEE function to attached PHYs. Both PHY and DTE XGXS may optionally use LPI signaling to control the shutdown of signals on the XAUI to reduce power for PHY attachments.

Change 48.2.3 for LPI code groups

# 48.2.3 Use of code-groups

The transmission code used by the PCS, referred to as 8B/10B, is identical to that specified in Clause 36. The PCS maps XGMII characters into 10-bit code-groups, and vice versa, using the 8B/10B block coding scheme. Implicit in the definition of a code-group is an establishment of code-group boundaries by a PCS Synchronization process. The 8B/10B transmission code as well as the rules by which the PCS ENCODE and DECODE functions generate, manipulate, and interpret code-groups are specified in 36.2.4. A 10GBASE-X PCS shall meet the requirements specified in 36.2.4.1 through 36.2.4.6, 36.2.4.8, and 36.2.4.9. PCS lanes are independent of one another. All code-group rules specified in 36.2.4 are applicable to each lane. The mapping of XGMII characters to PCS code-groups is specified in Table 48–2. The mapping of PCS code-groups to XGMII characters is specified in Table 48–3. PHYs that support EEE are able to transmit and receive LPI characters.

Figure 48–3 illustrates the mapping of an example XGMII character stream into a PCS code-group stream. Figure 48-3a illustrates the mapping during LPI.

The relationship of code-group bit positions to XGMII, PCS and PMA constructs and PMD bit transmission order, exemplified for lane 0, is illustrated in Figure 48–4.

#### Insert Figure 48-3a as shown



#### Legend:

LI represents the data character containing the XGMII LPI pattern (06)

LL represents the LPI indication codegroup /D20.5/

Dp represents a data character containing the preamble pattern

Ds represents a data character containing the SFD pattern

Figure 48–3a—XGMII and PCS mapping example with optional LPI

Change 48.2.4, Tables 48-2 and 48-3 for LPI encoding:

#### 48.2.4 Ordered sets and special code-groups

Change 48.2.4.2 for LPI definitions

# 48.2.4.2 Idle (||I||) and Low Power Idle (||LPIDLE||)

Idle ordered\_sets (||I||) are transmitted in full columns continuously and repetitively whenever the XGMII is idle (TXD<31:0>=0x07070707 and TXC<3:0>=0xF). ||I|| provides a continuous fill pattern to establish and maintain lane synchronization, perform lane-to-lane deskew and perform PHY clock rate compensation. ||I|| is emitted from, and interpreted by, the PCS.

A sequence of  $\|I\|$  ordered\_sets consists of one or more consecutively transmitted  $\|K\|$ ,  $\|R\|$  or  $\|A\|$  ordered sets, as defined in Table 48–4. Rules for  $\|I\|$  ordered set sequencing shall be as follows:

- a) ||I|| sequencing starts with the first column following a ||T||.
- b) The first ||I|| following ||T|| alternates between ||A|| or ||K|| except if an ||A|| is to be sent and less than r [see item d)] columns have been sent since the last ||A||, a ||K|| is sent instead.
- c) ||R|| is chosen as the second ||I|| following ||T||.
- d) Each ||A|| is sent after r non-||A|| columns where r is a randomly distributed number between 16 and 31, inclusive. The corresponding minimum spacing of 16 non-||A|| columns between two ||A|| columns provides a theoretical 85-bit deskew capability.
- e) When not sending an ||A||, either ||K|| or ||R|| is sent with a random uniform distribution between the two.

Table 48-2—XGMII character to PCS code-group mapping

| XGMII<br>TXC | XGMII TXD                 | PCS code group                                | Description              |
|--------------|---------------------------|-----------------------------------------------|--------------------------|
| 0            | 00 through FF             | Dxx.y                                         | Normal data transmission |
| <u>1</u>     | <u>06</u>                 | K28.0 or K28.3 or K28.5 or D20.5 <sup>a</sup> | Assert LPI               |
| 1            | 07                        | K28.0 or K28.3 or K28.5                       | Idle in    <b>  </b>     |
| 1            | 07                        | K28.5                                         | Idle in    <b>T</b>      |
| 1            | 9C                        | K28.4                                         | Sequence                 |
| 1            | FB                        | K27.7                                         | Start                    |
| 1            | FD                        | K29.7                                         | Terminate                |
| 1            | FE                        | K30.7                                         | Error                    |
| 1            | Other value in Table 36-2 | See Table 36-2                                | Reserved XGMII character |
| 1            | Any other value           | K30.7                                         | Invalid XGMII character  |
| NOTE—V       | alues in TXD colu         | mn are in hexadecimal                         |                          |

<sup>&</sup>lt;sup>a</sup>Insertion of /D20.5/ is per the rules described in 48.2.4.2

Table 48-3—PCS code-group to XGMII character mapping

| XGMII<br>RXC | XGMII RXD         | PCS code group                                | Description                  |
|--------------|-------------------|-----------------------------------------------|------------------------------|
| 0            | 00 through FF     | Dxx.y                                         | Normal data reception        |
| 1            | <u>06</u>         | K28.0 or K28.3 or K28.5 or D20.5 <sup>a</sup> | Assert LPI                   |
| 1            | 07                | K28.0 or K28.3 or K28.5                       | Idle in    <b>  </b>         |
| 1            | 07                | K28.5                                         | Idle in   T                  |
| 1            | 9C                | K28.4                                         | Sequence                     |
| 1            | FB                | K27.7                                         | Start                        |
| 1            | FD                | K29.7                                         | Terminate                    |
| 1            | FE                | K30.7                                         | Error                        |
| 1            | FE                | Invalid code-group                            | Received code-group          |
| 1            | See Table 36-2    | Other valid code-group                        | Received reserved code-group |
| NOTE—V       | alues in RXD colu | mn are in hexadecimal                         |                              |

 $<sup>\</sup>underline{^a}$ Insertion of /D20.5/ is per the rules described in 48.2.4.2

f) Whenever sync\_status=OK, all ||I|| received during idle are translated to XGMII Idle control characters for transmission over the XGMII. All other !||I|| received during idle are mapped directly to

XGMII data or control characters on a lane by lane basis, with the following exceptions for PHYs with EEE capability:

- 1) /D20.5/ (LPI) being detected in any lane and the rest of the lanes in the same column being detected /K/ only or /R/ only, which will result in reporting LP\_IDLE characters in all lanes.
- 2) ||A|| being detected and /D20.5/ (LPI) being detected in any lane of the previous column and the rest of the lanes in the previous column being detected /K/ only or /R/ only, which will result in reporting LP IDLE characters in all lanes.

The purpose of randomizing the ||I|| sequence is to reduce 10GBASE-X electromagnetic interference (EMI) during idle. The randomized ||I|| sequence produces no discrete spectrum. Both ||A|| spacing as well as ||K||, ||R||, or ||A|| selection shall be based on the generation of a random integer r generated by a PRBS based on one of the 7th order polynomials listed in Figure 48–5. ||A|| spacing is set to the next generated value of r. The rate of generation of r is once per column, 312.5 MHz  $\pm$  100 ppm. Once the ||A|| spacing count goes to zero (A\_CNT=0), ||A|| is selected for transmission at the next opportunity during the Idle sequence. ||K|| and ||R|| selection follows the value of code\_sel, which is continuously set according to the even or odd value of r. The method of generating the random integer r is left to the implementor. PCS Idle randomizer logic is illustrated in Figure 48-5.

The LPI ordered set ||LPIDLE|| is a special case of ||I|| where LPI is indicated by inserting /D20.5/ in one code group of each column with a random uniform distribution across the lanes during ||I|| to replace ||K|| or ||R|| (not ||A||). Insertion of /D20.5/ does not alter the distribution of ||A||, ||K|| or ||R||. Clock compensation may be performed during LPI according to the rules described in 48.2.4.2.3.

Insert the following at the end of 48.2.4.2.3

Editors' Note: To be removed prior to publication.

The unchanged text of clause 48.2.4.2.3 is included in this draft for the convenience of commenters and should be removed in the next draft.

# 48.2.4.2.3 Skip ||R||

The 10GBASE-X PHY allows for multiple clock domains along a single link. The Skip or  $\|R\|$  ordered\_set is included in the PCS Idle sequence to allow for clock rate compensation for the case of multiple clock domains. Clock rate compensation may be performed via insertion or removal of either Idle characters in the unencoded data stream or  $\|R\|$  in the encoded Idle stream. Any  $\|R\|$  may be removed.  $\|R\|$  may be inserted anywhere in the Idle stream with the exception of the first column following  $\|T\|$ .

When clock compensation is done in the unencoded data stream, rules for idle insertion and deletion shall be as follows:

- a) Idle insertion or deletion occurs in groups of four consecutive Idle characters.
- b) Idle characters are added following idle or ordered\_sets.
- c) Idle characters are not added while data is being received.
- d) The four characters following a Terminate control character are not deleted.
- e) Sequence ordered sets are deleted to adapt between clock rates.
- f) Sequence ordered\_set deletion occurs only when two consecutive sequence ordered\_sets have been received and deletes only one of the two.
- g) Only idles are inserted for clock compensation.

The disparity of the /R/ code-group is neutral, allowing its removal or insertion without affecting the current running disparity of the serial stream. The correct current running disparity version of /R/ must be inserted in each lane during Skip insertion (see Table 36–2). The Skip ordered\_set is defined in Table 48–4.

For EEE capability, a column containing three /R/ code groups and one /D20.5/ code group may be inserted or deleted in the same manner as four /R/ code groups.

Change the following constant definitions in 48.2.6.1.2 as follows:

#### 48.2.6.1.2 Constants

||K||

The column of four identical Idle Sync code-groups corresponding to the Idle Sync function specified in 48.2.4.2.1. For EEE capability, one lane of ||K|| is replaced by /D20.5/ during the assertion of LPI as defined in 48.2.4.2.

||R||

The column of four identical Idle Skip code-groups corresponding to the Idle Skip function specified in 48.2.4.2.3. For EEE capability, one lane of  $\|R\|$  is replaced by /D20.5/ during the assertion of LPI as defined in 48.2.4.2.

Insert the following text into 48.2.6.1.2 at the end of the existing subclause

The following constants are used only for the EEE capability.

### ||LPIDLE||

The column consisting of three /K/ characters and one of /D20.5/, or three /R/ characters and one /D20.5/, or a column of ||A|| preceded by a column containing three /K/ characters and one /D20.5/ or three /R/ characters and one /D20.5/ as specified in 48.2.4.2.

#### 48.2.6.1.3 Variables

Insert a note in 48.2.6.1.3 below the definition for "align status"

NOTE: For EEE capability, this variable is affected by the LPI receive state diagram. Without EEE capability this variable is identical to deskew\_align\_status controlled by the deskew state diagram

Insert new variables into 48.2.6.1.3, new timers into 48.2.6.1.5 and new messages into 48.2.6.1.6 for LPI state diagrams. In each case, insert the new text at the end of the existing subclause

The following variables are used only for the EEE capability.

#### deskew align status

<u>Variable used to by the deskew state diagram to reflect the status of the lane-to-lane code-group alignment.</u>

<u>Values:</u> <u>FAIL; The deskew process is not complete.</u>

OK; All lanes are synchronized and aligned.

#### rx lpi\_active

A boolean variable that is set to TRUE when the receiver is in a low power state and set to FALSE when it is in an active state and is not restricted by the LPI receive state diagram.

#### rx quiet

A boolean variable set to TRUE while in the RX\_QUIET state and is set to FALSE otherwise.

When this variable is TRUE it indicates that receive PCS and PMD may power-down nonessential functions.

#### tx quiet

A boolean variable set to TRUE when the transmitter is in the TX\_QUIET state and is set to FALSE otherwise. When set to TRUE, the PMD will disable the transmitter as described in 71.6.6. When this variable is TRUE it indicates that transmit PCS and PMD may power-down nonessential functions.

#### 48.2.6.1.5 Counters

The following counter is used only for the EEE capability.

#### wake error counter

A counter that is incremented each time that the LPI receive state diagram enters the RX\_WTF state indicating that a wake time fault has been detected. The counter is reflected in register 3.22 (see 45.2.3.8b)

# 48.2.6.1.6 Message

The following messages are used only for the EEE capability.

#### PMD RXQUIET.request(rx quiet)

A signal sent by the PCS LPI receive state diagram to the PMD. When TRUE this indicates that the receiver is in a quiet state and is not expecting incoming data.

# PMD\_TXQUIET.request(tx\_quiet)

A signal sent by the PCS LPI transmit state diagram to the PMD. When TRUE this indicates that the transmitter is in a quiet state and may cease to transmit a signal on the medium.

# Insert a new subclause 48.2.6.1.5a after 48.2.6.1.5

#### 48.2.6.1.5a Timers

The following timers are used only for the EEE capability.

#### rx tq timer

This timer is started when the PCS receiver enters the RX\_SLEEP state. The timer terminal count is set to  $T_{OR}$ . When the timer reaches terminal count it will set the rx\_tq\_timer\_done = TRUE.

#### rx tw timer

This timer is started when the PCS receiver enters the RX\_WAKE state. The timer terminal count shall not exceed the maximum value of  $T_{WR}$  in Table 48–10. When the timer reaches terminal count it will set the rx\_tw\_timer\_done = TRUE.

#### rx wf timer

This timer is started when the PCS receiver enters the RX\_WTF state, indicating that the receiver has encountered a wake time fault. The rx\_wf\_timer allows the receiver an additional period in which to synchronize or return to the quiescent state before a link failure is indicated. The timer terminal count is set to  $T_{WTF}$ . When the timer reaches terminal count it will set the rx\_wf\_timer\_done = TRUE.

# tx\_ts\_timer

This timer is started when the PCS transmitter enters the TX\_SLEEP state. The timer terminal count is set to  $T_{SL}$ . When the timer reaches terminal count it will set the tx\_ts\_timer\_done = TRUE.

#### tx tq timer

This timer is started when the PCS transmitter enters the TX\_QUIET state. The timer terminal count is set to  $T_{QL}$ . When the timer reaches terminal count it will set the tx\_tq\_timer\_done = TRUE.

#### tx tr timer

This timer is started when the PCS transmitter enters the TX\_REFRESH state. The timer terminal count is set to  $T_{\underline{UL}}$ . When the timer reaches terminal count it will set the tx\_tr\_timer\_done = TRUE.

# 48.2.6.2 State diagrams

Change Figure 48-6 for PCS transmit source state diagram; Figure 48-8 for synchronization and deskew; and Figure 48-9 for PCS receive state diagram

Editors' Note: To be removed prior to publication.

The state diagram conventions described in 48.2.6 apply to all of the state diagrams in this clause.

#### Change 48.2.6.2.2 and 48.6.2.3

#### 48.2.6.2.2 Synchronization

The PCS shall implement four Synchronization processes as depicted in Figure 48–7 including compliance with the associated state variables as specified in 48.2.6.1. The Synchronization process is responsible for determining whether the underlying receive channel is ready for operation. Failure of the underlying channel typically causes the PMA client to suspend normal actions. A Synchronization process operates independently on each lane, and synchronization is complete only when synchronization is acquired on all lanes. The synchronization process described in the following paragraphs applies to each lane.

The PCS Synchronization process continuously accepts code-groups via the PMA\_UNITDATA.indication primitive and conveys received code-groups to the PCS Deskew process via the SYNC\_UNITDATA.indicate message.

When in the LOSS\_OF\_SYNC state, the PCS may attempt to realign its current code-group boundary to one which coincides with the code-group boundary defined by a comma (see 36.2.4.9). This process is referred to in this document as code-group alignment.

Once synchronization is acquired, the Synchronization process tests received code-groups in sets of four code-groups and employs multiple sub-states, effecting hysteresis, to move between the SYNC\_ACQUIRED\_1 and LOSS\_OF\_SYNC states. The Synchronization process sets the lane\_sync\_status <3:0> flags to indicate whether the PMA is functioning dependably (as well as can be determined without exhaustive error-rate analysis). Whenever any PMA lane is not operating dependably, as indicated by the setting of lane\_sync\_status <3:0>, the align\_status deskew\_align\_status flag is set to FAIL



Figure 48–6—PCS transmit source state diagram



Figure 48-8—PCS deskew state diagram



Figure 48-9—PCS receive state diagram

# 48.2.6.2.3 Deskew

The PCS shall implement the Deskew process as depicted in Figure 48–8 including compliance with the associated state variables as specified in 48.2.6.1. The Deskew process is responsible for determining whether the underlying receive channel is capable of presenting coherent data to the XGMII. The Deskew process asserts the <u>deskew\_align\_status</u> align\_status align\_status flag to indicate that the PCS has successfully deskewed and aligned code-groups on all lanes. The Deskew process attempts deskew and alignment whenever the <u>deskew\_align\_status</u> align\_status flag is de-asserted. The Deskew process is otherwise idle. For the EEE capability the relationship between align\_status and deskew\_align\_status is given by Figure 48–9b, the LPI receive state diagram, otherwise align\_status is identical to deskew\_align\_status. Whenever the align\_status flag is set to FAIL the condition is indicated as a link\_status=FAIL condition in the status register bit 4.1.2 or 5.1.2.

Once alignment is acquired, the Deskew process tests received columns and employs multiple sub-states, effecting hysteresis, to move between the ALIGN\_ACQUIRED\_1 and LOSS\_OF\_ALIGNMENT states. These states monitor the link for continued alignment, tolerate alignment inconsistencies due to a reasonably low BER, and restart the Deskew process if alignment can not be reliably maintained.

# Insert 48.2.6.2.5 after 48.2.6.2.4 for LPI state diagrams:

# 48.2.6.2.5 LPI state diagrams

A PCS which supports the EEE capability shall implement the LPI transmit and receive processes as shown in Figures 48–9a and 48–9b. The transmit LPI state diagram controls tx\_quiet which disables the transmitter when TRUE. The receive LPI state diagram controls align\_status during LPI and synchronizes the receive state diagram with the end of the LPI.



Figure 48-9a—LPI Transmit state diagram



Figure 48-9b—LPI Receive state diagram

The LPI functions shall use timer values for these state diagrams as shown in Table 48–9 for transmit and Table 48–10 for receive.

Table 48-9—Transmitter LPI timing parameters

| Parameter             | Description                                                             | Value   | Units     |
|-----------------------|-------------------------------------------------------------------------|---------|-----------|
| <u>T<sub>SL</sub></u> | Local Sleep Time from entering TX_SLEEP state to transmit disable       | 20 ±1%  | <u>µs</u> |
| <u>T<sub>QL</sub></u> | Local Quiet Time from Transmitter disabled to start of TX_REFRESH state | 2.5 ±1% | <u>ms</u> |
| T <sub>UL</sub>       | Local Refresh Time from signal enable to signal disable                 | 20 ±1%  | μs        |

Table 48-10—Receiver LPI timing parameters

| Parameter        | Description                                                                                                       | Min | Max | Units |
|------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| $T_{QR}$         | The time the receiver waits for signal detect while in the RX_SLEEP and RX_QUIET states before asserting rx_fault | 3   | 4   | ms    |
| $T_{WR}$         | Time to wake remote link partner's receiver.                                                                      |     | 9   | μs    |
| T <sub>WTF</sub> | Wake time fault recovery time                                                                                     | 1   | 1   | ms    |

# Insert 48.2.6.2.6 for LPI status:

# 48.2.6.2.6 LPI status and management

For EEE capability, the PCS indicates to the management system that LPI is currently active in the receive and transmit directions using the status variable shown in Table 48–11.

Table 48-11-MDIO status indications

| MDIO status variable | Register name            | Register<br>address | Note                             |
|----------------------|--------------------------|---------------------|----------------------------------|
| Tx LPI received      | PCS status register 1    | 3.1.11              | Latched version of 3.1.9         |
| Rx LPI received      | PCS status register 1    | 3.1.10              | Latched version of 3.1.8         |
| Tx LPI indication    | PCS status register 1    | 3.1.9               | TRUE when not in state TX_ACTIVE |
| Rx LPI indication    | PCS status register 1    | 3.1.8               | TRUE when not in state RX_ACTIVE |
| Tx LPI received      | PHY XS status register 1 | 4.1.11              | Latched version of 4.1.9         |
| Rx LPI received      | PHY XS status register 1 | 4.1.10              | Latched version of 4.1.8         |
| Tx LPI indication    | PHY XS status register 1 | 4.1.9               | TRUE when not in state TX_ACTIVE |
| Rx LPI indication    | PHY XS status register 1 | 4.1.8               | TRUE when not in state RX_ACTIVE |
| Tx LPI received      | DTE XS status register 1 | 5.1.11              | Latched version of 5.1.9         |
| Rx LPI received      | DTE XS status register 1 | 5.1.10              | Latched version of 5.1.8         |
| Tx LPI indication    | DTE XS status register 1 | 5.1.9               | TRUE when not in state TX_ACTIVE |
| Rx LPI indication    | DTE XS status register 1 | 5.1.8               | TRUE when not in state RX_ACTIVE |

# 48.7 Protocol implementation conformance statement (PICS) proforma for Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayer, type 10GBASE-X<sup>1</sup>

*Insert the following row into table 48.7.3:* 

# 48.7.3 Major capabilities/options

| Item       | Feature               | Subclause | Value/Comment | Status   | Support           |
|------------|-----------------------|-----------|---------------|----------|-------------------|
| <u>LPI</u> | Implementation of LPI | 48.2.3    |               | <u>O</u> | Yes [ ]<br>No [ ] |

Insert the new subclause 48.7.4.5 after 48.7.4.4 for LPI functions:

#### 48.7.4.5 LPI functions

| Item  | Feature                     | Subclause  | Value/Comment                                      | Status | Support           |
|-------|-----------------------------|------------|----------------------------------------------------|--------|-------------------|
| LP-01 | Receive state diagrams      | 48.2.6.2   | Support additions to Figure 48–9 for LPI operation | LPI:M  | Yes [ ]<br>No [ ] |
| LP-01 | LPI transmit state diagrams | 48.2.6.2.5 | Meet the requirements of Figure 48–9a              | LPI:M  | Yes [ ]<br>No [ ] |
| LP-01 | LPI receive state diagrams  | 48.2.6.2.5 | Meet the requirements of Figure 48–9b              | LPI:M  | Yes [ ]<br>No [ ] |
| LP-01 | LPI transmit timing         | 48.2.6.2.5 | Meet the requirements of Table 48–9                | LPI:M  | Yes [ ]<br>No [ ] |
| LP-01 | LPI receive timing          | 48.2.6.2.5 | Meet the requirements of Table 48–10               | LPI:M  | Yes [ ]<br>No [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 49. Physical Coding Sublayer (PCS) for 64B/66B, type 10GBASE-R)

Change 49.1.5 and 49.1.6 for sublayer interfaces and block diagram:

# 49.1.5 Inter-sublayer interfaces

There are a number of interfaces employed by 10GBASE-R. Some (such as the PMA service interface) use an abstract service model to define the operation of the interface. The PCS service interface is the XGMII that is defined in Clause 46. The XGMII has an optional physical instantiation. An optional physical instantiation of the PMA service interface has also been defined (see Clause 51). It is called XSBI (10 Gigabit Sixteen Bit Interface). Figure 49–4 depicts the relationship and mapping of the services provided by all of the interfaces relevant to 10GBASE-R.

The upper interface of the PCS may connect to the Reconciliation Sublayer through the XGMII or the PCS may connect to an XGXS sublayer. The XGXS and the Reconciliation Sublayer provide the same service interface to the PCS. The lower interface of the PCS may connect to the WIS to support a WAN PMD or to the PMA sublayer to support a 10GBASE-R LAN PMD. The WIS and PMA interfaces are functionally equivalent except for data rate. When the PCS is connected directly to a LAN PMA, the nominal rate of the PMA service interface is 644.53 Mtransfers/s, which provides capacity for the MAC data rate of 10 Gb/s. When the PCS is connected to a WAN PMA, the nominal rate of the WIS service interface is 599.04 Mtransfers/s and the MAC uses IFS stretch mode to ensure that there will be enough idle time that the PCS can delete idles to adjust to the lower rate. Since the data rates are different, WIS and PMA interface connections pose somewhat different constraints. The PCS shall support connection to either a WIS or to a PMA and may optionally support both.

If the optional Energy Efficient Ethernet (EEE) capability is supported (see Clause 78) then the interface with the PMA sublayer (or FEC sublayer) includes rx\_mode and tx\_mode to control power states in lower sublayers and energy\_detect that indicates whether the PMD sublayer has detected a signal at the receiver. If the PHY includes an FEC sublayer the interface includes rx\_lpi\_active to indicate that the LPI receive state diagram is not in RX\_ACTIVE state.

It is important to note that, while this specification defines interfaces in terms of bits, octets, and frames, implementations may choose other data-path widths for implementation convenience.

#### 49.1.6 Functional block diagram

Figure 49–4 provides a functional block diagram of the 10GBASE-R PHY.

Editors' Note: To be removed prior to publication.

The state diagram conventions described in 49.2.13.1 apply to all of the state diagrams in this clause.

# Change 49.2.4.4 for LPI function:

#### 49.2.4.4 Control codes

The same set of control characters are supported by the XGMII and the 10GBASE-R PCS. The representations of the control characters are the control codes. XGMII encodes a control character into an octet (an eight bit value). The 10GBASE-R PCS encodes the start and terminate control characters implicitly by the block type field. The 10GBASE-R PCS encodes the ordered\_set control codes using a combination of the block type field and a 4-bit O code for each ordered\_set. The 10GBASE-R PCS encodes each of the other control characters into a 7-bit C code.



Figure 49–4—Functional block diagram

The control characters and their mappings to 10GBASE-R control codes and XGMII control codes are specified in Table 49–1. All XGMII and 10GBASE-R control code values that do not appear in the table shall not be transmitted and shall be treated as an error if received. The ability to transmit or receive Low Power Idle (LPI) is an option for certain PHYs to support EEE (see Clause 78). If this option is not supported LPI shall not be transmitted and shall be treated as an error if received.

#### 49.2.4.5 Ordered sets

Change Table 49-1 for LPI encoding, insert row:

# Change 49.2.4.7 for LPI definitions

#### 49.2.4.7 Idle /I/ and Low Power Idle /LI/

Idle control characters (/I/) are transmitted when idle control characters are received from the XGMII. Idle characters may be added or deleted by the PCS to adapt between clock rates. /I/ insertion and deletion shall

Table 49-1—Control codes

| Control<br>character | Notation    | XGMII<br>control code | 10GBASE-R<br>control code   | 10GBASE-R<br>O code | 8B/10B code <sup>a</sup>                                                               |
|----------------------|-------------|-----------------------|-----------------------------|---------------------|----------------------------------------------------------------------------------------|
| Idle                 | /I/         | 0x07                  | 0x00                        |                     | K28.0 or K28.3 or K28.5                                                                |
| <u>LPI</u>           | <u>/LI/</u> | <u>0x06</u>           | <u>0x06</u>                 |                     | K28.0 with D20.5 in one<br>row or K28.3 or K28.5<br>with D20.5 in one row <sup>b</sup> |
| Start                | /S/         | 0xfb                  | Encoded by block type field |                     | K27.7                                                                                  |

<sup>&</sup>lt;sup>a</sup>For information only.The 8B/10B code is specified in Clause 36. Usage of the 8B/10B code for 10 Gb/s operation is specified in Clause 48

occur in groups of 4. /I/s may be added following idle or ordered sets. They shall not be added while data is being received. When deleting /I/s, the first four characters after a /T/ shall not be deleted.

To communicate LPI, LPI control character /LI/ is sent continuously in place of /I/. LPI control characters are transmitted when LPI control characters are received from the XGMII. LPI characters may be added or deleted by the PCS to adapt between clock rates in a similar manner to idle control characters. /LI/ insertion and deletion shall occur in groups of 4. /LI/s may only be added following other LPI characters.

#### Change 49.2.6 for scrambler bypass

#### 49.2.6 Scrambler

The payload of the block is scrambled with a self-synchronizing scrambler. The scrambler shall produce the same result as the implementation shown in Figure 49–5. This implements the scrambler polynomial:<sup>1</sup>

$$f(x) = 1 + x^{39} + x^{2}$$
 (49–1)

There is no requirement on the initial value for the scrambler. The scrambler is run continuously on all payload bits. The sync header bits bypass the scrambler.



Figure 49-5—Scrambler

<sup>&</sup>lt;sup>b</sup>See 48.2.4.2

<sup>&</sup>lt;sup>1</sup>The convention here, which considers the most recent bit into the scrambler to be the lowest order term, is consistent with most references and with other scramblers shown in this standard. Some references consider the most recent bit into the scrambler to be the highest order term and would therefore identify this as the inverse of the polynomial in Equation (49–1). In case of doubt, note that the conformance requirement is based on the representation of the scrambler in the figure rather than the polynomial equation.

To aid block synchronization in the receiver for EEE capability when Clause 74 FEC is in use, when scrambler\_bypass is TRUE the PCS shall pass the unscrambled data from the scrambler input rather than the scrambled data from the scrambler output. The scrambler shall continue to operate normally.

## Change 49.2.9 and Fig 49-12 for LPI override of synchronization

# 49.2.9 Block synchronization

When the receive channel is operating in normal mode, the block synchronization function receives data via 16-bit PMA\_UNITDATA.request or WIS\_UNITDATA.request primitives. It shall form a bit stream from the primitives by concatenating requests with the bits of each primitive in order from rx\_data-group<0> to rx\_data-group<15> (see Figure 49–6). It obtains lock to the 66-bit blocks in the bit stream using the sync headers and outputs 66-bit blocks. Lock is obtained as specified in the block lock state diagram shown in Figure 49–12.

If the optional LPI function is not implemented then block lock is identical to rx\_block\_lock. Otherwise the relationship between block\_lock and rx\_block\_lock is given by Figure 49–15 the LPI receive state diagram.

# Change Figure 49–13 for BER monitor

# Change 49.2.13.2.3 function definitions for LPI block types

#### 49.2.13.2.3 Functions

DECODE(rx coded<65:0>)

Decodes the 66-bit vector returning rx\_raw<71:0> which is sent to the XGMII. The DECODE function shall decode the block as specified in 49.2.4.

ENCODE(tx raw<71:0>)

Encodes the 72-bit vector returning tx\_coded<65:0> of which tx\_coded<63:0> is sent to the scrambler. The two high order sync bits bypass the scrambler. The ENCODE function shall encode the block as specified in 49.2.4.

 $R_BLOCK_TYPE = \{C, S, T, D, E, LI\}$ 

This function classifies each 66-bit rx\_coded vector as belonging to one of the five or six\_types depending on its contents.

Values: C; The vector contains a sync header of 10 and one of the following:

- a) A block type field of 0x1e and eight valid control characters other than /E/ and, if the EEE capability is supported, zero or four of the characters are /LI/;
- b) A block type field of 0x2d or 0x4b, a valid O code, and four valid control characters;
- c) A block type field of 0x55 and two valid O codes.
- LI; For EEE capability, the LI type is supported where the vector contains a sync header of 10, a block type field of 0x1e and eight control characters of 0x06 (/LI/).
- S; The vector contains a sync header of 10 and one of the following:
  - a) A block type field of 0x33 and four valid control characters;
  - b) A block type field of 0x66 and a valid O code;
  - c) A block type field of 0x78.
- T; The vector contains a sync header of 10, a block type field of 0x87, 0x99, 0xaa, 0xb4, 0xcc, 0xd2, 0xe1 or 0xff and all control characters are valid.
- D; The vector contains a sync header of 01.
- E; The vector does not meet the criteria for any other value.

A valid control character is one containing a 10GBASE-R control code specified in Table 49–1. A valid O code is one containing an O code specified in Table 49–1.



Figure 49-12—Lock state diagram

#### R TYPE(rx coded<65:0>)

Returns the R BLOCK TYPE of the rx coded<65:0> bit vector.

#### R TYPE NEXT

Prescient end of packet check function. It returns the R\_BLOCK\_TYPE of the rx\_coded vector immediately following the current rx\_coded vector.

#### **SLIP**

Causes the next candidate block sync position to be tested. The precise method for determining the next candidate block sync position is not specified and is implementation dependent. However, an implementation shall ensure that all possible bit positions are evaluated.

# T BLOCK TYPE = $\{C, S, T, D, E, LI\}$

This function classifies each 72-bit tx\_raw vector as belonging to one of the five types depending on its contents.

Values: C; The vector contains one of the following:



Figure 49-13—BER monitor state diagram

- a) eight valid control characters other than /O/, /S/, /T/, /E/ and, if the EEE capability is supported, zero or four of the characters are /LI/;
- b) one valid ordered\_set and four valid control characters other than /O/, /S/ and /T/;
- c) two valid ordered sets.
- LI; For EEE capability, this vector contains eight /LI/ characters.
- S; The vector contains an /S/ in its first or fifth character, any characters before the S character are valid control characters other than /O/, /S/ and /T/ or form a valid ordered set, and all characters following the /S/ are data characters.
- T; The vector contains a /T/ in one of its characters, all characters before the /T/ are data characters, and all characters following the /T/ are valid control characters other than /O/, /S/ and /T/.
- D; The vector contains eight data characters.
- E; The vector does not meet the criteria for any other value.

A tx\_raw character is a control character if its associated TXC bit is asserted. A valid control character is one containing an XGMII control code specified in Table 49–1. A valid ordered\_set con-

sists of a valid /O/ character in the first or fifth characters and data characters in the three characters following the /O/. A valid /O/ is any character with a value for O code in Table 49–1.

# T\_TYPE(tx\_raw<71:0>)

Returns the T BLOCK TYPE of the tx raw<71:0> bit vector.

#### Insert a note in 49.2.13.2.2 below the definition for "block lock"

NOTE: If the EEE capability is supported, then this variable is affected by the LPI receive state diagram. If the EEE capability is not supported then this variable is identical to rx\_block\_lock controlled by the lock state diagram.

Insert new variables into 49.2.13.2.2, new counters into 49.2.13.2.4, new timers into 49.2.13.2.5 and messages into a new subclause 49.2.13.2.6 in support of the LPI state diagrams. In each case, insert the new text at the end of the existing subclause.

#### 49.2.13.2.2 Variables

The following variables are used only for the EEE capability.

#### energy detect

A Boolean variable sent from the PMD that is set to TRUE when signal energy is detected at the receiver and is set to FALSE otherwise

#### rx block lock

Variable used by the lock state diagram to reflect the status of the code-group delineation. This variable is set TRUE when the receiver acquires block delineation.

#### rx lpi active

A Boolean variable that is set to TRUE when the receiver is in a low power state and set to FALSE when it is in an active state and capable of receiving data.

#### rx\_mode

A variable set to QUIET while the receiver is in the RX\_QUIET state and is set to DATA otherwise

#### tx mode

A variable set to QUIET when the transmitter is in the TX\_QUIET state, set to ALERT when the transmitter is in the TX\_ALERT state and set to DATA otherwise. When set to QUIET, the PMD disables the transmitter as described in 72.6.5. When set to ALERT, the PMD transmits a repeating pattern of eight ones and eight zeroes as described in 72.6.2. When set to DATA the PMD passes data as normal.

# scrambler bypass

This Boolean variable is used to bypass the Tx PCS scrambler in order to assist rapid synchronization following low power idle. When set to TRUE, the PCS will pass the unscrambled data from the scrambler input rather than the scrambled data from the scrambler output. The scrambler will continue to operate normally shifting input data into the delay line. When scrambler bypass is set to FALSE the PCS will pass scrambled data from the scrambler output.

# scr bypass enable

A Boolean variable used to indicate to the transmit LPI state diagram that the scrambler bypass option is required. The PHY shall set scr\_bypass\_enable = TRUE if Clause 74 FEC is in use. The PHY shall set scr\_bypass\_enable = FALSE if this FEC is not in use.

# 49.2.13.2.4 Counters

The following counter is used only for the EEE capability.

# wake\_error\_counter

A counter that is incremented each time that the LPI receive state diagram enters the RX\_WTF state indicating that a wake time fault has been detected. The counter is reflected in register 3.22 (see 45.2.3.8b)

#### 49.2.13.2.5 Timers

The following timers are used only for the EEE capability.

#### one us timer

A timer used to count 1  $\mu s$  intervals. When the timer reaches terminal count it will set the one us timer done = TRUE.

# rx tq timer

This timer is started when the PCS receiver enters the RX\_SLEEP state. The timer terminal count is set to  $T_{OR}$ . When the timer reaches terminal count it will set the rx\_tq\_timer\_done = TRUE.

#### rx tw timer

This timer is started when the PCS receiver enters the RX\_WAKE state. The timer terminal count shall not exceed the maximum value of  $T_{WR}$  in Table 49–3. When the timer reaches terminal count it will set the rx\_tw\_timer\_done = TRUE.

# rx\_wf\_timer

This timer is started when the PCS receiver enters the RX\_WTF state, indicating that the receiver has encountered a wake time fault. The  $rx_wf_timer$  allows the receiver an additional period in which to synchronize or return to the quiescent state before a link failure is indicated. The timer terminal count is set to  $T_{WTF}$ . When the timer reaches terminal count it will set the  $rx_wf_timer_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_terminal_$ 

#### tx ts timer

This timer is started when the PCS transmitter enters the TX\_SLEEP state. The timer terminal count is set to  $T_{\underline{SL}}$ . When the timer reaches terminal count it will set the tx\_ts\_timer\_done =  $\underline{TRUE}$ .

#### tx tq timer

This timer is started when the PCS transmitter enters the TX\_QUIET state. The timer terminal count is set to  $T_{QL}$ . When the timer reaches terminal count it will set the tx\_tq\_timer\_done = TRUE.

# tx\_tr\_timer

This timer is started when the PCS transmitter enters the TX\_REFRESH state. The timer terminal count is set to  $T_{\underline{UL}}$ . When the timer reaches terminal count it will set the tx\_tr\_timer\_done = TRUE.

#### tx tw timer

This timer is started when the PCS transmitter enters the TX\_WAKE state. The timer terminal count is set to  $T_{\underline{WL}}$ . When the timer reaches terminal count it will set the tx\_tw\_timer\_done = TRUE.

Change Figure 49-14 for LPI transmit state diagram and 49-15 for LPI receive state diagram

49.2.13.3 State diagrams



Figure 49-14—Transmit state diagram



Figure 49-15—Receive state diagram

#### Insert 49.2.13.3.1 at the end of 49.2.13.3

# 49.2.13.3.1 LPI state diagrams

A PCS which supports the EEE capability shall implement the LPI transmit and receive processes as shown in figures 49–16 and 49–17. The transmit LPI state diagram controls tx\_mode which disables the transmitter when it is set to QUIET. The receive LPI state diagram controls block\_lock during LPI and synchronizes the receive state diagram with the end of the LPI.

reset

TX\_ACTIVE

TX\_SLEEP

TX QUIET

TX\_ALERT

TX\_REFRESH

 $tx_mode \Leftarrow DATA$ 

Start tx\_tr\_timer

 $tx_mode \Leftarrow QUIET$ 

Start one\_us\_timer

T TYPE(tx raw) = LI

one\_us\_timer\_done

Start tx\_tq\_timer

Start tx\_ts\_timer

 $tx\_mode \Leftarrow DATA$ scrambler\_bypass ←

FALSE

 $T_TYPE(tx_raw) = LI$ 

T\_TYPE(tx\_raw) = LI

 $(T_TYPE(tx_raw) = LI *$ 

tx\_tq\_timer\_done) +

T\_TYPE(tx\_raw) ≠ LI

T\_TYPE(tx\_raw) = LI \*

tx\_tr\_timer\_done \*

!scr\_bypass\_enable

T\_TYPE(tx\_raw) = LI \*

tx\_tr\_timer\_done \*

scr\_bypass\_enable

tx\_ts\_timer\_done



Figure 49-16—LPI Transmit state diagram



Figure 49–17—LPI Receive state diagram

Following a period of LPI, the receiver is required to achieve block synchronization within the wakeup time specified (See Figure 49–17). The implementation of the block synchronization state diagram should use techniques to ensure that block lock is achieved with minimal numbers of slip attempts. When the Clause 74 FEC is enabled, the receiver may use the knowledge that the link partner's transmitter will bypass the scrambler as part of the wake sequence. The idle sequence following this event will form a fixed pattern for the duration of the wake period.

The LPI functions shall use timer values for these state diagrams as shown in Table 49–2 for transmit and Table 49–3 for receive.

Table 49–2—Transmitter LPI timing parameters

| Parameter       | Description                                                                       | Value   | Units |
|-----------------|-----------------------------------------------------------------------------------|---------|-------|
| $T_{SL}$        | Local Sleep Time from entering TX_SLEEP state to transmit disable                 | 5 ±1%   | μs    |
| T <sub>QL</sub> | Local Quiet Time from Transmitter disabled to start of TX_REFRESH state           | 1.7 ±1% | ms    |
| $T_{UL}$        | Local Refresh Time from start of TX_REFRESH state, when scr_bypass_enable = FALSE | 16 ±1%  | μs    |
| $T_{UL}$        | Local Refresh Time from start of TX_REFRESH state, when scr_bypass_enable = TRUE  | 14 ±1%  | μs    |
| T <sub>WL</sub> | Local Wake Time from LPI de-asserted to TX_ACTIVE state                           | 11 ±1%  | μs    |

Table 49–3—Receiver LPI timing parameters

| Parameter        | Description                                                                                                       | Min | Max | Units |
|------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| $T_{QR}$         | The time the receiver waits for signal detect while in the RX_SLEEP and RX_QUIET states before asserting rx_fault | 2   | 3   | ms    |
| $T_{WR}$         | Time to wake remote link partner's receiver. (when scr_bypass_enable = FALSE)                                     | 26  | 27  | μs    |
| $T_{WR}$         | Time to wake remote link partner's receiver. (when scr_bypass_enable = TRUE)                                      | 29  | 30  | μs    |
| T <sub>WTF</sub> | Wake time fault recovery time                                                                                     |     | 1   | ms    |

#### Change 49.2.14.1 for LPI status:

# 49.2.14.1 Status

#### PCS\_status:

Indicates whether the PCS is in a fully operational state. It is only TRUE if block\_lock is TRUE and hi\_ber is FALSE. This status is reflected in MDIO register 3.32.12. A latch low view of this status is reflected in MDIO register 3.1.2 and a latch high of the inverse of this status, Receive fault, is reflected in MDIO register 3.8.10.

#### block lock:

Indicates the state of the block\_lock variable. This status is reflected in MDIO register 3.32.0. A latch low view of this status is reflected in MDIO register 3.33.15.

### hi ber:

Indicates the state of the hi\_ber variable. This status is reflected in MDIO register 3.32.1. A latch high view of this status is reflected in MDIO register 3.33.14.

#### Rx LPI indication:

For EEE capability, this variable indicates the current state of the receive LPI function. This flag is set to TRUE (register bit set to one) when the LPI receive state diagram is in any state other than RX\_ACTIVE. This status is reflected in MDIO register 3.1.8. A latch high view of this status is reflected in MDIO register 3.1.10 (Rx LPI received).

# Tx LPI indication:

For EEE capability, this variable indicates the current state of the transmit LPI function. This flag is set to TRUE (register bit set to one) when the LPI transmit state diagram is in any state other than TX\_ACTIVE. This status is reflected in MDIO register 3.1.9. A latch high view of this status is reflected in MDIO register 3.1.11 (Tx LPI received).

# 49.3 Protocol implementation conformance statement (PICS) proforma for Clause 49, Physical Coding Sublayer (PCS) type 10GBASE-R<sup>2</sup>

Insert the following row into table 49.3.3:

# 49.3.3 Major Capabilities/Options

| Item       | Feature               | Subclause | Value/Comment | Status   | Support           |
|------------|-----------------------|-----------|---------------|----------|-------------------|
| <u>LPI</u> | Implementation of LPI | 49.2.4.4  |               | <u>O</u> | Yes [ ]<br>No [ ] |

Insert the new subclause 49.3.6.6 after 49.3.6.5 for LPI functions:

# 49.3.6.6 LPI functions

| Item  | Feature                                                               | Subclause   | Value/Comment                                       | Status | Support           |
|-------|-----------------------------------------------------------------------|-------------|-----------------------------------------------------|--------|-------------------|
| LP-01 | Insertion and deletion of LPIs in groups of 4                         | 49.2.4.7    |                                                     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-02 | Unscrambled data transmitted when scrambler_bypass = TRUE             | 49.2.6      |                                                     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-03 | Scrambler continues to operate as normal when scrambler_bypass = TRUE | 49.2.6      |                                                     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-04 | scr_bypass_enable = TRUE<br>when FEC is in use                        | 49.2.13.2.2 |                                                     | LPI:M  | Yes [ ]<br>No [ ] |
| LP-05 | Transmit state diagrams                                               | 49.2.13.3   | Support additions to Figure 49–14 for LPI operation | LPI:M  | Yes [ ]<br>No [ ] |
| LP-06 | Receive state diagrams                                                | 49.2.13.3   | Support additions to Figure 49–15 for LPI operation | LPI:M  | Yes [ ]<br>No [ ] |
| LP-07 | LPI transmit state diagrams                                           | 49.2.13.3.1 | Meets the requirements of Figure 49–16              | LPI:M  | Yes [ ]<br>No [ ] |
| LP-08 | LPI receive state diagrams                                            | 49.2.13.3.1 | Meets the requirements of Figure 49–17              | LPI:M  | Yes [ ]<br>No [ ] |
| LP-09 | LPI transmit timing                                                   | 49.2.13.3.1 | Meets the requirements of Table 49–2                | LPI:M  | Yes [ ]<br>No [ ] |
| LP-10 | LPI receive timing                                                    | 49.2.13.3.1 | Meets the requirements of Table 49–3                | LPI:M  | Yes [ ]<br>No [ ] |

<sup>&</sup>lt;sup>2</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 51. Physical Medium Attachment (PMA) sublayer, type Serial

Change Figure 51–3 for EEE signals across XSBI.



Figure 51–3—XSBI reference diagram

Insert primitives into 51.2 and add subclauses 51.2.4 through 51.2.6 after 51.2.3

#### **51.2 PMA Service Interface**

PMA RXMODE.request(rx mode)

PMA\_TXMODE.request(tx\_mode)

PMA\_ENERGY.indication(energy\_detect)

#### 51.2.4 PMA\_RXMODE.request

This primitive is generated by the PCS Receive Process for EEE capability to indicate when the PMA and PMD receive functions may go into a low power mode, see 49.3.6.6. Without EEE capability, the primitive is never invoked and the PMA behaves as if rx mode = DATA.

# 51.2.4.1 Semantics of the service primitive

PMA\_RXMODE.request(rx\_mode)

The rx\_mode parameter takes on one of two values: QUIET or DATA.

# 51.2.4.2 When generated

The PCS generates this primitive to indicate the low power mode of the receive path.

# 51.2.4.3 Effect of receipt

When received the PMA is configured appropriately for the indicated state and the value is propagated to PMD\_RX\_MODE.request(rx\_mode). When rx\_mode is DATA the PMA operates normally. When rx\_mode is QUIET, the PMA may go into a low power mode.

#### 51.2.5 PMA\_TXMODE.request

This primitive is generated by the PCS Receive Process for EEE capability to indicate when the PMA and PMD transmit functions may go into a low power mode and to disable the PMD transmitter, see 49.3.6.6. Without EEE capability, the primitive is never invoked and the PMA behaves as if tx\_mode = DATA.

#### 51.2.5.1 Semantics of the service primitive

PMA\_TXMODE.request(tx\_mode)

The tx\_mode parameter takes on one of three values: QUIET, ALERT or DATA.

# 51.2.5.2 When generated

The PCS generates this primitive to indicate the low power mode of the transmit path.

# 51.2.5.3 Effect of receipt

When received the PMA is configured appropriately for the indicated state and the value is propagated to PMD\_TX\_MODE.request(tx\_mode). When tx\_mode is DATA the PMA operates nomally. When tx\_mode is QUIET, the PMA may go into a low power mode. When tx\_mode is ALERT, the PMA operation is not defined.

# 51.2.6 PMA\_ENERGY.indicate

This primitive is sent by the PMA to its client to indicate the status of the receive process for EEE capability. PMA\_ENERGY.indication is generated by the PMA receive process to propagate the energy detection indication from the PMD to the PMA client.

#### 51.2.6.1 Semantics of the service primitive

PMA ENERGY.indication(energy detect)

The energy detect parameter is boolean and reflects the state of the SIGNAL OK received from the PMD.

# 51.2.6.2 When generated

The PMA generates this primitive whenever there is a change in the value of the energy detect parameter.

# 51.2.6.3 Effect of receipt

The effect of receipt of this primitive by the client is unspecified by the PMA sublayer.

Insert new optional signals into 51.4.2

# 51.4.2 Optional Signals

#### energy detect

If the optional Energy Efficient Ethernet (EEE) function is supported (see Clause 78) then the XSBI interface includes energy\_detect as described in 51.8a.

#### rx quiet

If the optional EEE function is supported (see Clause 78) then the XSBI interface includes rx\_quiet as described in 51.8a.

#### tx quiet

If the optional EEE function is supported (see Clause 78) then the XSBI interface includes tx\_quiet as described in 51.8a.

#### Insert 51.8a after 51.8 to define additional signals required for LPI

#### 51.8a Support for EEE (optional)

If the EEE capability is supported (see Clause 78) then the interface with the PCS sublayer (or FEC sublayer) shall include rx\_quiet and tx\_quiet to control power states in lower sublayers and energy\_detect that indicates whether the PMD sublayer has detected a signal at the receiver.

#### 51.8a.1 Interface variables

The following variables are passed through the PMA to support EEE.

# energy\_detect

A boolean variable sent from the PMD that is set to TRUE when signal energy is detected at the receiver and is set to FALSE otherwise. This variable is derived directly from the PMD signal\_detect parameter. When PMD signal\_detect is OK, energy\_detect is TRUE; when PMD signal\_detect is FALSE.

#### rx\_quiet

A boolean variable sent from the PCS that is set to TRUE while in the RX\_QUIET state and is set to FALSE otherwise

# tx\_quiet

An boolean variable sent from the PCS that is set to TRUE when the transmitter is in the TX\_QUIET state and set to FALSE otherwise. When set to TRUE, the PMD will disable the transmitter as described in 72.6.5.

## 51.10 Protocol implementation conformance statement (PICS) proforma for Clause 51, Physical Medium Attachment (PMA) sublayer, type Serial<sup>1</sup>

Insert the following row into table 51.7.3:

## 51.10.3 Major capabilities/options

| Item       | Feature               | Subclause    | Value/Comment | Status   | Support           |
|------------|-----------------------|--------------|---------------|----------|-------------------|
| <u>LPI</u> | Implementation of LPI | <u>51.8a</u> |               | <u>O</u> | Yes [ ]<br>No [ ] |

Insert the new subclause 51.10.4.5 after 51.10.4.4 for LPI functions:

## **51.10.4.5 LPI functions**

| Item  | Feature                                       | Subclause | Value/Comment | Status | Support           |
|-------|-----------------------------------------------|-----------|---------------|--------|-------------------|
| LP-01 | Additional interface variables to support LPI | 51.8a.1   |               | LPI:M  | Yes [ ]<br>No [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 55. Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 10GBASE-T

#### 55.1 Overview

## Insert the following text after the last paragraph of 55.1:

This clause also specifies 10GBASE-T Low Power Idle (LPI) as part of Energy Efficient Ethernet (EEE). This allows the PHY to enter a low power mode of operation during periods of low link utilization as described in Clause 78. PHYs with the EEE capability may also support a fast retrain mechanism.

## 55.1.1 Objectives

## Change 55.1.1. by adding item (l) at the end of the list of objectives as shown below:

## The objectives of 10GBASE-T are as follows:

- a) Support full duplex operation only
- b) Support star-wired local area networks using point-to-point links and structured cabling topologies
- c) Support a speed of 10 Gb/s at the MAC/PLS service interface
- Support copper medium from ISO/IEC 11801:2002, with appropriate augmentation as specified in 55.7
- e) Support operation over 4-connector structured 4-pair, twisted copper cabling for all supported distances and Classes
- f) Define a single 10 Gb/s PHY that would support links of up to 100 m on 4-pair balanced copper cabling as specified in 55.7
- g) Preserve the IEEE 802.3/Ethernet frame format at the MAC client service interface
- h) Preserve minimum and maximum frame size of the current IEEE 802.3 standard
- i) Support Auto-Negotiation (Clause 28)
- j) Meet CISPR/FCC Class A EMC requirements
- k) Support a BER of less than or equal to  $10^{-12}$  on all supported distances and Classes
- 1) Support a EEE capability as part of Energy Efficient Ethernet (Clause 78)

#### 55.1.3 Operation of 10GBASE-T

## Insert the following text before the last paragraph of 55.1.3

10GBASE-T PHYs optionally provide support for LPI as part of EEE (see Clause 78). This extension allows PHYs to enter an LPI mode when either the local or link partner system requests low power operation. The transmit and receive functions may enter and leave the LPI mode independently so that both symmetric and asymmetric operation is supported. While the PHY is in the LPI mode the PHY periodically transmits a refresh signal to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. An easily detectable alert signal is transmitted to signal an end to the LPI mode. The alert signal is followed by a wake signal to enable a rapid transition back to the normal operational mode.

10GBASE-T PHYs may optionally support a fast retrain mechanism. This function allows PHYs to quickly recover from link degradation without a normal 2 second retrain.

#### Change the last paragraph of 55.1.3 by inserting the sentence as shown below:

The PCS and PMA subclauses of this document are summarized in 55.1.3.1 and 55.1.3.2. <u>The EEE capability is summarized in 55.1.3.3.</u> Figure 55–3 shows the functional block diagram.

## Replace Figure 55-3 with the figure shown below

NOTE- Signals and functions shown with dashed lines are only required for the EEE capability



NOTE—The recovered\_clock arc is shown to indicate delivery of the received clock signal back to PMA TRANSMIT for loop timing.

Figure 55-3—Functional block diagram

## 55.1.3.2 Physical Medium Attachment (PMA) sublayer

The PMA sublayer may also support a fast retrain function. The fast retrain function is specified in 55.4.2.5.15.

*Insert 55.1.3.3 after 55.1.3.2 as shown below:* 

## 55.1.3.3 EEE capability

A 10GBASE-T PHY may optionally support an EEE capability. The EEE capability is a mechanism by which 10GBASE-T PHYs are able to reduce power consumption during periods of low link utilization. PHYs can enter this mode of operation after reaching PCS data mode. Each direction of the full duplex link is able to enter and exit the LPI mode independently, supporting symmetric and asymmetric LPI operation. This allows power savings when only one side of the full-duplex link is in a period of low utilization. No data frames are lost or corrupted during the transition to or from the LPI mode.

In the transmit direction the transition to the LPI transmit mode begins when the PCS transmit function detects an LPI control character in all four lanes of two consecutive transfers of TXD[31:0] that will be mapped into a single 64B/65B block. Following this event a sleep signal is transmitted by the PMA. The sleep signal is composed of LDPC frames that contain only LP IDLE 64B/65B blocks. The sleep signal indicates to the link partner that the transmit function of the PHY is entering the LPI transmit mode. Immediately after the transmission of the sleep frames the transmit function of the local PHY enters the LPI transmit mode. While the transmit function is in the LPI mode the PHY may disable data path and control logic to save additional power. Periodically the transmit function of the local PHY transmits refresh frames that are used by the link partner to update adaptive filters and timing circuits in order to maintain link integrity. The LPI mode begins with quiet signaling or with a full refresh period. Partial refreshes (defined as a refresh signal shorter than 4 LDPC frames) that immediately follow the transition to the LPI mode are replaced with quiet signaling. The quiet-refresh cycle continues until the PCS function detects IDLE characters on the XGMII. These characters signal to the PHY that the LPI transmit mode should end. The PMA Transmit function in the PHY then sends an alert message to the link partner. The alert signal begins on a LDPC frame boundary, but has no fixed relationship to the quiet/refresh cycle. The alert signal wakes the link partner from sleep. The alert signal is followed by a wake signal, composed of LDPC frames containing only IDLE 64B/65B blocks. After a short recovery time the normal operational mode is resumed.

In the receive direction the transition to the LPI mode is triggered when the PCS Receive function detects LP\_IDLE characters within received LDPC frames. This indicates that the link partner is about to enter the LPI transmit mode. Following these frames the link partner ceases transmission and begins quiet-refresh signaling. During the quiet time it is highly recommended that the local receiver power off circuits to reduce power consumption. Periodically the link partner transmits refresh frames that are used by the receiver to update adaptive coefficients and timing circuits. This quiet-refresh cycle continues until the link partner transmits the alert signal, initiating a transition back to the normal operational mode. The alert signal is detected in the PMA and signals that normal data frames will follow. The alert signal is followed by a wake signal that allows the local receiver time to prepare for the normal operational mode. The wake signal is composed of repeated IDLE 64B/65B blocks. After a short recovery time the normal operational mode is resumed.

Support for the EEE capability is advertised during Auto-Negotiation. Transitions to and from the LPI transmit mode are controlled via XGMII signaling. Transitions to and from the LPI receive mode are controlled by the link partner using sleep, alert and wake signaling.

The PCS 64B/65B Transmit state diagram in Figure 55–15 and Figure 55–15a includes additional states for EEE. The PCS 64B/65B Receive state diagram in Figure 55–16 and Figure 55–16a includes additional states for EEE. The EEE Transmit state diagram is contained in the PCS Transmit function and is specified in Figure 55–16.

4 5

6 7 8

9

10

11

12 13

14

15

16

17

18

19

20

21

22

23 24

25 26

27

28 29

30

31 32

33 34

35 36

37 38

## IEEE 802.3az Energy Efficient Ethernet Task Force May 2010 55.1.4 Signaling Change the list of objectives by inserting item l as shown below: 10GBASE-T signaling is performed by the PCS generating continuous code-group sequences that the PMA transmits over each wire pair. The signaling scheme achieves a number of objectives including: Forward error correction (FEC) coded symbol mapping for data. b) Algorithmic mapping from TXD<31:0> and TXC<3:0> to four-dimensional symbols in the transmit Algorithmic mapping from the received four-dimensional signals on the MDI port to RXD<31:0> c) and RXC<3:0> on the XGMII interface. d) Uncorrelated symbols in the transmitted symbol stream. No correlation between symbol streams traveling both directions on any pair combination. f) No correlation between symbol streams on pairs BI DA, BI DB, BI DC, and BI DD. Block framing and other control signals. g) Ability to signal the status of the local receiver to the remote PHY to indicate that the local receiver h) is not operating reliably and requires retraining. i) Ability to automatically detect and correct for pair swapping and crossover connections. Ability to automatically detect and correct for incorrect polarity in the connections. i) k) Ability to automatically correct for differential delay variations across the wire-pairs. Ability to support refresh, quiet and alert signaling during LPI operation 1) Insert the following text at the end of the last paragraph in 55.1.4 as shown below: PHYs may also support the EEE capability as described in 55.1.3.3. Transitions to the LPI mode are supported after reaching normal mode. Insert the following text at the end of the last paragraph in 55.2.2 as shown below: EEE capable PHYs additionally support the following service primitives: PMA ALERTDETECT.indication (alert detect) PCS RX LPI STATUS.request (rx lpi active) PMA LOCLPIEN.indication (loc lpi en) Replace the existing Figure 55-4 with the figure shown below.



Figure 55-4—10GBASE-T service interfaces

## 55.2.2.3.1 Semantics of the primitive

Change the tx sym vector parameter options in 55.2.2.3.1 as shown below:

PMA\_UNITDATA.request (tx\_symb\_vector)

During transmission, the PMA\_UNITDATA.request simultaneously conveys to the PMA via the parameter tx\_symb\_vector the value of the symbols to be sent over each of the four transmit pairs BI\_DA, BI\_DB, BI\_DC, and BI\_DD. For EEE capable PHYs, the vector also requests the PMA to send the ALERT signal during LPI. The tx\_symb\_vector parameter takes on the form:

SYMB\_4D A vector of four multi-level symbols, one for each of the four transmit pairs BI\_DA, BI\_DB, BI\_DC, and BI\_DD. <u>In normal operation each</u> symbol may take on one of the values in the set {-15, -13, -11, -9, -7, -5, -3, -1, 1, 3, 5, 7,

|        | 9, 11, 13, 15}. The symbols may additionally take the value 0 when zeros are to be |
|--------|------------------------------------------------------------------------------------|
|        | transmitted in the two cases: i) when PMA TXMODE indication is                     |
|        | SEND Z during PMA training ii) after data mode is reached, the transmit            |
|        | function is in the LPI transmit mode and lpi_tx_mode is QUIET                      |
| ALERT) | A vector used to indicate that the PMA should transmit the alert sequence.         |
|        | ALERT will be asserted for a time equal to 4 LDPC frames.                          |
|        |                                                                                    |

#### Insert 55.2.2.9 and 55.2.2.10 after section 55.2.2.8 as shown below:

## 55.2.2.9 PMA\_ALERTDETECT.indication

This primitive is generated by PMA Receive to indicate the status of the receive link at the local PHY when rx\_lpi\_active is TRUE. The parameter alert\_detect conveys to the PCS receive function information regarding the detection of the LPI alert signal by the PMA receive function. The criterion for setting the parameter alert\_detect is left to the implementor.

## 55.2.2.9.1 Semantics of the primitive

PMA ALERTDETECT.indication (alert detect)

The alert detect parameter can take on one of two values of the form:

DETECTED The alert signal has been reliably detected at the local receiver NOT DETECTED The alert signal at the local receiver has not been detected.

#### 55.2.2.9.2 When generated

The PMA generates PMA\_ALERTDETECT.indication messages to indicate a change in the alert\_detect status.

## 55.2.2.9.3 Effect of receipt

The effect of receipt of this primitive is specified in Clause 55.3.2.3, Figure 55–16 and Figure 55–16a.

## 55.2.2.10 PCS\_RX\_LPI\_STATUS.request

When the PHY supports the EEE capability this primitive is generated by the PCS receive function to indicate the status of the receive link at the local PHY. The parameter PCS\_RX\_LPI\_STATUS.request conveys to the PCS transmit and PMA receive functions information regarding whether the receive function is in the LPI receive mode. The parameter is generated by the Receive 64B/65B state diagram in Figure 55-16.

#### 55.2.2.10.1 Semantics of the primitive

PCS RX LPI STATUS.request (rx lpi active)

The rx lpi active parameter can take on one of two values of the form:

TRUE The receive function is in the LPI receive mode
FALSE The receive function is not in the LPI receive mode

## **55.2.2.10.2 When generated**

The PCS generates PCS\_RX\_LPI\_STATUS.request messages to indicate a change in the rx\_lpi\_active status.

## **55.2.2.10.3 Effect of receipt**

The effect of receipt of this primitive is specified in 55.3.2.3 and Figure 55–27a.

## 55.2.2.11 PMA\_LOCLPIEN.indication

This primitive indicates whether or not the Transmit PCS is able to transition to LPI. The loc\_lpi\_en variable is generated by the PMA PHY Control function and indicates whether or not the Transmit PCS may transition to TX\_L. It is passed to the PCS Transmit Control function via the PMA\_LOCLPIEN.indication primitive.

## 55.2.2.11.1 Semantics of the primitive

PMA\_LOCLPIEN.indication (loc\_lpi\_en)

## **55.2.2.11.2** When generated

The PMA PHY Control function generates PMA\_LOC\_LPIEN.indication messages continuously.

## **55.2.2.11.3 Effect of receipt**

Upon receipt of this primitive, the PCS performs its transmit function as described in 55.3.2.2.

Replace the existing Figure 55-5 with the figure shown below.



Figure 55–5—PCS reference diagram

#### 55.3.2.2 PCS Transmit function

## Insert the following text after the first paragraph in 55.3.2.2

A dashed rectangle in Figure 55–15 is used to indicate states and state transitions in the transmit process state diagram that shall be supported by PHYs with the EEE capability. PHYs without the EEE capability do not support these transitions.

## Insert the following text after the last paragraph in 55.3.2.2

After reaching the normal mode of operation, LPI-capable PHYs may enter the LPI transmit mode under the control of the MAC via the XGMII. The EEE Transmit state diagram is contained within the PCS Transmit function. The EEE capability is described in 55.3.2.2.21

## 55.3.2.2.1 Use of blocks

## Change text in 55.2.2.9.4 as shown below:

The PCS maps XGMII signals into 65-bit blocks inserted into an LDPC frame, and vice versa, using a 65B-LDPC coding scheme. The PAM2 PMA training frame synchronization allow establishment of LDPC frame and 65B boundaries by the PCS Synchronization process. Blocks and frames are unobservable and have no meaning outside the PCS. <u>During the LPI mode, LDPC frame boundaries delimit sleep, wake, refresh, quiet and alert cycles.</u> The PCS functions ENCODE and DECODE generate, manipulate, and interpret blocks and frames as provided by the rules in 55.3.2.2.6.

## 55.3.2.2.9 Idle (/I/)

Remove the existing Control Codes table (55-1) and footnotes and replace them with the table and table footnotes shown below.

Table 55–1—Control Codes

| Control character               | Notation         | XGMII<br>Control<br>codes | 10GBASE-T Control codes                    | 10GBASE-T<br>O code | 8B/10B code <sup>a</sup>                                       |
|---------------------------------|------------------|---------------------------|--------------------------------------------|---------------------|----------------------------------------------------------------|
| idle                            | /I/              | 0x07                      | 0x00                                       |                     | K28.0 or<br>K28.3 or<br>K28.5<br>without<br>D20.5 <sup>b</sup> |
| <u>LPI</u>                      | <u>/LI/</u>      | <u>0x06</u>               | <u>0x06</u>                                |                     | K28.0 or<br>K28.3 or<br>K28.5<br>with D20.5 <sup>b</sup>       |
| start                           | /S/              | 0xFB                      | Encoded by block type field                |                     | K27.7                                                          |
| terminate                       | /T/              | 0xFD                      | Encoded by block type field                |                     | K29.7                                                          |
| error                           | /E/              | 0xFE                      | 0x1E                                       |                     | K30.7                                                          |
| Sequence ordered_set            | /Q/              | 0x9C                      | Encoded by block<br>type field plus O code | 0x0                 | K28.4                                                          |
| reserved0                       | /R/ <sup>c</sup> | 0x1C                      | 0x2D                                       |                     | K28.0                                                          |
| reserved1                       |                  | 0x3C                      | 0x33                                       |                     | K28.1                                                          |
| reserved2                       | /A/              | 0x7C                      | 0x4B                                       |                     | K28.3                                                          |
| reserved3                       | /K/              | 0xBC                      | 0x55                                       |                     | K28.5                                                          |
| reserved4                       |                  | 0xDC                      | 0x66                                       |                     | K28.6                                                          |
| reserved5                       |                  | 0xF7                      | 0x78                                       |                     | K23.7                                                          |
| Signal ordered_set <sup>d</sup> | /Fsig/           | 0x5C                      | Encoded by block<br>type field plus O code | 0xF                 | K28.2                                                          |

<sup>&</sup>lt;sup>a</sup>For information only. The 8B/10B code is specified in Clause 36. Usage of the 8B/10B code for 10 Gb/s operation is specified in Clause 48.

<sup>b</sup>Use of idle and lp idle ordered set per 48.2.4.2

#### Insert 55.3.3.3.9a LP\_Idle as shown:

## 55.3.2.2.9a LP\_Idle (/LI/)

Low power idle control characters (/LI/) on the XGMII indicate that the MAC is requesting operation in the LPI transmit mode. A continuous stream of LPI characters (/LI/) is used to maintain a link in the LPI transmit mode. Idle control characters (/I/) are used to transition from the LPI transmit mode to the normal mode. EEE compliant PHYs respond to the LPI XGMII control characters using the procedure outlined in 55.1.3.3. LPI characters may be added or deleted by the PCS to adapt between clock rates. /LI/ insertion and deletion shall occur in groups of 4. /LI/s may be added following low power idle characters. They shall not be added while data is being received.

If EEE is not supported, then /LI/ is not a valid control character.

Insert text shown as a new subclause 55.3.2.2.21 after the existing subclause 55.3.2.2.20:

## 55.3.2.2.21 EEE capability

The optional 10GBASE-T EEE capability allows compliant PHYs to transition to an LPI mode of operation when link utilization is low.

EEE compliant PHYs shall implement the EEE transmit state diagram, shown in Figure 55–16, within the PCS.

When PCS Reset is asserted the state diagram enters the TX NORMAL state.

When a complete 64B/65B block of LPI characters is generated by the PCS transmit function, the PHY transmits the sleep signal to indicate to the link partner that it is transitioning to the LPI transmit mode. If the sleep signal begins on an LDPC frame boundary, then it contains 9 full LDPC frames each composed entirely of 65B LDPC-encoded LP\_IDLE blocks. If the sleep signal does not begin on an LDPC frame boundary, then it contains one LDPC frame partially composed of LP\_IDLE blocks followed by 9 LDPC frames fully composed of LP\_IDLE blocks.

Following the transmission of the sleep signal, quiet/refresh signaling begins, as described in 55.3.4a.

After the sleep signal is transmitted LP\_IDLE characters shall be input to the PCS scrambler continuously until the PCS Transmit Function exits the LPI transmit mode.

While the PMA asserts SEND\_N, the lpi\_tx\_mode variable shall control the transmit signal through the PMA\_UNITDATA.request primitive as described below:

When the PHY is not in the PCS Data state the lpi tx mode variable is ignored.

When the lpi\_tx\_mode variables takes the value NORMAL and the PMA asserts SEND\_N the PCS passes coded data to the PMA via the PMA\_UNITDATA.request primitive as described in 55.3.2.2.

<sup>&</sup>lt;sup>c</sup>The codes for /A/, /K/, and /R/ are used on the XAUI interface to signal idle. They are not present on the XGMII when no errors have occurred, but certain bit errors cause the XGXS to send them on the XGMII.

<sup>&</sup>lt;sup>d</sup>Reserved for INCITS T11 Fibre Channel use.

When the lpi\_tx\_mode variable takes the value QUIET and the PMA asserts SEND\_N the PCS passes zeros to the PMA through the PMA\_UNITDATA.request primitive.

When the lpi\_tx\_mode variable takes the value REFRESH\_A and the PMA asserts SEND\_N the PCS passes the PMA training signal to the PMA on pair A, to allow both the local and remote PHY to refresh adaptive filters and timing loops. The PCS passes zeros to all other pairs in this condition. REFRESH B, REFRESH C and REFRESH D operate in a analogous manner for the other pairs.

When the lpi\_tx\_mode variables takes the value ALERT and the PMA asserts SEND\_N the PCS passes the ALERT vector to the PMA.

The quiet-refresh cycle is repeated until LP\_IDLE codewords are no longer detected at the XGMII. These characters indicate that the local system is requesting a transition back to the normal operational mode. Following this event, the PMA\_UNITDATA.request message is set to the value ALERT. The alert signal is not synchronized with respect to the refresh/quiet cycle but shall be synchronized so that the alert signal from the PMA begins on a LDPC frame boundary.

The PHY will also transition back to the normal operation mode if an error condition occurs. This error condition is defined as the detection of any characters other than LP IDLE or IDLE at the XGMII.

After the alert signal the PCS completes the transition from LPI mode to normal mode by sending a wake signal containing lpi\_wake\_time LDPC frames composed of IDLE 64B/65B blocks.

lpi\_wake\_time is a fixed parameter that is defined as 9 LDPC frames as shown in Table 55–1a below. The maximum PHY wake time, lpi\_wake\_timer, is 7.36us (lpi\_wake\_timer= $T_{w\_phy}$  as defined by Clause 78), which occurs only when wake is requested before sleep has been transmitted. Typically, wake will be requested after the sleep signal is transmitted and in this case the maximum PHY wake time value is 4.48 µs.

 lpi\_wake\_time
 lpi\_wake\_timer when wake starts before sleep signal is complete
 lpi\_wake\_timer when wake starts after sleep signal is complete

 (frames)
 (frames)
 (μs)
 (frames)
 (μs)

 9
 23
 7.36
 14
 4.48

Table 55-1a-LPI wake time

## 55.3.2.3 PCS Receive function

#### *Insert the following text after the existing text in 55.3.2.3:*

PHYs with the EEE capability support transition to the LPI mode when the PHY has successfully completed training and loc\_lpi\_en is TRUE. Transitions to and from the LPI mode are allowed to occur independently in the transmit and receive functions. The PCS receive function is responsible for detecting transitions to and from the LPI receive mode and indicating these transitions using signals defined in 55.2.2.

The link partner signals a transition to the LPI mode of operation by transmitting 9 LDPC frames composed entirely of 64B/65B blocks of /LI/. When blocks of /LI/ are detected at the output of the 64B/65B decoder, rx\_lpi\_active is asserted by the PCS receive function and the /LI/ character is continuously asserted at the receive XGMII. These frames may be preceded by a frame composed partially of /LI/ characters. After these frames the link partner begins transmitting zeros, and it is recommended that the receiver power down receive circuits to reduce power consumption. The receive function uses LDPC frame counters to maintain

synchronization with the remote PHY, and receives periodic refresh signals that are used to update coefficients so that the integrity of adaptive filters and timing loops in the PMA is maintained. LPI signaling is defined in subclause 55.3.4a. The quiet/refresh cycle continues until the PMA asserts alert\_detect to indicate that the alert signal has been reliably detected. After the alert signal the link partner transmits repeated /I/ characters, representing a wake signal. The PHY receive function sends /I/ to the XGMII for 9 LDPC frame periods and then resumes normal operation.

Insert the following subclause after the existing 55.3.4.3 subclause:

#### 55.3.4a LPI signaling

PHYs with the EEE capability have transmit and receive functions that can enter and leave the LPI mode independently. The PHY can transition to the LPI mode when the PHY has successfully completed training and loc\_lpi\_en is TRUE. The transmit function of the PHY initiates a transition to the LPI transmit mode when it generates 64B/65B blocks composed entirely of LP\_IDLE characters, as described in 55.3.2.2.21. The transmit function of the link partner signals the transition using the sleep signal. When the transmitter begins to send the sleep signal, it asserts tx\_lpi\_active and the transmit function enters the LPI transmit mode.

Within the LPI mode PHYs use a repeating quiet-refresh cycle. The first part of this cycle is known as the quiet period and lasts for a time lpi\_quiet\_time equal to 124 LDPC frame periods. The quiet period is defined in 55.3.4a.2. The second part of this cycle is known as the refresh period and lasts for a time lpi\_refresh\_time equal to 4 LDPC frame periods. The refresh period is defined in 55.3.4a.3. A cycle composed of one quiet period and one refresh period is known as a single pair LPI cycle and lasts for a time lpi\_qr\_time equal to 128 LDPC frame periods. The time taken to complete a quiet-refresh cycle for all four pairs is known as a complete LPI cycle.

lpi\_offset, lpi\_quiet\_time, lpi\_refresh\_time, lpi\_qr\_time and lpi\_allpairs\_qr\_time are timing parameters that are integer multiples of the LDPC frame period. lpi\_offset is a fixed value equal to lpi\_qr\_time/2 that is used to ensure refresh signals are appropriately offset by the link partners.



Figure 55–13a—Timing periods for LPI signals

PHYs begin the transition from the LPI receive mode when the alert signal is detected by the PMA as defined in 55.4.2.4.

## 55.3.4a.1 LPI Synchronization

To maximize power savings, maintain link integrity and ensure interoperability, LPI capable PHYs must synchronize refresh intervals during the LPI mode. The transition to PCS\_Test is used as a fixed timing reference for the link partners. Refresh signaling is derived by counting LDPC frames from the transition to PCS\_Test. An EEE capable PHY shall support loop timing and loop timing shall be enabled on the slave PHY.

As in training without the EEE capability, the master and slave signal when they will transition to PCS\_Test using the transition counter following the procedure described in 55.4.2.5.14. The transition to PCS\_Test at both master and slave shall occur immediately after the PMA training frame with a transition count of zero has been completely transmitted.

When both PHYs support the EEE capability, the slave PHY is responsible for synchronizing its PMA training frame to the master's PMA training frame during the transition to PMA\_Training\_Init\_S. The slave shall ensure that its PMA training frames are synchronized to the master's PMA training frames within 1 LDPC frame, measured at the slave MDI on pair A. In addition, the slave shall initialize its transition counter so that it transitions to PCS\_Test within 1 LDPC frame of the master PHY's transition to PCS\_Test, measured at the slave PHY's MDI on pair A. This mechanism ensures that the refresh offset is bounded to a small value at both MDI interfaces, thus ensuring there is no overlap of master and slave signals when both transmit and receive are in the low power mode.

Following the transition to PCS\_Test, the PCS counts transmitted and received LDPC frames, and uses these counters to generate refresh and pair control signals for the transmit and receive functions. The transmitted LDPC frame count is named tx\_ldpc\_frame\_cnt. The received LDPC frame count is named rx ldpc frame cnt.

The master and slave shall derive the active pair and refresh\_active signals from the LDPC frame counters as shown in Table-55–1b and Table 55–1c.

Table 55–1b—Synchronization logic derived from slave signal LDPC frame count

| Slave-side Variable      | Master-side Variable   | for master u=rx_ldpc_frame_cnt<br>for slave u=tx_ldpc_frame_cnt                                                                        |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| tx_refresh_active=true   | rx_refresh_active=true | lpi_offset - lpi_refresh_time ≤ mod(u,lpi_qr_time) < lpi_offset                                                                        |
| tx_lpi_full_refresh=true | N/A                    | lpi_offset - lpi_refresh_time = mod(u,lpi_qr_time)                                                                                     |
| tx_active_pair=PAIR_A    | rx_active_pair=PAIR_A  | lpi_offset + lpi_qr_time ≤ u < lpi_offset + 2 x lpi_qr_time                                                                            |
| tx_active_pair=PAIR_B    | rx_active_pair=PAIR_B  | lpi_offset + 2 x lpi_qr_time ≤ u < lpi_offset + 3 x lpi_qr_time                                                                        |
| tx_active_pair=PAIR_C    | rx_active_pair=PAIR_C  | $ \begin{array}{l} lpi\_offset + 3 \ x \ lpi\_qr\_time \leq u < 4 \ x \\ lpi\_qr\_time \ OR \\ 0 \leq u < lpi\_offset \\ \end{array} $ |
| tx_active_pair=PAIR_D    | rx_active_pair=PAIR_D  | lpi_offset ≤ u < lpi_offset + lpi_qr_time                                                                                              |

Table 55-1c—Synchronization logic derived from master signal LDPC frame count

| Slave-side Variable                           | Master-side Variable     | for master v=tx_ldpc_frame_cnt<br>for slave v=rx_ldpc_frame_cnt       |
|-----------------------------------------------|--------------------------|-----------------------------------------------------------------------|
| rx_refresh_active=true tx_refresh_active=true |                          | lpi_quiet_time ≤ mod(v,lpi_qr_time)                                   |
| N/A                                           | tx_lpi_full_refresh=true | lpi_quiet_time = mod(v,lpi_qr_time)                                   |
| rx_active_pair=PAIR_A                         | tx_active_pair=PAIR_A    | $0 \le v < lpi\_qr\_time$                                             |
| rx_active_pair=PAIR_B                         | tx_active_pair=PAIR_B    | $lpi\_qr\_time \le v < 2 x lpi\_qr\_time$                             |
| rx_active_pair=PAIR_C                         | tx_active_pair=PAIR_C    | $2 \text{ x lpi\_qr\_time} \le v < 3 \text{ x}$<br>lpi\_qr_time       |
| rx_active_pair=PAIR_D                         | tx_active_pair=PAIR_D    | $3 \times \text{lpi\_qr\_time} \le v < 4 \times \text{lpi\_qr\_time}$ |

## 55.3.4a.2 Quiet period signaling

During the quiet period the transmitters on all four pairs should be turned off. Average launch power (as measured from 28 LDPC frames after a refresh period to 28 LDPC frames before the next refresh period on the same lane) for each Transmitter shall be less than -41dBm. This requirement does not apply to the periods when the alert signal is transmitted as defined in 55.4.2.2.1.

#### 55.3.4a.3 Refresh period signaling

LPBLOCK T<64:0>

During the LPI mode 10GBASE-T PHYs use staggered, out-of-phase refresh signaling to maximize power savings. 2-level PAM refresh symbols are generated using the PMA side-stream scrambler polynomials described in 55.3.4 and exactly as is shown in Figure 55-13 with the exception that the InfoField consists of a sequence of 128 zeros. The training sequence without periodic re-initialization described in 55.3.4 shall be used during the LPI mode, with the scramblers free-running from PCS Reset. If scrambler reinitialization is used for initial training, it shall be disabled and the scramblers shall begin free-running when the PHY Control state diagram enters the PCS\_Test state.

Refresh signals shall be sent using the THP filter as described in 55.4.3.1. At the start of each refresh signal the THP feedback delay line shall be initialized with zeros.

While a transmit function is in the LPI transmit mode only one of the transmit pairs will be active during a refresh period. When tx\_symb\_vector has the value ALERT and the PHY is the master the transmitter on pair A shall be active and all other pairs shall be quiet. When tx\_symb\_vector has the value ALERT and the PHY is slave the transmitter on pair C shall be active and all other pairs shall be quiet. If lpi\_tx\_mode=REFRESH\_A and tx\_symb\_vector has the value ALERT then the alert signalling shall be transmitted in place of the refresh signalling where the signals overlap. tx\_symb\_vector for all transmit pairs that are not active shall be set to zero.

## Insert the following constant definitions after all existing constant definitions in the existing 55.3.5.2.1:

LPBLOCK\_R<71:0>
72 bit vector to be sent to the XGMII containing /LI/ in all the eight character locations.

65 bit vector to be sent to the LDPC encoder containing /LI/ in all the eight character locations. IBLOCK R<71:0>

72 bit vector to be sent to the XGMII containing /I/ in all the eight character locations. IBLOCK T<64:0>

65 bit vector to be sent to the LDPC encoder containing /I/ in all the eight character locations.

## Insert the following variable definitions after all existing variable definitions in the existing 55.3.5.2.2:

The following variables are required for PHYs that support the EEE capability:

## tx lpi active

A boolean variable that is set true when the PHY transmit function is operating in the LPI transmit mode and during transitions to and from the LPI transmit mode (i.e. at any time when the PHY is transmitting sleep, alert, wake or quiet-refresh signaling). It is set false otherwise.

#### tx lpi qr active

A boolean variable that is set true during the LPI transmit mode, when the PHY is transmitting quiet-refresh signaling. Set false otherwise.

## rx lpi active

A boolean variable that is set true when the PHY receive function is operating in the LPI receive mode and set false otherwise. The LPI receive mode begins when the sleep signal is detected and lasts until the alert signal is detected.

## tx\_lpi\_req

A boolean variable that is set true when the MAC indicates that it is requesting operation in the LPI transmit mode via the XGMII and set false otherwise.

#### alert detect

Indicates that an alert signal from the link partner has been received at the MDI or that the PHY is in LPI and the local receiver operation is not satisfactory or that the PHY is in LPI and a fast retrain is occurring. This variable will be set TRUE when the PHY detects that it has received the complete alert signal or if (rx\_lpi\_active\*(loc\_rcvr\_status = NOT\_OK + fast\_retrain\_flag = TRUE)) and is set FALSE otherwise.

## tx\_lpi\_alert\_active

A boolean variable that is set true when the PHY is transmitting ALERT signaling. Set false otherwise.

#### rx lpi wake

A boolean variable that is set true when the PHY Rx is in the WAKE state and sending IDLE to the XGMII. Set false otherwise.

## tx\_active\_pair

A variable indicating the transmit active pair during the LPI transmit mode. The variable may take the values PAIR\_A, PAIR\_B, PAIR\_C, PAIR\_D. This variable is defined in 55.3.4a.1,

## lpi tx mode

A variable indicating the signaling to be used from the PCS to the PMA across the PMA\_UNITDATA.request (tx\_symb\_vector) interface.

lpi\_tx\_mode controls tx\_symb\_vector only when tx\_mode is set to SEND\_N.

The variable is set to NORMAL when (!tx\_lpi\_active), indicating that the PCS is in the normal mode of operation and will encode code-groups from the XGMII as described in Figures 55-15 and 55-15a

The variable is set to REFRESH\_A when (tx\_lpi\_qr\_active \* (tx\_active\_pair==PAIR\_A) \* tx refresh active).

The variable is set to REFRESH B when (tx lpi qr active \* (tx active pair==PAIR B) \*

| tx_refresh active).                                                                                                                                                                | 1        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| The variable is set to REFRESH_C when (tx_lpi_qr_active * (tx_active_pair==PAIR_C) * tx_refresh active).                                                                           | 2 3      |
| The variable is set to REFRESH_D when (tx_lpi_qr_active * (tx_active_pair==PAIR_D) *                                                                                               | 4        |
| tx_refresh active).                                                                                                                                                                | 5        |
| The variable is set to QUIET when (tx_lpi_qr_active * (!tx_refresh_active + tx_lpi_initial_quiet))                                                                                 | 6        |
| The variable is set to ALERT when (tx_lpi_alert_active)                                                                                                                            | 7        |
|                                                                                                                                                                                    | 8        |
| tx_refresh_active                                                                                                                                                                  | 9        |
| A boolean value. This variable is set true following the logic described in 55.3.4a.1.                                                                                             | 10<br>11 |
| tx_lpi_full_refresh                                                                                                                                                                | 12       |
| A boolean value. This variable is set true following the logic described in 55.3.4a.1.                                                                                             | 13       |
|                                                                                                                                                                                    | 14       |
| tx_lpi_initial_quiet                                                                                                                                                               | 15       |
| A boolean value. This variable is set true when the transmit function enters the LPI transmit mode and a par-                                                                      | 16       |
| tial refresh will be replaced by quiet signaling.                                                                                                                                  | 17       |
| ldpc_frame_done                                                                                                                                                                    | 18<br>19 |
| A boolean value. This variable is set true when the final symbol of each LDPC frame is transmitted and is                                                                          | 20       |
| set false otherwise.                                                                                                                                                               | 21       |
|                                                                                                                                                                                    | 22       |
| 55.3.5.2.3 Timers                                                                                                                                                                  | 23       |
|                                                                                                                                                                                    | 24       |
| Insert 4 additional timers after the existing timer definitions in 55.3.5.2.3:                                                                                                     | 25       |
| The following timers are required for PHYs that support the EEE capability:                                                                                                        | 26<br>27 |
| lpi_tx_sleep_timer                                                                                                                                                                 | 28       |
| This timer defines the time the local transmitter sends the sleep signal to the link partner                                                                                       | 29       |
| Values: The condition lpi_tx_sleep_timer_done becomes true upon timer expiration                                                                                                   | 30       |
| Duration: This timer shall have a period equal to 9 LDPC frame periods                                                                                                             | 31       |
| lpi_tx_alert_timer                                                                                                                                                                 | 32       |
| This timer defines the time the local transmitter transmits the alert signal.                                                                                                      | 33       |
| Values: The condition lpi_tx_alert_timer_done becomes true upon timer expiration.  Duration: This timer shall have a period equal to 4 LDPC frame periods.                         | 34<br>35 |
| lpi wake timer:                                                                                                                                                                    | 36       |
| This timer defines the time the local transmitter transmits the wake signal.                                                                                                       | 37       |
| Values: The condition lpi wake timer done becomes true upon timer expiration.                                                                                                      | 38       |
| Duration: This timer shall have a period equal to lpi_wake_time LDPC frame periods.                                                                                                | 39       |
| lpi_rx_wake_timer:                                                                                                                                                                 | 40       |
| This timer defines the time the receiver sends IDLE blocks to the XGMII after the alert signal is                                                                                  | 41       |
| detected.                                                                                                                                                                          | 42<br>43 |
| Values: The condition lpi_rx_wake_timer_done becomes true upon timer expiration.  Duration: This timer shall have a period equal to lpi wake time LDPC frame periods.              | 43       |
| Duration. This time shall have a period equal to tpi_wake_time EDI e frame periods.                                                                                                | 45       |
| 55.3.5.2.4 <u>Functions</u>                                                                                                                                                        | 46       |
|                                                                                                                                                                                    | 47       |
| Change the text in subclause 55.3.5.2.4 as shown below:                                                                                                                            | 48       |
| $R\_BLOCK\_TYPE = \{C, S, T, D, E, I, LI, LII\}$                                                                                                                                   | 49       |
| When the EEE function is not supported, this This function classifies each 65 bit rx_coded vector as belonging to one of the five types (C. S. T. D. E), depending on its contents | 50<br>51 |
| as belonging to one of the five types {C, S, T, D, E} depending on its contents.  When the EEE function is supported, this function classifies each 65 bit rx coded vector as      | 52       |
| belonging to the eight types depending on its contents. A vector may simultaneously belong to the                                                                                  | 53       |

| C and I types when it contains eight valid control characters that are all /I/, but in every other case                                                                          | 1        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| the vector belongs to only one type.                                                                                                                                             | 2        |
| Values: C; The vector contains a data/ctrl header of 1 and one of the following:                                                                                                 | 3        |
| a) A block type field of 0x1E and eight valid control characters other than /E/ and / LI/.                                                                                       | 4<br>5   |
| <ul> <li>b) A block type field of 0x2D or 0x4B, a valid O code, and four valid control characters;</li> </ul>                                                                    | 6<br>7   |
| c) A block type field of 0x55 and two valid O codes.                                                                                                                             | 8        |
| S; The vector contains a data/ctrl header of 1 and one of the following:                                                                                                         | 9        |
| a) A block type field of 0x33 and four valid control characters;                                                                                                                 | 10       |
| b) A block type field of 0x66 and a valid O code;                                                                                                                                | 11       |
| c) A block type field of 0x78.                                                                                                                                                   | 12       |
| T; The vector contains a data/ctrl header of 1, a block type field of 0x87, 0x99, 0xAA,                                                                                          | 13       |
| 0xB4, 0xCC, 0xD2, 0xE1 or 0xFF and all control characters are valid.                                                                                                             | 14       |
| D; The vector contains a data/ctrl header of 0.                                                                                                                                  | 15       |
| I; If the optional LPI function is supported then the I type is a special case of the C type                                                                                     | 16       |
| where the vector contains a data/ctrl header of 1, a block type field of 0x1e, and                                                                                               | 17       |
| eight control characters of /I/.                                                                                                                                                 | 18       |
| LI: If the optional LPI function is supported then the LI type occurs when the vector con-                                                                                       | 19       |
| tains a data/ctrl header of 1, a block type field of 0x1e, and eight control characters                                                                                          | 20       |
| of /LI/.                                                                                                                                                                         | 21       |
| LII: If the optional EEE function is supported then the LII type occurs when the vector                                                                                          | 22       |
| contains a data/ctrl header of 1, a block type field of 0x1E, and one of the following:  a) four control characters of /LI/ followed by four control characters of /I/;          | 23<br>24 |
| b) four control characters of /I/ followed by four control characters of /LI/                                                                                                    | 25       |
| E; The vector does not meet the criteria for any other value.                                                                                                                    | 26       |
| A valid control character is one containing a 10GBASE-T control code specified in Table 55–1. A                                                                                  | 27       |
| valid O code is one containing an O code specified in Table 55–1.                                                                                                                | 28       |
| R TYPE(rx coded<64:0>)                                                                                                                                                           | 29       |
| Returns the R_BLOCK_TYPE of the rx_coded<64:0> bit vector.                                                                                                                       | 30       |
| R_TYPE_NEXT                                                                                                                                                                      | 31       |
| Prescient end of packet check function. It returns the R_BLOCK_TYPE of the                                                                                                       | 32       |
| rx_coded vector immediately following the current rx_coded vector.                                                                                                               | 33       |
| T_BLOCK_TYPE = {C, S, T, D, E, I, LI, LII}                                                                                                                                       | 34       |
| When the EEE function is not supported, this This function classifies each 72-bit tx_raw vector as belonging to one of the five types {C, S, T, D, E} depending on its contents. | 35<br>36 |
| When the EEE function is supported, this function classifies each 72-bit tx_raw vector as belong-                                                                                | 37       |
| ing to the eight types depending on its contents. A vector may simultaneously belong to the C and                                                                                | 38       |
| I types when it contains eight valid control characters that are all /I/, but in every other case the                                                                            | 39       |
| vector belongs to only one type.                                                                                                                                                 | 40       |
| Values: C; The vector contains one of the following:                                                                                                                             | 41       |
| a) eight valid control characters other than /O/, /S/, /T/, and/E/ and /LI/;                                                                                                     | 42       |
| b) one valid ordered_set and four valid control characters other than /O/, /S/ and /T/;                                                                                          | 43       |
| c) two valid ordered sets.                                                                                                                                                       | 44       |
| S; The vector contains an /S/ in its first or fifth character, any characters before the S                                                                                       | 45       |
| character are valid control characters other than /O/, /S/ and /T/ or form a valid                                                                                               | 46       |
| ordered_set, and all characters following the /S/ are data characters.                                                                                                           | 47       |
| T; The vector contains a /T/ in one of its characters, all characters before the /T/ are data                                                                                    | 48       |
| characters, and all characters following the /T/ are valid control characters other                                                                                              | 49       |
| than /O/, /S/ and /T/. D; The vector contains eight data characters.                                                                                                             | 50<br>51 |
| I; If the optional LPI function is supported then the I type is a special case of the C type                                                                                     | 52       |
| where the vector contains eight control characters of /I/.                                                                                                                       | 53       |
| <del></del>                                                                                                                                                                      | 54       |
|                                                                                                                                                                                  |          |

- LI: If the optional EEE function is supported then the LI type occurs when the vector contains eight control characters of /LI/.
- LII: If the optional EEE function is supported then the LII type occurs when the vector contains one of the following:
  - a) four control characters of /LI/ followed by four control characters of /I/;
  - b) four control characters of /I/ followed by four control characters of /LI/
- E; The vector does not meet the criteria for any other value.

A tx\_raw character is a control character if its associated TXC bit is asserted. A valid control character is one containing an XGMII control code specified in Table 55–1. A valid ordered\_set consists of a valid /O/ character in the first or fifth characters and data characters in the three characters following the /O/. A valid /O/ is any character with a value for O code in Table 55–1.

#### 55.3.5.2.5 . Counters

## Insert the following text after the existing text in subclause 55.3.5.2.5:\

The following counters are required for PHYs that support the EEE capability:

tx ldpc frame cnt

An integer value that counts transmit LDPC frame periods. The counter is reset when the first symbol of the first LDPC frame crosses the MDI on pair A in the transmit direction after initial training. It is incremented after the last symbol of each transmitted LDPC frame.  $tx_ldpc_frame_cnt$  is reset to 0 when  $tx_ldpc_frame_cnt = lpi_lqr_tane_x = lpi_lqr_tane$ 

rx ldpc frame cnt

An integer value that counts receive LDPC frame periods. The counter is reset when the first symbol of the first LDPC frame crosses the MDI on pair A in the receive direction after initial training. It is incremented after the last symbol of each received LDPC frame. rx\_ldpc\_frame\_cnt is reset to 0 when rx\_ldpc\_frame\_cnt = lpi\_qr\_time x 4.

lpi rxw err cnt

An integer value that counts the number of receive wake on error conditions. lpi\_rxw\_err\_cnt is reset to zero during PCS\_Test. The counter is reflected in register 3.22 (see 45.2.3.9b).

## 55.3.5.4 State diagrams

## Change the third paragraph of the existing text in 55.3.5.4 as shown below:

The 64B/65B Receive state diagram shown in Figure 55-16 controls the encoding of 65B transmitted blocks. It makes exactly one transition for each 65B receive block processed except for the transition from RX\_WE to RX E which occurs immediately after the RX WE processes are complete.

## Change the last paragraph of the existing text in 55.3.5.4 as shown below:

The PCS shall perform the functions of LFER Monitor, Transmit, and Receive as specified in these state diagrams. The PCS shall not perform the LFER Monitor function during LPI receive operation from the time that the PCS 64B/65B Receiver enters the state RX L, until the state RX W is exited.

## Insert the following text at the end of the existing text in 55.3.5.4:

States and transitions surrounded by dashed rectangles indicate requirements for 10GBASE-T EEE-capable implementations.

## Replace figures 55-14, 55-15 and 55-16 and Insert figures 55-15a, 55-16a and 55-16b as shown below:



Figure 55-14—LFER monitor state diagram

•



Copyright © 2010 IEEE. All rights reserved. This is an unapproved IEEE Standards draft, subject to change.

NOTE- This figure is mandatory for PHYs with the EEE capability



Figure 55–15a—PCS 64B/65B Transmit state diagram part b)



Figure 55-16—PCS 64B/65B Receive state diagram, part a)



Figure 55-16a—PCS 64B/65B Receive state diagram, part b)



Figure 55–16b—EEE transmit state diagram

## 55.4 Physical Medium Attachment (PMA) sublayer

## 55.4.1 PMA functional specifications

Replace Figure 55-17 with the figure shown below



Figure 55-17 -- PMA reference diagram

NOTE—The recovered clock arc is shown to indicate delivery of the recovered clock signal back to PMA TRANSMIT for loop timing.

## 55.4.2.2 PMA Transmit function

#### Change text in 55.4.2.2 PMA Transmit function as shown below:

The PMA Transmit function comprises four synchronous transmitters to generate four pulse-amplitude modulated signals on each of the four pairs BI\_DA, BI\_DB, BI\_DC, and BI\_DD. While send\_fail is FALSE and ALERT is not indicated by tx\_symb\_vector then PMA transmit shall continuously transmit onto the MDI pulses modulated by the symbols given by tx\_symb\_vector[BI\_DA], tx\_symb\_vector[BI\_DB], tx\_symb\_vector[BI\_DC], and tx\_symb\_vector[BI\_DD], respectively after processing with the THP, optional transmit filtering, digital to analog conversion (DAC) and subsequent analog filtering. When ALERT is indicated by tx symb vector the alert signal is transmitted as specified in 55.4.2.2.1. When

send\_fail is TRUE the link failure signal is transmitted as specified in 55.4.2.2. The four transmitters shall be driven by the same transmit clock, TX\_TCLK. The signals generated by PMA Transmit shall follow the mathematical description given in 55.4.3.1, and shall comply with the electrical specifications given in 55.5.

When the PMA\_CONFIG.indication parameter config is MASTER, for both normal and lower-power operation, the PMA Transmit function shall continuously source TX\_TCLK from a local clock source while meeting the transmit jitter requirements of 55.5.3.3. The MASTER/SLAVE relationship may include loop timing. If loop timing is implemented and the PMA\_CONFIG.indication parameter config is SLAVE, the PMA Transmit function shall source TX\_TCLK from the recovered clock of 55.4.2.7 while meeting the jitter requirements of 55.5.3.3. If loop timing is not implemented, the SLAVE PHY transmit clocking is identical to the MASTER PHY transmit clocking. A EEE capable PHY shall operate with loop timing when configured as SLAVE.

## Insert the following text after the existing text in 55.4.2.2 PMA Transmit function:

EEE capable PHYs shall implement a PMA Transmit function that generates the alert signal as defined in 55.4.2.2.1. PHYs that support the fast retrain capability shall implement a PMA Transmit function that generates the link failure signal as defined in 55.4.2.2.2. If ALERT is indicated by tx\_symb\_vector at the same time as send fail is TRUE then link failure signaling is transmitted.

Insert new subclauses 55.4.2.2.1 and 55.4.2.2.2 after the existing text in 55.4.2.2 PMA Transmit function as shown below:

## 55.4.2.2.1 Alert signal

PHYs that support the optional EEE capability will transmit the following PAM2 sequence when the PMA\_UNITDATA.request parameter is set to ALERT. The alert signal is sent for a total of 4 LDPC frames and begins on a LDPC frame boundary. The alert signal is transmitted without THP filtering. The alert signal is transmitted on pair A when the PHY operates as a MASTER. The alert signal is transmitted on pair C when the PHY operates as a SLAVE. All other pairs transmit quiet as described in subclause 55.3.4a.

When the PMA\_CONFIG.indication parameter config is MASTER the alert signal is composed of 7 repetitions of the following 128 symbol PAM2 sequence, followed by 128 zero symbols.

xPR Master = -9 \_9 \_9 \_9 -9

When the PMA\_CONFIG.indication parameter config is SLAVE the alert signal is composed of 7 repetitions of the following 128 symbol PAM2 sequence, followed by 128 zero symbols.

xPR Slave = -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 -9 

The alert signal is followed by a wake signal composed of repeated IDLE characters encoded using the 64B/65B encoding technique. At the start of the wake signal all THP feedback delay lines are initialized with zeros.

## 55.4.2.2.2 Link failure signal

PHYs that support the fast retrain capability transmit the link failure signal under the control of the Fast Retrain state diagram. The link failure signal indicates to the link partner that a link failure has been detected and that the link partners should begin the fast retrain procedure.

The link failure signal is sent for 4 LDPC frames and begins on a LDPC frame boundary. The link failure signal is transmitted without THP filtering. The link failure signal is transmitted on pair A when the PHY operates as a MASTER. The link failure signal is transmitted on pair C when the PHY operates as a SLAVE. All other pairs transmit quiet as described in subclause 55.3.4a.

When the PMA\_CONFIG.indication parameter config is MASTER the link failure signal is composed of 7 repetitions of the following 128 symbol PAM2 sequence, followed by 128 zero symbols.

$$xFR_Master = xPR_Master \times -1$$

When the PMA\_CONFIG indication parameter config is SLAVE the link failure signal is composed of 7 repetitions of the following 128 symbol PAM2 sequence, followed by 128 zero symbols.

```
xFR Slave = xPR Slave \times -1
```

Change the text in 55.4.2.4 as shown below:

## 55.4.2.4 PMA Receive function

The PMA Receive function uses the scr\_status parameter and the state of the equalization, cancellation, and estimation, and LPI functions to determine the quality of the receiver performance, and generates the loc\_rcvr\_status variable accordingly. The precise algorithm for generation of loc\_rcvr\_status is implementation dependent.

## Insert the following text after the existing text in 55.4.2.4:

PMA receive functions that support the optional EEE capability shall generate alert\_detect when the alert signal is detected at the receiver. The PMA receive function asserts alert\_detect after the entire alert signal (3.5 LDPC frame periods of the xpr\_master or xpr\_slave sequence and 0.5 frames of silence) has been detected. The alert signal is specified in 55.4.2.2.1. The criterion used to generate alert\_detect is left to the implementor.

PHYs that support the fast retrain capability shall set link\_fail\_detect to TRUE when the link failure signal is reliably detected at the receiver. The PMA receive function asserts link\_fail\_detect after the entire link failure signal (3.5 LDPC frame periods of the xfr\_master or xfr\_slave sequence and 0.5 frames of silence) has been detected. The link failure signal is specified in 55.4.2.2.2. The criterion used to generate link\_fail\_detect is left to the implementor. It is highly recommended that the generation of link\_fail\_detect is qualified with repeated errored frames at the LDPC decoder output.

#### 55.4.2.5.14 Startup sequence

## Change the text in the eighth paragraph of 55.4.2.5.14 as shown below:

In SLAVE mode, PHY Control transitions to the PMA\_Training\_Init\_S state only after the SLAVE PHY acquires timing, converges its equalizers, acquires its descrambler state and sets loc\_SNR\_margin=OK. The SLAVE shall respond using the fixed PBO transmit power level, PBO=4 (corresponding to a power backoff of 8dB). For PHYs with the EEE capability, further requirements for this transition are described in 55.3.4a.1.

## Change the text in the fifteenth paragraph of 55.4.2.5.14 as shown below:

After the PHY completes successful training and establishes proper receiver operations, PCS Transmit conveys this information to the link partner via transmission of the parameter InfoField value loc\_rcvr\_status. The link partner's value for loc\_rcvr\_status is stored in the local device parameter rem\_rcvr status. When the condition loc\_rcvr\_status=OK and rem\_rcvr\_status=OK is satisfied, each PHY announces a transition to the PCS\_Test (trans\_to\_PCS\_Test=1) and start the transition counter as described in 55.4.5.1. For PHYs with the EEE capability, further requirements for this transition are described in 55.3.4a.1.

## Insert the following text after the existing text in 55.4.2.5.14:

After reaching the PCS\_Data state PHYs with the EEE capability can transition to the LPI receive mode under the control of the link partner.

## Insert a new subclause 55.4.2.5.15 after subclause 55.4.2.5.14

#### 55.4.2.5.15 Fast retrain function

PHYs that support the fast retrain capability shall implement the fast retrain state diagram shown in Figure 55–27b. PHYs may request a fast retrain by setting the variable loc\_fr\_req to TRUE. This causes the transmission of an easily-detected link failure signal specified in 55.4.2.2.2. After completing the link failure signal the PHY shall transition to the PMA\_Coeff\_Exch state and send PAM2 signaling within a time period equivalent to 9 LDPC frame periods .

After the detection of the link failure signal, a PHY shall transition to the PMA\_Coeff\_Exch state and respond with PAM2 signaling within a time period equivalent to 9 LDPC frame periods after receiving the link failure signal.

Note that reliable traffic on the transmitter may be interrupted when the local receiver requests a fast retrain.

Following the link failure signal, the two link partners transition back to the PMA\_Coeff\_Exch state and follow the training procedure described in 55.4.2.5.14, with the exception that the initial infofield countdown values are reduced as indicated in Figures 55-25 and 55-26.

To ensure interoperability the training times in Table 55–6a should be observed during the fast retrain.

Table 55-6a—Recommended fast retrain sequence timing

| State                 | Recommended maximum time (ms) |
|-----------------------|-------------------------------|
| PMA_Coeff_Exch state  | 20                            |
| PMA_Fine_Adjust state | 10                            |

#### 55.4.2.6a Refresh Monitor function

#### Insert the following subclause after subclause 55.4.2.6

The Refresh monitor is required for PHYs which support the EEE capability. The Refresh monitor operates when the PHY is the low power receive mode. The Refresh monitor shall comply with the state diagram of Figure 55–16a. The function forces a link retrain if a refresh signal is not reliably detected within a moving time window equivalent to 50 complete quiet-refresh cycles (nominally equal to 8.192 ms), when the PHY is in the lower power receive mode.

## 55.4.4 Automatic MDI/MDI-X configuration

## Insert the following text after the existing text in 55.4.4:

For EEE capable PHYs, the MDI/MDIX function configuration shall apply to refresh and alert signaling. For PHYs with the fast retrain capability, the MDI/MDIX function configuration shall apply to link failure signaling.

## 55.4.5.1 State diagram variables

## Change the text in 55.4.5.1 as shown below:

#### transition count

This variable reports the value of the transition counter contained in the InfoField sent to the remote device. Transition\_count must comply with the state diagram description given in 55.4.6.2. When the message field contains a flag for a state transition, the transition counter denotes the remaining number of InfoField until the next state transition. MASTER initiates the transition to PMA\_Coeff\_Exch count with the trans\_to\_Coeff\_Exch=1 flag and a counter value of 29 (10 ms). The SLAVE responds prior to the counter reaching 26 (1 ms) with the same flag and a count value matching the MASTER. Then both PHY's transition to PMA\_Coeff\_Exch within one PMA frame. The same sequence is performed in the transition to PMA\_Fine\_Adjust state and PCS\_Test state using the trans\_to\_Fine\_Adjust=1 and trans\_to\_PCS\_Test=1 flags respectively. In EEE capable PHYs, synchronization of the PMA frames is tightly controlled as described in Clause 55.3.4a.1. When the message field does not contain a flag for a state transition, the transition counter is set to zero and ignored by the receiver.

Values:  $0 \text{ to } 2^9$ 

#### Draft Amendment to IEEE Std 802.3-2008 IEEE Draft P802.3az/D3.0 IEEE 802.3az Energy Efficient Ethernet Task Force May 2010 Insert the following variable definitions after all existing variable definitions in the existing 55.4.5.1 1 2 3 The following variables are required only for PHYs that support the EEE capability 4 5 lpi refresh detect Set TRUE when the receiver has reliably detected refresh signaling and FALSE otherwise. The 6 7 exact criteria left to the implementor. 8 9 loc lpi en Generated by the PMA PHY Control function and indicates whether or not the local PHY may tran-10 sition to TX L. It is passed to the PCS Transmit Control function via the PMA LOCLPIEN indication prim-11 itive. In the absence of the optional EEE capability, the PHY operates as if the value of this variable is 12 FALSE. 13 14 The following four variables are required only for PHYs that support the fast retrain capability: 15 16 lpi\_fr en 17 18 This variable is set to TRUE if 1.147.0 is set to 1 and fast retrain is supported. The variable is set to FALSE otherwise. 19 20 21 loc fr req Set TRUE when the receiver has detected a link failure condition and is requesting a fast retrain, set 22 FALSE otherwise. 23 24 loc fr detect 25 Set TRUE when the receiver has reliably detected the link failure signal. It is highly recommended 26 27 that loc fr detect is qualified with the reception of errored blocks at the LDPC decoder output. Set FALSE when the link failure signal is not detected. 28 29 send link fail 30 When set TRUE indicates that the PMA should send the link failure signal. When FALSE the vari-31 able has no effect. 32 33 34 fr active Set TRUE when the PHY is performing a fast retrain and set FALSE otherwise. 35 36 fast retrain flag 37 38 Set TRUE when the PHY generates or detects a fast retrain request signal and set FALSE otherwise. 39 40 55.4.5.2 Timers 41 42

#### Insert the following timer definitions after all existing variable definitions in the existing 55.4.5.2

The following timer is required only for PHYs that support the EEE capability.

lpi refresh rx timer

This timer is used to monitor link quality during the low power receive mode. If the PHY does not reliably detect reliable refresh signaling before this timer expires then a full retrain is performed. The timer has a period equal to 50 complete quiet-refresh signal periods, equivalent to 8.192ms.

The following two timers are required only for PHYs that support the fast retrain capability:

43

44

45 46 47

48

49

50 51 52

link\_fail\_sig\_timer

Determines the period of time the PHY sends the link failure signal. Has a period equal to 4 LDPC frame periods.

fr maxwait timer

Determines the period of time the PHY has to transition its PCS Control State to PCS\_Test following a fast retrain before the fast retrain is aborted and a full retrain performed. Has a period equal to 30ms.

## 55.4.5.4 Counters

## Insert the following counter definitions after all existing counter definitions in the existing 55.4.5.4

The following two counters are required only for PHYs that support the fast retrain capability:

fr tx counter

Counts the number of times the PHY initiates a fast link retrain by transmitting the link failure signal.

fr rx counter

Counts the number of times the PHY begins a fast link retrain in response to the detection of link failure signalling from the link partner.

## 55.4.6 State diagrams

## 55.4.6.1 PHY Control state diagram

Replace the existing Figure 55-24 with the new Figure 55-24 as shown below



Figure 55–24—PHY Control state diagram

## 55.4.6.2 Transition counter state diagrams

Replace the existing state diagrams Figure 55-25 and Figure 55-26, with Figure 55-25 and Figure 55-26 as shown below

FALSE



\*\* - devices with fast retrain enabled use 25

Figure 55–25—MASTER transition counter state diagram

NOTE: For

**FALSE** 



Figure 55–26—SLAVE transition counter state diagram

Insert a new subclause 55.4.6.4 after subclause 55.4.6.3, containing Figure 55-27a, as shown below

# 55.4.6.4 EEE Refresh monitor state diagram



Figure 55–27a—EEE Refresh monitor state diagram

Insert a new subclause 55.4.6.5, containing Figure 55-27b, after subclause 55.3.6.4, , as shown below

# 55.4.6.5 Fast retrain state diagram



Figure 55–27b—Fast retrain control state diagram

#### 55.5.3.5 Transmit clock frequency

#### Insert the following text after the existing text in 55.5.3.5:

When the transmitter is in the LPI transmit mode or when the receiver is in the LPI receive mode the transmitter clock short term rate of frequency variation shall be less than 0.1 ppm/second. The short term frequency variation limit shall also apply when switching to and from the LPI mode.

# 55.6 Management interfaces

10GBASE-T makes extensive use of the management functions that may be provided by the MDIO (Clause 45), and the communication and self-configuration functions provided by Auto-Negotiation (Clause 28). Additional Auto-Negotiation requirements are set forth within this subclause.

#### 55.6.1 Support for Auto-Negotiation

Change the list by adding (d) and (e) as new items in the list as shown below:

- a) To negotiate that the PHY is capable of supporting 10GBASE-T transmission.
- b) To determine the MASTER-SLAVE relationship between the PHYs at each end of the link.
- c) To determine whether the local PHY performs PMA training pattern reset.
- d) To determine whether the local PHY supports the EEE capability.
- e) To determine whether the local PHY supports the fast retrain capability

Add new rows for bits U24, U23, U22 and U21 and edit the rows for bit U19 and for the remaining reserve bits in Table 55-11 as shown below:

# Table 55–11—10GBASE-T Base and next pages bit assignments

|                                  | Extended next page (Unformatted Message C                                                                                                                                                      | ode Field)              |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| U31:U <u>25</u><br><del>21</del> | Reserved, transmit as 0                                                                                                                                                                        |                         |
| U24                              | 10GBASE-T EEE (1 = Link partner is advertising EEE capability for 10GBASE-T  0 = Link partner is not advertising EEE capability for 10GBASE-T)                                                 | Defined in 45.2.7.13a.4 |
| U23                              | 1000BASE-T EEE (1 = Link partner is advertising EEE capability for 10000BASE-T 0 = Link partner is not advertising EEE capability for 1000BASE-T)                                              | Defined in 45.2.7.13a.5 |
| U22                              | 100BASE-TX EEE (1 = Link partner is advertising EEE capability for 100BASE-TX 0 = Link partner is not advertising EEE capability for 100BASE-TX)                                               | Defined in 45.2.7.13a.6 |
| <u>U21</u>                       | Reserved                                                                                                                                                                                       |                         |
| U20                              | LD PMA training reset request (1 = Local Device requests that Link Partner reset PMA training PRBS every frame 0 = Local Device requests that Link Partner run PMA training PRBS continuously) | Defined in 45.2.7.10.5  |
| U19                              | Fast retrain ability (1 = Advertise PHY as supporting fast retrain, 0 = Advertise PHY as not supporting fast retrain) Reserved, transmit as 0                                                  | Defined in 45.2.7.10    |

# 55.10 PHY labeling

# Change the list of parameters by adding e) and f) as new items as shown below:

It is recommended that each PHY (and supporting documentation) be labeled in a manner visible to the user with at least the following parameters:

- a) Data rate capability and units thereof
- b) Power level in terms of maximum current drain (for external PHYs)
- c) Port type (i.e., 10GBASE-T)
- d) Any applicable safety warnings
- e) EEE support
- <u>f)</u> <u>Fast retrain support</u>

# 55.12 Protocol implementation conformance statement (PICS) proforma for Clause 55—Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA) sublayer and baseband medium, type 10GBASE-T

# 55.12.2 Major capabilities/options

Insert the two rows shown below as the last two rows in the table:

| Item | Feature                            | Subclause | Status | Support           | Value/Comment |
|------|------------------------------------|-----------|--------|-------------------|---------------|
| *EEE | Support of EEE capability          |           | О      | Yes [ ]<br>No [ ] |               |
| *FR  | Support of Fast Retrain capability |           | О      | Yes [ ]<br>No [ ] |               |

# 55.12.3 Physical Coding Sublayer (PCS)

Change the table in 55.12.3 as shown below:

| Item   | Feature                                                | Subclause   | Status | Support        | Value/Comment                              |
|--------|--------------------------------------------------------|-------------|--------|----------------|--------------------------------------------|
| PCT1   | PCS Transmit function state diagram                    | 55.3.2.2    | М      | Yes []         | See Figure 55–15                           |
| PCT1a  | PCS Transmit function state<br>diagram with EEE states | 55.3.2.2    | EEE:M  | <u>Yes [ ]</u> | See Figure 55–15 and Figure 55–16          |
| PCT2   | PCS Transmit bit ordering                              | 55.3.2.2.4  | M      | Yes [ ]        | See Figure 55–6 and Figure 55–8            |
| РСТ3   | Invalid control code handling                          | 55.3.2.2.6  | M      | Yes [ ]        |                                            |
| PCT4   | /I/ insertion and deletion                             | 55.3.2.2.9  | M      | Yes [ ]        |                                            |
| PCT4a  | /LI/ insertion and deletion                            | 55.3.2.2.10 | EEE:M  | <u>Yes [ ]</u> |                                            |
| PCT5   | /O/ deletion                                           | 55.3.2.2.12 | M      | Yes [ ]        |                                            |
| PCT6   | Scrambler as MASTER                                    | 55.3.2.2.15 | M      | Yes [ ]        |                                            |
| PCT7   | Scrambler as SLAVE                                     | 55.3.2.2.15 | M      | Yes [ ]        |                                            |
| PCT8   | CRC8                                                   | 55.3.2.2.16 | M      | Yes [ ]        | See Figure 55–11                           |
| РСТ9   | LDPC encoding                                          | 55.3.2.2.17 | М      | Yes []         | Generator matrix is described in Annex 55A |
| PCT10  | DSQ128 mapping                                         | 55.3.2.2.18 | M      | Yes [ ]        |                                            |
| PCT10a | EEE Transmit function state diagram                    | 55.3.2.2.21 | EEE:M  | <u>Yes [ ]</u> | See Figure 55–16                           |
| PCT10b | LP_IDLE input to scrambler during LPI mode             | 55.3.2.2.21 | EEE:M  | Yes [ ]        |                                            |
| PCT10c | lpi_tx_mode control                                    | 55.3.2.2.21 | EEE:M  | Yes [ ]        |                                            |
| PCT11  | PCS test pattern mode                                  | 55.3.3      | M      | Yes [ ]        | See Figure 55–6                            |
| PCT12  | PMA training - MASTER scrambler                        | 55.3.4      | М      | Yes []         |                                            |

| Item          | Feature                                       | Subclause        | Status | Support        | Value/Comment                                                                              |
|---------------|-----------------------------------------------|------------------|--------|----------------|--------------------------------------------------------------------------------------------|
| PCT13         | PMA training - SLAVE scrambler                | 55.3.4           | M      | Yes []         |                                                                                            |
| PCT14         | PMA training scrambler reset                  | 55.3.4           | M      | Yes [ ]        | If requested by Link Partner during Auto Negotiation                                       |
| PCT15         | PMA training scrambler initial state          | 55.3.4           | M      | Yes [ ]        | In no case shall the scrambler state be initialized to all zeros                           |
| PCT15a        | LPI active pair and refresh_active signals    | <u>55.3.4a.1</u> | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15b        | alert signaling in place of refresh signaling | <u>55.3.4a.3</u> | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| PCT15c        | Slave synchronization                         | <u>55.3.5.1</u>  | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| PCT15d        | Quiet launch power                            | 55.3.5.2         | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15e        | LPI sleep timer                               | 55.3.5.2.3       | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15f        | LPI alert timer                               | 55.3.5.2.3       | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15g        | LPI wake timer                                | 55.3.5.2.3       | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| PCT15h        | LPI rx wake timer                             | 55.3.5.2.3       | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15i        | LPI tx wake timer                             | 55.3.5.2.3       | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15j        | <u>LPI scrambler</u>                          | 55.3.5.3         | EEE:M  | <u>Yes [ ]</u> | The training sequence without periodic re-initialization described in 55.3.4 shall be used |
| PCT15k        | Disable scrambler reinitialization            | 55.3.5.3         | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| PCT151        | Refresh using THP                             | 55.3.5.3         | EEE:M  | Yes [ ]        |                                                                                            |
| <u>PCT15m</u> | Reset THP at the start of refresh             | 55.3.5.3         | EEE:M  | Yes [ ]        |                                                                                            |
| PCT15n        | Master alert on pair A, other pairs silent    | 55.3.5.3         | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| <u>PCT150</u> | Slave alert on pair C, other pairs silent     | 55.3.5.3         | EEE:M  | <u>Yes [ ]</u> |                                                                                            |
| PCT15p        | Inactive pairs transmit zeros                 | <u>55.3.5.3</u>  | EEE:M  | Yes [ ]        |                                                                                            |
| PCT16         | ENCODE function                               | 55.3.5.2.4       | M      | Yes []         | Encode the block as specified in 55.3.2.2.2                                                |
| PCT17         | PCS loopback setup                            | 55.3.6.3         | M      | Yes []         |                                                                                            |

# 55.12.4 Physical Medium Attachment (PMA)

# Insert rows PMF8a and PMF8b, PMF10a and PMF10b, PMF16a-d, PMF17a amd PMA18a after rows PMF8, PMF10, PMF16, PMF17and PMF18 respectively:

| Item   | Feature                                                             | Subclause   | Status | Support           | Value/Comment                                                            |
|--------|---------------------------------------------------------------------|-------------|--------|-------------------|--------------------------------------------------------------------------|
| PMF8a  | Generates alert signal                                              | 55.4.2.2    | EEE:M  | Yes [ ]           | Generates the alert signal defined in 55.4.2.2.1                         |
| PMF8b  | Generates link failure signaling                                    | 55.4.2.2    | FR:M   | Yes [ ]<br>No [ ] | Generates the link failure signal defined in 55.4.2.2.2                  |
| PMF10a | Implement alert_detect                                              | 55.4.2.4    | EEE:M  | Yes [ ]           | Generates alert_detect when the alert signal is detected at the receiver |
| PMF10b | Detect link failure signaling                                       | 55.4.2.4    | FR:M   | Yes [ ]<br>No [ ] | Sets link_fail_detect to true when the link failure signal is detected   |
| PMF16a | Recommended startup sequence timing                                 | 55.4.2.5.14 | О      | Yes [ ]<br>No [ ] | See Table 55–6                                                           |
| PMF16b | Implements fast retrain state diagram                               | 55.4.2.5.15 | FR:M   | Yes [ ]<br>No [ ] |                                                                          |
| PMF16c | Transmit PAM2 within 9 LDPC frame periods following link failure tx | 55.4.2.5.15 | FR:M   | Yes [ ]<br>No [ ] |                                                                          |
| PMF16d | Transmit PAM2 within 9 LDPC frame periods following link failure rx | 55.4.2.5.15 | FR:M   | Yes [ ]<br>No [ ] |                                                                          |
| PMF17a | Refresh monitor state diagram                                       | 55.4.2.6a   | EEE:M  | Yes [ ]<br>No [ ] | Implements state diagram of Figure 55-16a                                |
| PMF17b | Recommended fast retrain sequence timing                            | 55.4.2.5.15 | FR:O   | Yes [ ]<br>No [ ] | See Table 55-6a                                                          |
| PMF18a | MDIX for EEE refreshes and alert                                    | 55.4.4      | EEE:M  | Yes [ ]           |                                                                          |

# **55.12.5 PMA Electrical Specifications**

# Insert rows PME25a and PME25b after row PMA25

| Item   | Feature                                                                       | Subclause | Status | Support | Value/Comment           |
|--------|-------------------------------------------------------------------------------|-----------|--------|---------|-------------------------|
| PME25a | Maximum short term rate of frequency variation during LPI                     | 55.5.3.5  | EEE:M  | Yes []  | Less than 0.1ppm/second |
| PME25b | Maximum short term rate of frequency variation when switching to and from LPI | 55.5.3.5  | EEE:M  | Yes []  | Less than 0.1ppm/second |

# 69. Introduction to Ethernet operation over electrical backplanes

#### 69.1.1 Scope

Insert the following text as the last paragraph in 69.1.1:

Backplane Ethernet optionally supports Energy Efficient Ethernet (EEE) to reduce energy consumption. The EEE capabilities are advertised during Auto-Negotiation.

Editors' Notes: To be removed prior to publication.
Clause 69 is also being modified by P802.3ba which adds support for a 40Gb/s PHY.

# 69.1.2 Objectives

Change 69.1.2 by inserting item (f) to end of the list of objectives:

f) Optionally support EEE for 10 Gb/s rates or lower.

# 69.2 Summary of Backplane Ethernet Sublayers

#### 69.2.3 Physical Layer signaling systems

Replace Table 69-1 with the following:

Table 69-1—Nomenclature and clause correlation

|              |         |                    |    |       |                   |               |            |                 | Cla             | ause           |                  |               |          |       |               |               |            |                 |
|--------------|---------|--------------------|----|-------|-------------------|---------------|------------|-----------------|-----------------|----------------|------------------|---------------|----------|-------|---------------|---------------|------------|-----------------|
|              | 35      | 36                 | 4  | 6     | 48                | 49            | 51         | 70              | 71              | 72             | 73               | 74            | 8        | 1     | <u>82</u>     | <u>83</u>     | <u>83A</u> | <u>84</u>       |
| Nomenclature | RS/GMII | 1000BASE-X PCS/PMA | RS | ІІМЭХ | 10GBASE-X PCS/PMA | 10GBASE-R PCS | Serial PMA | 1000BASE-KX PMD | 10GBASE-KX4 PMD | 10GBASE-KR PMD | Auto-Negotiation | 10GBASE-R FEC | RS       | ПWЭТХ | 40GBASE-R PCS | 40GBASE-R PMA | ĪŊŸĪX      | 40GBASE-KR4 PMD |
| 1000BASE-KX  | Oa      | M                  | M  |       |                   |               |            | M               |                 |                | M                |               | <u>O</u> |       |               |               |            |                 |
| 10GBASE-KX4  |         |                    |    | О     | M                 |               |            |                 | M               |                | M                |               | <u>O</u> |       |               |               |            |                 |
| 10GBASE-KR   |         |                    |    |       |                   | M             | M          |                 |                 | M              | M                | О             | <u>O</u> |       |               |               |            |                 |
| 40GBASE-KR4  |         |                    |    |       |                   |               |            |                 |                 |                | M                | О             | <u>M</u> | M     | <u>O</u>      | <u>M</u>      | <u>O</u>   | <u>M</u>        |

<sup>&</sup>lt;sup>a</sup>O = Optional, M = Mandatory

# Insert 69.2.6 as follows:

#### 69.2.6 Low-Power Idle

With the optional EEE feature, described in Clause 78, the Backplane Ethernet PHYs can achieve lower power consumption during periods of low link utilization. The EEE capabilities are advertised during Auto-Negotiation for Backplane Ethernet. The Backplane Ethernet LPI allows each link direction to enter sleep, refresh or wake states asymmetric from the other direction.

# 70. Physical Medium Dependent Sublayer and Baseband Medium, Type 1000BASE-KX

#### 70.1 Overview

Change Table 70-1 by inserting the row shown below as the last row of the table:

Table 70-1—PHY (Physical Layer) clauses associated with the 1000BASE-KX PMD

| Associated clause            | 1000BASE-KX     |
|------------------------------|-----------------|
| 78 Energy Efficient Ethernet | <u>Optional</u> |

#### Insert the following text at the end of section 70.1:

A 1000BASE-KX PHY with the optional Energy Efficient Ethernet (EEE) capability may enter a low power state to conserve energy during periods of low link utilization. The assertion of Low Power Idle (LPI) at the GMII is encoded in the transmitted symbols. Detection of LPI encoding in the received symbols is indicated as LPI at the GMII. When LPI is received, an Energy Efficient 1000BASE-KX PHY sends sleep symbols, then ceases transmission and deactivates transmit to conserve energy. When the receiver sees the sleep symbols, it transitions to a quiet state, The PHY periodically transmits during the quiet period to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. If, during the quiet or refresh periods, normal inter-frame is asserted at the GMII, the PHY re-activates transmit functions and initiates transmission. This transmission will be detected by the remote PHY, causing it to also exit the low power state.

# 70.2 Physical Medium Dependent (PMD) service interface

#### Insert the following text at the end of section 70.2:

If EEE is supported, the PMD's transmit function enters into a low power mode when it receives the tx\_quiet primitive via the PMD\_TXQUIET.request and exits when de-asserted. While tx\_quiet is asserted the PMD transmitter logic should deactivate functional blocks to conserve energy. The PMD's receive function enters into a low power mode when it receives the rx\_quiet primitive via the PMD\_RXQUIET.request and exits when de-asserted. While rx\_quiet is asserted the PMD receiver logic should deactivate functional blocks to conserve energy. The PMD shall provide the following service interface signals if EEE is implemented:

PMD\_RXQUIET.request(rx\_quiet)

PMD TXQUIET.request(tx quiet)

These messages signals are described in 36.2.5.1.6.

# 70.6 PMD functional specifications

Change the text in 70.6.4 to read as follows:

#### 70.6.4 PMD signal detect function

For 1000BASE-KX operation PMD signal detect is mandatory if EEE is supported. When EEE is not implemented, the PMD signal detect is optional and its definition is beyond the scope of this specification. When PMD signal detect is not implemented, the value of SIGNAL\_DETECT shall be set to OK for purposes of management and signaling of the primitive.

If EEE is supported, a local PMD signal detect function shall report to the PMD service interface using the message PMD\_SIGNAL\_indication(SIGNAL\_DETECT). This message is signaled continuously. For EEE, the SIGNAL\_DETECT parameter can take on one of two values: OK or FAIL, indicating whether the PMD is detecting electrical energy at the receiver (OK) or not (FAIL). When SIGNAL\_DETECT = FAIL, PMD\_UNITDATA.indication is undefined.

Change the 70.6.5 to read as follows:

#### 70.6.5 PMD transmit disable function

The PMD transmit disable function is <u>mandatory if EEE is supported and is otherwise</u> optional. When implemented, it allows the transmitter to be disabled with a single variable.

- a) When the PMD\_transmit\_disable variable is set to ONE, this function shall turn off the transmitter such that it drives a constant level (i.e., no transitions) and does not exceed the maximum differential peak-to-peak output voltage specified in Table 70–4.
- b) If a PMD fault (70.6.7) is detected, then the PMD may turn off the electrical transmitter.
- c) Loopback, as defined in 70.6.6, shall not be affected by PMD transmit disable.
- d) For EEE capability, the PMD\_transmit\_disable function shall turn off the transmitter after tx\_quiet is asserted within the time and voltage level specified in 70.7.1.5. The PMD\_transmit\_disable function shall turn on the transmitter after tx\_quiet is de-asserted within a time and voltage level specified in 70.7.1.5.

Insert the following section after 70.6.9:

#### 70.6.10 PMD LPI function

The PMD LPI function responds to the transitions between Active, Sleep, Quiet, Refresh, and Wake states via the PMD\_TXQUIET and PMD\_RXQUIET requests. Implementation of the function is optional. EEE capabilities and parameters are advertised during the Backplane Auto-negotiation as described in Clause 45. The transmitter on the local device informs the remote link partner's receiver when to sleep, refresh and wake. The local receiver's transitions are controlled by the remote link partner's transmitter and change independently from the local transmitter's states and transitions.

The transmitter sends /LI/ ordered sets during the sleep and refresh states, disables the transmitter during quiet and forwards /I/ during the wake phase.

The following primitives are defined on the PMD Service Interface when EEE is supported:

PMD\_RXQUIET.request PMD\_TXQUIET.request

# 70.6.10.1 PMD\_RXQUIET.request

This primitive is generated by the PCS Receive Process when LPI mode is implemented to indicate that the input signal is quiet and the PMA and PMD receiver may go into a low power mode. See Clause 36.2.4.12a.

When LPI mode is not implemented, the primitive is never invoked and the PMD behaves as if rx\_quiet = FALSE.

# 70.6.10.1.1 Semantics of the service primitive

PMD RXQUIET.request (rx quiet)

The rx\_quiet parameter takes on one of two values: TRUE or FALSE.

# 70.6.10.1.2 When generated

The PCS generates this primitive to indicate the Quiet line state of Low Power Receive state.

### **70.6.10.1.3 Effect of receipt**

This variable is from the Receive process of PCS to control the power saving function of local PMD receiver. The 1000BASE-KX PHY receiver should put unused functional blocks into a low power state to save energy.

#### 70.6.10.2 PMD\_TXQUIET.request

This primitive is generated by the PCS Transmit Process when LPI mode is implemented to indicate that the PMA and PMD transmit functions may go into a low power mode and to disable the PMD transmitter. See Clause 70.6.5. When LPI mode is not implemented, the primitive is never invoked and the PMD behaves as if tx quiet = FALSE.

#### 70.6.10.2.1 Semantics of the service primitive

PMD TXQUIET.request (tx quiet)

The tx quiet parameter takes on one of two values: TRUE or FALSE.

# **70.6.10.2.2** When generated

The PCS generates this primitive to indicate the Quiet state of Low Power Transmit state.

#### **70.6.10.2.3 Effect of receipt**

This primitive affects operation of the PMD Transmit disable function as described in 70.6.5. The 1000BASE-KX PHY transmitter should put unused functional block into a lower power state to save energy.

#### 70.7 1000BASE-KX electrical characteristics

#### 70.7.1 Transmitter characteristics

#### 70.7.1.5 Output amplitude

#### *Insert the following at the end of 70.7.1.5:*

For EEE capability, the transmitter's differential peak-to-peak output voltage shall be less than 30mV within 500ns of tx\_quiet being asserted. Furthermore, the transmitters differential peak-to-peak output voltage shall be greater than 800mV within 500ns of tx\_quiet being de-asserted.

# 70.7.2 Receiver characteristics

# Change table 70-6 as indicated:

Receiver characteristics at TP4 are summarized in Table 70-6 and detailed in 70.7.2.1 through 70.7.2.5.

Table 70-6—Receiver characteristics for 1000BASE-KX

| Parameter                                                                       | Subclause<br>reference | Value                                     | Units     |
|---------------------------------------------------------------------------------|------------------------|-------------------------------------------|-----------|
| Bit error ratio                                                                 | 70.7.2.1               | $10^{-12}$                                |           |
| Signaling speed                                                                 | 70.7.2.2               | $1.25 \pm 100 \text{ ppm}$                | GBd       |
| Receiver coupling                                                               | 70.7.2.3               | AC                                        |           |
| Differential input peak-to-peak amplitude (max.)                                | 70.7.2.4               | 1600                                      | mV        |
| EEE Signal Detect deactivation time (T <sub>SD</sub> ) from active to LPI quiet | <u>70.6.4a</u>         | <u>750</u>                                | <u>ns</u> |
| EEE Signal Detect activation time (T <sub>SA</sub> ) from LPI quiet to active   | <u>70.6.4a</u>         | 750                                       | <u>ns</u> |
| Differential input return loss (min.)                                           | 70.7.2.5               | [See Equation (70–1) and Equation (70–2)] | dB        |

# 70.10 Protocol implementation conformance statement (PICS) proforma for Clause 70, Physical Medium Dependent (PMD) sublayer and baseband medium, type 1000BASE-KX<sup>1</sup>

Insert the following row at the end of the Table in Section 70.10.3:

#### 70.10.3 Major capabilities/options

| Item       | Feature    | Subclause | Value/Comment  | Status   | Support           |
|------------|------------|-----------|----------------|----------|-------------------|
| <u>LPI</u> | <u>LPI</u> | 70.6.10   | Capable of LPI | <u>O</u> | Yes [ ]<br>No [ ] |

# 70.10.4 PICS proforma tables for Clause 70, Physical Medium Dependent (PMD) sublayer and baseband medium, type 1000BASE-KX.

Insert the following rows into the table in section 70.10.4.1:

#### 70.10.4.1 PMD functional specifications

| Item        | Feature                      | Subclause | Value/Comment                                         | Status       | Support            |
|-------------|------------------------------|-----------|-------------------------------------------------------|--------------|--------------------|
| FS5a        | PMD Signal Detect during LPI | 70.6.4    | Indicate signal energy during LPI                     | LPI:M        | Yes [ ]<br>N/A [ ] |
| FS5b        | Transmit Disable during LPI  | 70.6.5    | Disable transmitter during tx_quiet                   | LPI:M        | Yes [ ]<br>N/A [ ] |
| <u>FS10</u> | LPI function                 | 70.6.10   | PMD_RXQUIET.request and PMD_TXQUIET.request supported | <u>LPI:M</u> | Yes [ ]<br>N/A [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 71.1 Overview

10GBASE-KX4

Insert the following text at the end of section 71.1:

A 10GBASE-KX4 PHY with the optional Energy Efficient Ethernet (EEE) capability may enter a low power state to conserve energy during periods of low link utilization. The assertion of Low Power Idle (LPI) at the XGMII is encoded in the transmitted symbols. Detection of LPI encoding in the received symbols is indicated as LPI at the XGMII. When LPI is received, an Energy Efficient 10GBASE-KX4 PHY sends sleep symbols, then ceases transmission and deactivates transmit to conserve energy. When the receiver sees the sleep symbols it transitions to a quiet state. The PHY periodically transmits during the quiet period to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track long term variation in the timing of the link or the underlying channel characteristics. If, during the quiet or refresh periods, normal inter-frame idle is asserted at the XGMII, the PHY re-activates transmit functions and initiates transmission. This transmission will be detected by the remote PHY, causing it to also exit the low power state.

71. Physical Medium Dependent Sublayer and Baseband Medium, Type

Change Table 71-1 by inserting the row shown below as a new row at the end of the table:

Table 71–1—PHY (Physical Layer) clauses associated with the 10GBASE-KX4 PMD

| Associated clause | 10GBASE-KX4     |
|-------------------|-----------------|
| <u>78EEE</u>      | <u>Optional</u> |

# 71.2 Physical Medium Dependent (PMD) service interface

The 10GBASE-KX4 PMD utilizes the PMD service interface defined in 53.1.1.

#### 71.3 PCS requirements for Auto-Negotiation (AN) service interface

The PCS associated with this PMD shall support the AN service interface primitive AN\_LINK.indication defined in 73.9. (See 48.2.7.)

Change 71.6.4 to the following:

# 71.6.4 Global PMD signal detect function

<u>For 10GBASE-KX4 operation</u> Global PMD signal detect is <u>mandatory if EEE is supported</u>. <u>When EEE is not implemented</u>, the PMD signal detect is optional and its definition is beyond the scope of this standard. When Global PMD signal detect is not implemented, the value of SIGNAL\_DETECT shall be set to OK for purposes of management and signaling of the primitive.

If EEE is supported, a local PMD signal detect function shall report to the PMD service interface using the message PMD\_SIGNAL\_indication(SIGNAL\_DETECT). This message is signaled continuously. For EEE, the SIGNAL\_DETECT parameter can take on one of two values: OK or FAIL, indicating whether the PMD is detecting electrical energy at the receiver (OK) or not (FAIL). When SIGNAL\_DETECT = FAIL, PMD\_UNITDATA.indication(rx\_lane<3:0>) is undefined.

# 71.6.6 Global PMD transmit disable function

### Change 71.6.6 to the following:

The Global\_PMD\_transmit\_disable function is <u>mandatory if EEE is supported and is otherwise</u> optional. When implemented for normal operation, it allows all of the transmitters to be disabled with a single variable.

- a) When the Global\_PMD\_transmit\_disable variable is set to ONE, this function shall turn off all of the transmitters such that each transmitter drives a constant level (i.e., no transitions) and does not exceed the maximum differential peak-to-peak output voltage specified in Table 71–4.
- b) If a PMD fault (71.6.9) is detected, then the PMD may turn off the electrical transmitter in all lanes.
- c) Loopback, as defined in 71.6.8, shall not be affected by Global PMD transmit disable.
- d) For EEE capability, the PMD\_transmit\_disable function shall turn off all transmitter lanes after tx\_quiet is asserted within a time and voltage level specified in specified in 71.7.1.4. The PMD\_transmit\_disable function shall turn on all transmitter lanes after tx\_quiet is de-asserted within a time and voltage level specified in 71.7.1.4.

# *Insert the following section after 71.6.11:*

#### 71.6.12 PMD LPI function

The PMD LPI function <u>responds</u> to transitions between Active, Sleep, Quiet, Refresh, and Wake states via the PMD\_TXQUIET and PMD\_RXQUIET requests. Implementation of the function is optional. EEE capabilities and parameters will be advertised during the Backplane Auto-negotiation, as described in Clause 45. The transmitter on the local device will inform the remote link partner's receiver when to sleep, refresh and wake. The local receiver transitions are controlled by the remote link partners transmitter and can change independent of the local transmitter states and transitions.

The transmitter sends /LI/ ordered sets during the sleep and refresh states, disables the transmitter during quiet and forwards ||I|| during the wake phase.

The following primitives are defined on the PMD Service Interface when EEE is supported:

PMD\_RXQUIET.request PMD\_TXQUIET.request

#### 71.6.12.1 PMD\_RXQUIET.request

This primitive is generated by the PCS Receive Process when LPI mode is implemented to indicate that the input signal is quiet and the PMA and PMD receiver may go into a low power mode. See Clause 48.2.6.1.6. When LPI mode is not implemented, the primitive is never invoked and the PMD behaves as if rx\_quiet = FALSE.

#### 71.6.12.1.1 Semantics of the service primitive

PMD RXQUIET.request (rx quiet)

The rx\_quiet parameter takes on one of two values: TRUE or FALSE.

#### **71.6.12.1.2 When generated**

The PCS generates this primitive to indicate the Quiet line state of Low Power Receive state.

#### **71.6.12.1.3 Effect of receipt**

This variable is from the Receive process of PCS to control the power saving function of local receiver. The 10GBASE-KX4 PHY receiver should put unused functional blocks into a low power state to save energy.

# 71.6.12.2 PMD\_TXQUIET.request

This primitive is generated by the PCS Transmit Process when LPI mode is implemented to indicate that the PMA and PMD transmit functions may go into a low power mode and to disable the PMD transmitter. See subclause 71.6.6. When LPI mode is not implemented, the primitive is never invoked and the PMD behaves as if tx quiet = FALSE.

#### 71.6.12.2.1 Semantics of the service primitive

PMD TXQUIET.request (tx quiet)

The tx quiet parameter takes on one of two values: TRUE or FALSE.

#### 71.6.12.2.2 When generated

The PCS generates this primitive to indicate the Quiet state of Low Power Transmit state.

#### 71.6.12.2.3 Effect of receipt

This primitive affects operation of the PMD Transmit disable function as described in 71.6.6. The 10GBASE-KX4 PHY transmitter should put unused functional block into a lower power state to save energy.

# 71.7 Electrical characteristics for 10GBASE-KX4

#### 71.7.1 Transmitter characteristics

#### 71.7.1.4 Output amplitude

#### Insert the following at the end of 71.7.1.4:

For EEE capability, the transmitter lane's differential peak-to-peak output voltage shall be less than 30mV within 500ns of tx\_quiet being asserted. Furthermore, the transmitter lane's differential peak-to-peak output voltage shall be greater than 800mV within 500ns of tx\_quiet being de-asserted.

#### 71.7.2 Receiver characteristics

#### Modify Table 71-6 as follows:

Receiver characteristics at TP4 are summarized in Table 71–6 and detailed in 71.7.2.1 through 71.7.2.5.

Table 71-6—Receiver characteristics

| Parameter                                                                       | Subclause<br>reference | Value                                     | Units     |
|---------------------------------------------------------------------------------|------------------------|-------------------------------------------|-----------|
| Bit error ratio                                                                 | 71.7.2.1               | $10^{-12}$                                |           |
| Signaling speed, per lane                                                       | 71.7.2.2               | $3.125 \pm 100 \text{ ppm}$               | GBd       |
| Unit interval (UI) nominal                                                      | 71.7.2.2               | 320                                       | ps        |
| Receiver coupling                                                               | 71.7.2.3               | AC                                        |           |
| Differential input peak-to-peak amplitude (maximum)                             | 71.7.2.4               | 1600                                      | mV        |
| EEE Signal Detect deactivation time (T <sub>SD</sub> ) from active to LPI quiet | <u>71.6.4a</u>         | <u>750</u>                                | ns        |
| EEE Signal Detect activation time (T <sub>SA</sub> ) from LPI quiet to active   | 71.6.4a                | 750                                       | <u>ns</u> |
| Differential input return loss <sup>a</sup> (minimum)                           | 71.7.2.5               | [See Equation (71–1) and Equation (71–2)] | dB        |

 $<sup>^</sup>a$ Relative to 100  $\Omega$  differential.

# 71.10 Protocol implementation conformance statement (PICS) proforma for Clause 71, Physical Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KX4<sup>1</sup>

Insert the following row at the end of the table in 71.10.3:

#### 71.10.3 Major capabilities/options

| Item       | Feature      | Subclause | Value/Comment | Status   | Support                         |
|------------|--------------|-----------|---------------|----------|---------------------------------|
| <u>LPI</u> | LPI function | 71.6.10   | LPI supported | <u>O</u> | <u>Yes [ ]</u><br><u>No [ ]</u> |

# 71.10.4 PICS proforma tables for Clause 71, Physical Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KX4

Insert the following rows into the table in section 71.10.4.2:

#### 71.10.4.2 PMD functional specifications

| Item        | Feature                                | Subclause | Value/Comment                                          | Status | Support                      |
|-------------|----------------------------------------|-----------|--------------------------------------------------------|--------|------------------------------|
| FS9a        | Global_PMD_signal_detect<br>during LPI | 71.6.4    | Detect signal energy during LPI                        | LPI:M  | Yes [ ]<br>N/A [ ]           |
| FS12a       | Global_PMD_transmit_disable during LPI | 71.6.6    | Disable transmitters during tx_quiet                   | LPI:M  | Yes [ ]<br>N/A [ ]           |
| <u>FS18</u> | LPI function                           | 71.6.12   | PMD_RXQUIET.request and PMD_TXQUIET.request supported_ | LPI:M  | Yes [ ]<br>No [ ]<br>N/A [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 72. Physical Medium Dependent Sublayer and Baseband Medium, Type 10GBASE-KR

#### 72.1 Overview

Change table 72-1 to insert the row shown below as a new row at the end of the table:

Table 72-1-PHY (Physical Layer) clauses associated with the 10GBASE-KR PMD

| Associated clause            | 10GBASE-KR      |
|------------------------------|-----------------|
| 78—Energy Efficient Ethernet | <u>Optional</u> |

#### Insert the following text at the end of section 72.1:

A 10GBASE-KR PHY with the optional Energy Efficient Ethernet (EEE) capability may enter a low power state to conserve energy during periods of low link utilization. The presence of "Assert Low Power Idle" at the XGMII is encoded in the transmitted symbols. Detection of Low Power Idle (LPI) encoding in the received symbols is indicated as "Assert PMD\_LPI" at the XGMII. Upon the detection of "Assert LPI" at the XGMII, an Energy Efficient 10GBASE-KR PHY sends sleep symbols for a defined period, then ceases transmission and deactivates transmit functions to conserve energy. The PHY periodically transmits during this quiet period to allow the remote PHY to refresh its receiver state (e.g. timing recovery, adaptive filter coefficients) and thereby track any long term variation in the timing of the link or the underlying channel characteristics. If normal inter-frame idle is asserted at the XGMII while the PHY is in low power mode, the PHY re-activates transmit functions and initiates transmission. This transmission will be detected by the remote PHY receiver, causing it to also exit the low power mode.

Change section 72.2 as follows:

#### 72.2 Physical Medium Dependent (PMD) service interface

The PMD service interface is summarized as follows:

- a) PMD UNITDATA.request (as defined in 52.1.1)
- b) PMD UNITDATA indication (as defined in 52.1.1)
- c) PMD SIGNAL indication

If EEE is supported, the PMD's transmit function enters into a low power mode when it receives the tx\_mode primitive set to QUIET via the PMD\_TX\_MODE.request and exits when set to DATA. While tx\_mode is set to QUIET the PMD transmitter logic should deactivate functional blocks to conserver energy. The PMD's receive function enters into a low power mode when it receives the rx\_mode primitive set to QUIET via the PMD\_RX\_MODE.request and exits when set to DATA. While rx\_mode is set to QUIET the PMD receiver logic should deactivate functional blocks to conserver energy. The PMD shall provide the following service interface signals if EEE is implemented:

PMD RX MODE.request(rx mode)

PMD TX MODE.request(tx mode)

These messages signals are described in 49.2.13.2.6.

# 72.6 PMD functional specifications

#### 72.6.2 PMD transmit function

#### Insert the following paragraphs at the end of section 72.6.2

If the optional Energy Efficient Ethernet (EEE) capability is supported (see Clause 78) then when tx\_mode is set to ALERT, PMD will transmit a repeating 16-bit pattern, hexadecimal 0xFF00. When tx\_mode is ALERT, the transmitter equalizer taps are set to the PRESET state specified in 72.6.10.3.4. When tx\_mode is DATA, the driver coeffcients are restored to their states resolved during training.

Change the text in the 1st paragraph of section 72.6.4 to read a follows:

# 72.6.4 PMD signal detect function

The Global PMD signal detect function shall report to the PMD service interface, using the message PMD\_SIGNAL.indication(SIGNAL\_DETECT), which is signaled continuously. PMD\_SIGNAL.indication, while normally intended to be an indicator of signal presence, is used by 10GBASE-KR to indicate the successful completion of the start-up protocol and when the ALERT signal is detected indicating the beginning of a REFRESH or WAKE cycle if EEE is implemented. If the MDIO interface is implemented, then Global\_PMD\_signal\_detect (1.10.0) shall be continuously set to the value of SIGNAL\_DETECT as described in 45.2.1.9.5.

The value of the SIGNAL\_DETECT is defined by the training state diagram shown in Figure 72–5 when the PHY does not support EEE or if the PHY supports EEE and rx\_mode is set to DATA. When the PHY supports EEE and rx\_mode equals QUIET, SIGNAL\_DETECT indicates OK when an ALERT signal specified in 72.6.2 is detected marking the beginning of a REFRESH or WAKE cycle and indicates FAIL if no signal is detected.

SIGNAL\_DETECT shall be set to FAIL following system reset or the manual reset of the training state diagram. Upon completion of training, SIGNAL\_DETECT shall be set to OK.

If training is disabled by management and EEE is not implemented, SIGNAL\_DETECT shall be set to OK.

#### Change the text in 72.6.5 as indicated:

#### 72.6.5 PMD transmit disable function

The Global\_PMD\_transmit\_disable function <u>is mandatory if EEE is supported and is otherwise</u> optional. When this function is supported, it shall meet the requirements of this subclause.

- a) When the Global\_PMD\_transmit\_disable variable is set to ONE, this function shall turn off the transmitter such that it drives a constant level (i.e., no transitions) and does not exceed the maximum differential peak-to-peak output voltage specified in Table 72–6.
- b) If a PMD fault (72.6.7) is detected, then the PMD may turn off the electrical transmitter.
- c) Loopback, as defined in 72.6.6, shall not be affected by Global PMD transmit disable.
- d) For EEE capability, the PMD\_transmit\_disable function shall turn off the transmitter after tx\_mode is set to QUIET within a time and voltage level specified in 72.7.1.4. The PMD\_transmit\_disable function shall turn on the transmitter after tx\_mode is set to DATA or ALERT within the time and voltage level specified in 72.7.1.4.

If the MDIO interface is implemented, then this function shall map to the Global\_PMD\_transmit\_disable bit as specified in 45.2.1.8.5.

*Insert the following text at the end of 72.6.10.1:* 

#### 72.6.10 PMD control function

#### 72.6.10.1 Overview

The PMD control function generates the control actions required to bring the PMD from initialization to a mode in which data may be exchanged with the link partner.

The PMD control function implements the 10GBASE-KR start-up protocol. This protocol facilitates timing recovery and equalization while also providing a mechanism through which the receiver can tune the transmit equalizer to optimize performance over the backplane interconnect. The protocol supports these mechanisms through the continuous exchange of fixed-length training frames.

If EEE is supported, the PMD control function responds to PCS requests to transition in and out of quiet states.

Insert the following section after 72.6.10:

#### 72.6.11. PMD LPI function

The PMD LPI function responds to the transitions between Active, Sleep, Quiet, Refresh, and Wake states via the PMD\_TX\_MODE and PMD\_RX\_MODE requests. Implementation of the function is optional. EEE capabilities and parameters will be advertised during the Backplane Auto-negotiation, as described in Clause 73. The transmitter on the local device will inform the remote link partner's receiver when to sleep, refresh and wake. The local receiver transitions are controlled by the remote link partners transmitter and can change independent of the local transmitter states and transitions.

The following primitives are defined on the PMD Service Interface when EEE is supported:

```
PMD_RX_MODE.request
PMD_TX_MODE.request
```

# 72.6.11.1 PMD\_RX\_MODE.request

This primitive is generated by the PCS Receive Process when EEE is supported to indicate that the input signal is quiet and the PMA and PMD receiver may go into a low power mode. See Clause 49.2.13.2.6. When EEE is not supported, the primitive is never invoked and the PMD behaves as if rx\_mode = DATA.

### 72.6.11.1.1 Semantics of the service primitive

```
PMD RX MODE.request (rx mode)
```

The rx mode parameter takes on one of two values: QUIET or DATA.

# 72.6.11.1.2 When generated

The PCS generates this primitive to indicate the Quiet line state of Low Power Receive state.

#### 72.6.11.1.3 Effect of receipt

When rx\_mode is QUIET, the PMD receive function may deactivate functional blocks to conserve energy. When rx\_mode is DATA, the PMD receive function operates normally.

#### 72.6.11.2 PMD\_TX\_MODE.request

This primitive is generated by the PCS Transmit Process when EEE is supported to indicate that the PMA and PMD transmit functions may go into a low power mode and to disable the PMD transmitter. See subclause 72.6.5. When EEE is not supported, the primitive is never invoked and the PMD behaves as if tx mode = DATA.

# 72.6.11.2.1 Semantics of the service primitive

PMD TX MODE.request (tx mode)

The tx\_mode parameter takes on one of three two values: QUIET, ALERT, or DATA.

# **72.6.11.2.2 When generated**

The PCS generates this primitive to indicate the Quiet and Alert states of Low Power Transmit state.

# **72.6.11.2.3 Effect of receipt**

When tx\_mode is QUIET, the PMD Transmit function may deactivate functional blocks to conserve energy. When tx\_mode is ALERT, the PMD Transmit function transmits the alert pattern. And when it is DATA, the PMD Transmit function operates normally.

# 72.7 10GBASE-KR electrical characteristics

#### 72.7.1 Transmitter characteristics

# 72.7.1.4 Output Amplitude

#### Insert the following at the end of 72.7.1.4:

For EEE capability, the transmitter's differential peak-to-peak output voltage shall be less than 30mV within 500ns of tx\_mode being set to QUIET. Furthermore, the transmitter's differential peak-to-peak output voltage shall be greater than 90% of the trained peak-to-peak value within 500ns of tx\_mode being set to ALERT.

#### 72.7.2 Receiver characteristics

# Change Table 72-9 as indicated below:

Receiver characteristics at TP4 are summarized in Table 72-9 and detailed in 72.7.2.1 through 72.7.2.5.

Table 72-9—Receiver characteristics for 10GBASE-KR

| Parameter                                                                       | Subclause<br>reference | Value                                     | Units     |
|---------------------------------------------------------------------------------|------------------------|-------------------------------------------|-----------|
| Bit error ratio                                                                 | 72.7.2.1               | $10^{-12}$                                |           |
| Signaling speed                                                                 | 72.7.2.2               | $10.3125 \pm 100 \text{ ppm}$             | GBd       |
| Receiver coupling                                                               | 72.7.2.3               | AC                                        |           |
| Differential input peak-to-peak amplitude (maximum)                             | 72.7.2.4               | 1200 <sup>a</sup>                         | mV        |
| EEE Signal Detect deactivation time (T <sub>SD</sub> ) from active to LPI quiet | 72.6.5                 | <u>500</u>                                | <u>ns</u> |
| EEE Signal Detect activation time (T <sub>SA</sub> ) from LPI quiet to active   | 72.6.5                 | 500                                       | <u>ns</u> |
| Differential input return loss (minimum) <sup>b</sup>                           | 72.7.2.5               | [See Equation (72–4) and Equation (72–5)] | dB        |

 $<sup>^</sup>aThe$  receiver shall tolerate amplitudes up to 1600 mV without permanent damage  $^bRelative$  to 100  $\Omega$  differential.

# 72.10 Protocol implementation conformance statement (PICS) proforma for Clause 72, Physical Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KR<sup>1</sup>

Change the row for item FEC as shown below and insert a row for item LPI at the end of the table in section 72.10.3:

# 72.10.3 Major capabilities/options

| Item       | Feature                  | Subclause | Value/Comment                                            | Status   | Support           |
|------------|--------------------------|-----------|----------------------------------------------------------|----------|-------------------|
| FEC        | Forward Error Correction | 72.1, 74  | Device implements 10GBASE-<br>R Forward Error Correction | О        | Yes [ ]<br>No [ ] |
| <u>LPI</u> | <u>LPI</u>               | 72.6.11   | LPI                                                      | <u>O</u> | Yes [ ]<br>No [ ] |

# 72.10.4 PICS proforma tables for Clause 72, Physical Medium Dependent (PMD) sublayer and baseband medium, type 10GBASE-KR.

Insert the following rows into the table in section 72.10.4.2:

# 72.10.4.2 PMD functional specifications

| Item  | Feature                     | Subclause | Value/Comment                                         | Status | Support           |
|-------|-----------------------------|-----------|-------------------------------------------------------|--------|-------------------|
| FS9a  | Signal detect during LPI    | 72.6.4    | Detect signal energy during LPI                       | LPI:M  | Yes [ ]<br>N/A[ ] |
| FS10a | Transmit disable during LPI | 72.6.5    | Disable transmitter during tx_mode = QUIET            | LPI:M  | Yes [ ]<br>N/A[ ] |
| FS12  | LPI function                | 72.6.11   | PMD_RX_MODE.request and PMD_TX_MODE.request supported | LPI:M  | Yes [ ]<br>N/A[ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 74. Forward Error Correction (FEC) sublayer for 10GBASE-R PHYs

# 74.4.1 Functional Block Diagram for 10GBASE-R

Change Figure 74–2 as shown below using the title from 802.3ba D2.3:

Figure 74–2 shows the functional block diagram of FEC for 10GBASE-R PHY and the relationship between the PCS and PMA sublayers.



Figure 74–2—FEC functional block diagram for 10GBASE-R

#### 74.5 FEC service interface

Editor's Note: To be removed prior to publication

The changes in Clause 74 for EEE are only applicable to the 10GBASE-R PHY

#### 74.5.1 10GBASE-R Service primitives

Change 74.5.1 as shown below by adding new primitive items after (c) and adding text (using 802.3ba D2.3 as the base) as shown below:

The following primitives are defined within the FEC service interface:

- a) FEC\_UNITDATA.request(tx\_data-group<15:0>)
- b) FEC UNITDATA.indication(rx data-group<15:0>)
- c) FEC\_SIGNAL.indication(SIGNAL\_OK)
- d) FEC\_TX\_MODE.request(tx\_mode)
- e) FEC RX MODE.request(rx mode)
- f) FEC ENERGY.indication(energy detect)
- g) FEC LPI ACTIVE.request(rx lpi active)

Items d, e, f and g are only required for the optional EEE capability.

The FEC service interface directly maps to the PMA service interface of the 10GBASE-R PCS defined in Clause 49. The FEC\_UNITDATA.request maps to the PMA\_UNITDATA.request primitive, the FEC\_UNITDATA.indication maps to the PMA\_UNITDATA.indication primitive, and the FEC\_SIGNAL.indication maps to the PMA\_SIGNAL.indication primitive of the 10GBASE-R PCS.

If the optional Energy Efficient Ethernet (EEE) capability is supported (see Clause 78) then the interface with the PMA sublayer (or FEC sublayer) includes <u>rx\_mode</u> and <u>tx\_mode</u> to control power states in lower sublayers and energy detect that indicates whether the PMD sublayer has detected a signal at the receiver.

Insert 74.5.1.4 through 74.5.1.7 as shown below after 74.5.1.3:

#### 74.5.1.4 FEC\_ENERGY.indication (optional)

FEC\_ENERGY.indication(energy\_detect)

A boolean variable that reflects the value of the energy detection primitive PMA\_ENERGY.indication is set to TRUE when signal energy is detected at the receivier and is set to FALSE otherwise.

# 74.5.1.4.1 Effect of receipt

The effect of receipt of this primitive by the FEC client is unspecified by the FEC sublayer.

# 74.5.1.5 FEC\_LPI\_ACTIVE.request (optional)

FEC\_LPI\_ACTIVE.request(rx\_lpi\_active)

The rx\_lpi\_active parameter is a boolean variable sent from the PCS that is set to TRUE when LPI mode is active at the receiver and set to FALSE otherwise.

# 74.5.1.5.1 When generated

The generation of this primitive by the FEC client is unspecified by the FEC sublayer.

#### 74.5.1.5.2 Effect of receipt

When rx\_lpi\_active is TRUE, fast block lock as specified in 74.5.1.8 will be used to quickly determine the start of the FEC\_block during EEE REFRESH or WAKE. When rx\_lpi\_active is FALSE, fast block lock will not be used.

#### 74.5.1.6 FEC\_RX\_MODE.request (optional)

FEC RX MODE.request(rx mode)

The rx\_mode parameter is a variable sent from the PCS. It is set to QUIET while the receiver is in the RX\_QUIET state and is set to DATA otherwise.

#### 74.5.1.6.1 When generated

The generation of this primitive by the FEC client is unspecified by the FEC sublayer.

# 74.5.1.6.2 Effect of receipt

When rx\_mode is QUIET, the FEC decoder logic may deactivate functional blocks to conserve energy. When rx\_mode is DATA, the FEC decoder logic operates normally. The value rx\_mode is passed to the client layer through PMA\_RX\_MODE(rx\_mode).request.

#### 74.5.1.7 FEC\_TX\_MODE.request (optional)

FEC\_TX\_MODE.request(tx\_mode)

The tx\_mode parameter is a variable sent from the PCS. It is set to QUIET while the transmitter is in the TX\_QUIET state, it is set to ALERT while the transmitter is in the TX\_ALERT state and is set to DATA otherwise.

#### **74.5.1.7.1 When generated**

The generation of this primitive by the FEC client is unspecified by the FEC sublayer.

#### 74.5.1.7.2 Effect of receipt

When tx\_mode is QUIET or ALERT, the FEC encoder logic may deactivate functional blocks to conserve energy. When tx\_mode is DATA, the FEC encoder logic operates normally. The value tx\_mode is passed to the client layer through PMA\_TX\_MODE(tx\_mode).request.

#### 74.5.1.8 FEC rapid block synchronization for EEE (optional)

If the optional Energy Efficient Ethernet (EEE) capability is supported (see Clause 78) then during the wake and refresh states the FEC decoder will be receiving one of the two types of deterministic <u>blocks</u> to achieve rapid block synchronization. During these states the reverse gearbox of the remote FEC encoder will be receiving unscrambled data from the PCS sublayer via 16-bit FEC UNIDATA.request primitive. PCS sub-

layer will be encoding /I/ during the wake state and /LI/ during the refresh state, which produces the two types of deterministic FEC <u>block</u>.

When rx\_lpi\_active is TRUE and rx\_mode is set to DATA, Start a 30usec hold off timer and enable the FEC Rapid block lock mechanism, which will attempt to determine the FEC start of block location based on the deterministic pattern. When the rapid block lock is locked, the determined start of block location is used as the FEC lock state diagram candidate start of block location until the rapid block lock loses lock. Assuming the rapid block lock determined the correct start of block location, the FEC lock state diagram will achieve lock without requiring subsequent slips. The rapid block lock mechanism is implementation dependent and outside the scope of this standard.FEC sub layer will precluded from asserting SIGNAL\_OK until one of the following two events occurs:

- 1. Two 65b payload blocks after the transition from deterministic FEC block to normal scrambled FEC block.
- 2. Expiration of the 30usec hold off timer

# 74.8.4 FEC Error monitoring capability

#### Change 74.8.4 by inserting a sentence after the first paragraph in 74.8.4 as shown below:

The following counters apply to FEC sublayer management and error monitoring. If an MDIO interface is provided (see Clause 45), it is accessed via that interface. If not, it is recommended that an equivalent access be provided. These counters are reset to zero upon read or upon reset of the FEC sublayer. When a counter reaches all ones, it stops counting. The counters' purpose is to help monitor the quality of the link.

These counters shall be disabled if <u>FEC\_LPI\_ACTIVE.request(rx\_lpi\_active)</u> is TRUE.

#### 74.10.2.3 Functions

#### Change 74.10.2.3 as shown below:

#### T TYPE NEXT

Prescient end of packet check function. It returns the FRAME\_TYPE of the tx\_raw vector immediately following the current tx\_raw vector.

# 74.11 Protocol implementation conformance statement (PICS) proforma for Clause 74, Forward Error Correction (FEC) sublayer for 10GBASE-R PHYs<sup>1</sup>

### 74.11.3 Major capabilities/options

Change 74.11.3 by adding one more row after the last one as shown below:

| Item       | Feature          | Subclause | Value/Comment                                                       | Status   | Support                      |
|------------|------------------|-----------|---------------------------------------------------------------------|----------|------------------------------|
| <u>EEE</u> | Rapid Block Lock | 74.7.4.8  | Device implements Rapid<br>block lock mechanism to sup-<br>port EEE | <u>O</u> | <u>Yes[]/</u><br><u>No[]</u> |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# 78. Energy Efficient Ethernet (EEE)

#### 78.1 Overview

The optional EEE capability combines the IEEE 802.3 Media Access Control (MAC) Sublayer with a family of Physical Layers defined to support operation in the Low Power Idle (LPI) mode. When the LPI mode is enabled, systems on both sides of the link can save power during periods of low link utilization.

EEE also provides a protocol to coordinate transitions to or from a lower level of power consumption and does this without changing the link status and without dropping or corrupting frames. The transition time in to and out of the lower level of power consumption is kept small enough to be transparent to upper layer protocols and applications.

For operation over twisted pair cabling systems, EEE supports the 100BASE-TX PHY, 1000BASE-T PHY and the 10GBASE-T PHY. For operation over electrical backplanes, EEE supports the 1000BASE-KX PHY, the 10GBASE-KX4 PHY and the 10GBASE-KR PHY. EEE also supports XGMII extension using the XGXS for 10 Gb/s PHYs.

In addition to the above, EEE defines a 10 Mb/s MAU (10BASE-Te) with reduced transmit amplitude requirements. The 10BASE-Te MAU is fully interoperable with 10BASE-T MAUs over 100 m of class D (Category 5) or better cabling as specified in ISO/IEC 11801:1995. These requirements can also met by Category 5 cable and components as specified in ANSI/TIA/EIA-568-B-1995. The definition of 10BASE-Te allows a reduction in power consumption.

EEE also specifies means to exchange capabilities between link partners to determine whether EEE is supported and to select the best set of parameters common to both devices.

#### 78.1.1 LPI Signaling

LPI signaling allows the LPI Client to indicate to the PHY, and to the link partner, that a break in the data stream is expected and the LPI Client may use this information to enter power saving modes that require additional time to resume normal operation. LPI signaling also informs the LPI Client that the link partner has sent such an indication.

The definition of LPI signaling assumes the use of the MAC defined in Annex 4A for simplified full duplex operation (with carrier sense deferral). This provides full duplex operation but uses the carrier sense signal to defer transmission when the PHY is in the LPI mode.

Figure 78–1 depicts the LPI Client and the RS interlayer service interfaces.



Figure 78-1—LPI Client and RS interlayer service interfaces

# 78.1.1.2 Responsibilities of LPI Client

The decision on when to signal LPI to the link partner is made by the LPI Client and communicated to the PHY through the RS. The LPI Client is also informed when the link partner is signaling LPI by the RS.

The conditions under which the LPI Client decides to send LPI, and what action are taken by the LPI Client when it receives LPI from the link partner, are implementation specific and beyond the scope of this standard.

#### 78.1.2 LPI Client service interface

The following specifies the service interface provided by the RS to the LPI Client. These services are described in an abstract manner and do not imply any particular implementation.

The following primitives are defined:

LP\_IDLE.request LP\_IDLE.indication

#### 78.1.2.1 LP\_IDLE.request

# 78.1.2.1.1 Function

A primitive used by the LPI Client to start or stop the signaling of LPI to the link partner.

#### 78.1.2.1.2 Semantics of the service primitive

The semantics of the service primitive are as follows:

LP\_IDLE.request (LPI\_REQUEST)

The LPI\_REQUEST parameter can take one of two values: ASSERT or DE-ASSERT. ASSERT initiates the signaling of LPI to the link partner. DE-ASSERT stops the signaling of LPI to the link partner. The effect of receipt of this primitive is undefined in any of the following cases:

- a) link status is not OK (see 28.2.6.1.1)
- b) LPI REQUEST=ASSERT within 1 second of the change of link status to OK.
- c) The PHY is indicating LOCAL FAULT
- d) The PHY is indicating REMOTE FAULT

#### **78.1.2.1.3 When generated**

When this primitive should be generated by the LPI client is unspecified.

#### 78.1.2.1.4 Effect of receipt

The receipt of this primitive will cause the RS to start or stop signaling LPI to the link partner.

#### 78.1.2.2 LP IDLE.indication

#### 78.1.2.2.1 Function

A primitive that is used to indicate to the LPI Client that the link partner has started or stopped signaling LPI.

#### 78.1.2.2.2 Semantics of the service primitive

The semantics of the service primitive are as follows:

LP IDLE.indication (LPI INDICATION)

The LPI\_INDICATION parameter can take one of two values: ASSERT or DE-ASSERT. ASSERT indicates that the link partner has started signaling LPI. DE-ASSERT indicates that the link partner has stopped signaling LPI.

# 78.1.2.2.3 When generated

This primitive is generated by the PHY when it receives an LPI signal or a wake signal from its link partner.

#### 78.1.2.2.4 Effect of receipt

The effect of receipt of this primitive by the LPI client is unspecified.

### 78.1.3 Reconciliation sublayer operation

LPI assert and detect functions are contained in the Reconciliation Sublayer as shown in Figure 78–2. The xMII interface in this diagram represents any of the family of medium independent interfaces supported by EEE.



Figure 78–2—RS LPI assert and detect functions

The following provides an overview of RS LPI operation. The actual specification of RS LPI operation can be found in the respective RS clauses.

## 78.1.3.1 RS LPI assert function

In the absence of an LPI request, indicated by the LPI\_REQUEST parameter set to DE-ASSERT in the LP\_IDLE.request primitive of the LPI Client interface, the LPI assert function maps the PLS service interface to the transmit xMII signals as under normal conditions.

When an LPI request is asserted, indicated by the LPI\_REQUEST parameter set to ASSERT in the LP\_IDLE.request primitive of the LPI Client interface, the LPI assert function starts to transmit the 'Assert LPI' encoding on the xMII. The LPI assert function also sets the CARRIER\_STATUS parameter to CARRIER\_ON in the PLS\_CARRIER.indication primitive of the PLS service interface. This will prevent the MAC from transmitting.

When the LPI request is de-asserted, indicated by the LPI\_REQUEST parameter set to DE-ASSERT in the LP\_IDLE.request primitive of the LPI Client interface, the LPI assert function starts to transmit the normal inter-frame encoding on the xMII. After a delay, the LPI assert function sets the CARRIER\_STATUS parameter to CARRIER\_OFF in the PLS\_CARRIER.indication primitive of the PLS service interface, allowing the MAC to start transmitting again. This delay is provided to allow the link partner to prepare for normal operation. This delay has a PHY dependent default value but this value can be adjusted using the Data Link Layer capabilities defined in 78.4.

#### 78.1.3.2 LPI detect function

In the absence of LPI, indicated by an encoding other than 'Assert LPI' on the receive xMII, the LPI detect function maps the receive xMII signals to the PLS service interface as under normal conditions.

At the start of LPI, indicated by the transition from normal inter-frame encoding to the 'Assert LPI' encoding on the receive xMII, the LPI detect function continues to indicate idle on the PLS service interface, but sets the LPI\_INDICATION parameter to ASSERT in the LP\_IDLE.indication primitive of the LPI Client service interface.

At the end of LPI, indicated by the transition from the 'Assert LPI' encoding to any other encoding on the receive xMII, the LPI\_INDICATION parameter is set to DE-ASSERT in the LP\_IDLE.indication primitive of the LPI Client service interface and the RS receive function resumes normal decode operation.

#### 78.1.3.3 PHY LPI operation

The following provides an overview of PHY LPI operation. The specification of PHY LPI operation can be found in the respective PHY clauses (see Table 78–1).

#### 78.1.3.3.1 PHY LPI transmit operation

When the start of 'Assert LPI' encoding on the xMII is detected, the PHY signals sleep to its link partner to indicate that the local system is entering LPI mode.

The EEE capability in most PHYs (for example, 100BASE-TX, 10GBASE-T, 1000BASE-KX, 10GBASE-KR and 10GBASE-KX4) requires the local PHY transmitter to go quiet after sleep is signalled.

In the 1000BASE-T LPI mode, the local PHY transmitter goes quiet only after the local PHY signals sleep and receives a sleep signal from the remote PHY. If the remote PHY chooses not to signal LPI, then neither PHY can go into a low power mode, however LPI requests are passed from one end of the link to the other regardless and system energy savings can be achieved even if the PHY link does not go into a low power mode.

The transmit function of the local PHY is enabled periodically to transmit refresh signals that are used by the link partner to update adaptive filters and timing circuits in order to maintain link integrity.

This quiet-refresh cycle continues until the reception of the normal inter-frame encoding on the xMII. The transmit function in the PHY communicates this to the link partner by sending a wake signal for a predefined period of time. The PHY then enters the normal operating state.

Figure 78–3 illustrates general principles of the EEE-capable transmitter operation.



Figure 78–3—Overview of EEE LPI operation

No data frames are lost or corrupted during the transition to or from the LPI mode.

# 78.1.3.3.2 PHY LPI receive operation

In the receive direction, entering the LPI mode is triggered by the reception of a sleep signal from the link partner, which indicates that the link partner is about to enter the LPI mode. After sending the sleep signal, the link partner ceases transmission. When the Link partner has ceased transmission, the local PHY indicates 'Assert LPI' on the xMII and the local receiver can disable some functionality to reduce power consumption.

The link partner periodically transmits refresh signals that are used by the local PHY to update adaptive coefficients and timing circuits. This quiet-refresh cycle continues until the link partner initiates transition back to normal mode by transmitting the wake signal for a pre-determined period of time controlled by the LPI assert function in the RS. This allows the local receiver to prepare for normal operation and transition from the 'Assert LPI' encoding to the normal inter-frame encoding on the xMII. After a system specified recovery time, the link supports the nominal operational data rate.

#### 78.1.4 EEE Supported PHY types

EEE defines a low power mode of operation for the 802.3 PHYs listed in Table 78–1. The table also lists the clauses associated with each PHY.

Table 78–1—Specifications for EEE PHY types

| PHY type    | Clause |
|-------------|--------|
| 10BASE-Te   | 14     |
| 100BASE-TX  | 24     |
| 1000BASE-T  | 40     |
| XGXS (XAUI) | 47     |
| 1000BASE-KX | 70     |
| 10GBASE-T   | 55     |
| 10GBASE-KX4 | 71     |
| 10GBASE-KR  | 72     |

# 78.2 LPI mode timing parameters description

ing two timing parameters:

| $T_s$ :                 | Duration PHY transmits signals sleep before turning all transmitters off             |
|-------------------------|--------------------------------------------------------------------------------------|
| $\tilde{T_q}$ :         | Duration PHY remains quiet before sending refresh signal                             |
| $T_r^{'}$ :             | Duration of the refresh signal                                                       |
| $T_{phy\_prop\_tx}$     | The propagation delay of a start of shell delimiter (SSD) from the xMII to the MDI   |
| $T_{phy prop rx}$       | The propagation delay of a start of shell delimiter (SSD) from the MDI to the xMII   |
| $T_{phy \ shrink \ tx}$ | Transmitter shrinkage time. Defined as the absolute time difference between the fol- |
|                         | lowing two timing parameters:                                                        |
|                         | - the delay between a transition from the 'Assert LPI' to "Normal Idle" at the xMII  |
|                         | interface and the corresponding start of the wake signal at the MDI                  |
|                         | $-T_{phy\ prop\ tx}$                                                                 |
| $T_{phy\_shrink\_rx}$   | Receiver shrinkage time. Defined as the absolute time difference between the follow- |

|                      | - the delay between start of the wake signal at the MDI and the corresponding transition from 'Assert LPI' to "Normal Idle" at the xMII                                            |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | $-T_{phy\ prop\ rx}$                                                                                                                                                               |
| $T_{w phy}$ :        | Parameter employed by the system which corresponds to the behavior of the PHY. It                                                                                                  |
| ,, _p.,,             | is the period of time between reception of an IDLE signal on the xMII interface and                                                                                                |
|                      | when the first data codewords are permitted on the xMII interface. The wake time of a                                                                                              |
|                      | compliant PHY does not exceed $T_{w phy}$ (min)                                                                                                                                    |
| $T_{w \ sys \ tx}$ : | Parameter employed by the system which corresponds to its requirements. It is the                                                                                                  |
| ,,_sys_w             | longest period of time the system has to wait between a request to transmit and its                                                                                                |
|                      | readiness to transmit.                                                                                                                                                             |
| $T_{w\_sys\_rx}$ :   | Parameter employed by the system which corresponds to its requirements. It is the minimum time required by the system between a request to wake and its readiness to receive data. |
|                      |                                                                                                                                                                                    |
| Table 78–2 summa     | arizes three key EEE parameters $(T_s, T_q, \text{ and } T_r)$ for supported PHYs.                                                                                                 |
|                      |                                                                                                                                                                                    |

Table 78–2—Summary of the key EEE parameters for supported PHYs

| Protocol    | $T_s$ $\mu$ s |       | $T_q$ $\mu s$ |        | $T_r$ $\mu$ s |       |
|-------------|---------------|-------|---------------|--------|---------------|-------|
|             | min           | max   | min           | max    | min           | max   |
| 100BASE-TX  | 200           | 220   | 20,000        | 22,000 | 200           | 220   |
| 1000BASE-T  | 182.0         | 202.0 | 20,000        | 24,000 | 198.0         | 218.2 |
| 10GBASE-KR  | 4.5           | 5.5   | 1,530         | 1,870  | 15.2          | 18.5  |
| XGXS (XAUI) | 18.0          | 22.0  | 2,250         | 2,750  | 18.0          | 22.0  |
| 10GBASE-KX4 | 18.0          | 22.0  | 2,250         | 2,750  | 18.0          | 22.0  |
| 1000BASE-KX | 18.0          | 22.0  | 2,250         | 2,750  | 18.0          | 22.0  |
| 10GBASE-T   | 2.88          | 3.2   | 39.68         | 39.68  | 1.28          | 1.28  |

Figure 78–4 visually illustrates the relationship between the LPI mode timing parameters and the minimum system wake time.

# 78.3 Capabilities Negotiation

The EEE capability is advertised during the Auto-Negotiation stage. Auto-Negotiation provides a linked device with the capability to detect the abilities (modes of operation) supported by the device at the other end of the link, determine common abilities, and configure for joint operation. Auto-Negotiation is performed at power up, on command from management, due to link failure, or due to user intervention.

During the link establishment process, both link partners indicate their EEE capabilities. If EEE is supported by both link partners for the negotiated PHY type then the EEE function may be used independently in either direction.

Additional capabilities and settings using L2 protocol frames, including the adjustment of the  $T_{w\_sys\_tx}$  parameter, are described in 78.4.



 $T_{phy\_shrink\_tx}$  (max) =  $(T_{phy\_wake\_tx}$  (max) -  $T_{phy\_prop\_tx}$  (min))  $T_{phy\_shrink\_rx}$  (max) =  $(T_{phy\_wake\_rx}$  (max) -  $T_{phy\_prop\_rx}$  (min))

Where:

T<sub>phy\_wake\_tx</sub>: xMII start of wake to MDI start of wake delay

 $T_{phy\_prop\_tx}$ : xMII to MDI data propagation delay

T<sub>phy\_wake\_rx</sub>: MDI start of wake to xMII start of wake delay

T<sub>phy\_prop\_rx</sub>: MDI to xMII data propagation delay T<sub>phy\_wake</sub>: Minimum wake duration required by PHY

Figure 78–4—LPI mode timing parameters and their relationship to minimum system wake time

# 78.4 Data Link Layer Capabilities

Additional capabilities and settings are supported using frames based on the IEEE 802.3 Organizationally Specific TLVs defined in Annex G of IEEE Std 802.1AB protocol (LLDP). Devices that require longer wake up times prior to being able to accept data on their receive paths may use the Data Link Layer capabilities defined in this section to negotiate for extended system wake up times from the transmitting link partner. This mechanism may allow for more or less aggressive energy saving modes.

The Data Link Layer capabilities shall be implemented for devices with an operating speed equal to or greater than 10 Gb/s and may be implemented for all other devices.

Implementations that use the Data Link Layer capabilities shall comply with all mandatory parts of IEEE Std 802.1AB; shall support the EEE Type, Length, Value (TLV) defined in 79.3.a; timing requirement in 78.4.1; and shall support the control state diagrams defined in 78.4.2.

The Data Link Layer capabilities are described from a unidirectional perspective on the link between transmitting and receiving link partners. For duplex EEE links that implement the Data Link Layer capabilities, each link partner shall implement the TLV, control and state diagrams for a transmitter as well as a receiver.

For purposes of Data Link Layer capabilities, all values that are negotiated and/or exchanged that have a fractional value shall be rounded up to the nearest integer number in microseconds.

# 78.4.1 Data Link Layer capabilities timing requirements

An EEE link partner shall send an LLDPDU containing an EEE TLV within 10 seconds of the Link Layer capability exchange being enabled when both the variables dll\_enabled and dll\_ready are asserted.

# Editor's Notes: To be removed prior to publication

aLldpXdot3LocDllEnabled is the attribute required by the adopted baseline, described in diab\_01\_0409.pdf, that maps to tx\_dll\_enabled and rx\_dll\_enabled which is set at the end of a successful auto-negotiation between EEE capable PHYs upon receipt of a EEE capability message.

An LLDPDU containing an EEE TLV with an updated value for the "Echo Transmit  $T_{w\_sys\_tx}$ " field shall be sent within 10 seconds of receipt of an LLDPDU containing an EEE TLV where the value of "Transmit  $T_{w\_sys\_tx}$ " field is different from the previously communicated value.

An LLDPDU containing an EEE TLV with an updated value for the "Echo Receive  $T_{w\_sys\_tx}$ " field shall be sent within 10 seconds of receipt of an LLDPDU containing an EEE TLV where the value of "Receive  $T_{w\_sys\_tx}$ " field is different from the previously communicated value.

# 78.4.2 Control state diagrams

The control state diagrams for an EEE transmitting link partner and an EEE receiving link partner specify the externally observable behavior of an EEE transmitting link partner and an EEE receiving link partner implementing Data Link Layer capabilities respectively. EEE transmitting link partners implementing Data Link Layer capabilities shall provide the behavior of the state diagram as shown in Figure 78–5. EEE receiving link partners implementing Data Link Layer capabilities shall provide the behavior of the state diagram as shown in Figure 78–6.

#### 78.4.2.1 Conventions

The body of this subclause is comprised of state diagrams, including the associated definitions of variables, constants, and functions. Should there be a discrepancy between a state diagram and descriptive text, the state diagram prevails.

3 4 5

6

7

8

9 10

11 12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

29

30

31 32

33

3435

36

37

38

39

40

41

42

43

44

45

46

47

48 49

50

51

52

53

54

The notation used in the state diagrams follows the conventions of state diagrams as described in 21.5.

# **78.4.2.2 Constants**

#### PHY WAKE VALUE

Integer (2 octets wide) representing the  $T_{w\_phy}$  defined for the PHY that is in use for the link. This parameter should be rounded up to the nearest integer number when it is calculated and examined according to 78.2 and Table 78–4.

#### **78.4.2.3 Variables**

# LocTxSystemValue

Integer that indicates the value of  $T_{w\_sys\_tx}$  that the local system can support. This value is updated by the EEE DLL Transmitter state diagram. This variable maps into the aLldpXdot3LocTxTwSys attribute.

# RemTxSystemValueEcho

Integer that indicates the value Transmit  $T_{w\_sys\_tx}$  echoed back by the remote system. This value maps from the aLldpXdot3RemTxTwSysEcho attribute.

# LocRxSystemValue

Integer that indicates the value of  $T_{w\_sys\_tx}$  that the local system requests from the remote system. This value is updated by the EEE Receiver L2 state diagram. This variable maps into the aLldpXdot3LocRxTwSys attribute.

# RemRxSystemValueEcho

Integer that indicates the value of Receive  $T_{w\_sys\_tx}$  echoed back by the remote system. This value maps from the aLldpXdot3RemRxTwSysEcho attribute.

# LocFbSystemValue

Integer that indicates the value of fallback  $T_{w\_sys\_tx}$  that the local system requests from the remote system. This value is updated by the local system software.

# RemTxSystemValue

Integer that indicates the value of  $T_{w\_sys\_tx}$  that the remote system can support. This value maps from the aLldpXdot3RemTxTwSys attribute.

# LocTxSystemValueEcho

Integer that indicates the remote system's Transmit  $T_{w\_sys\_tx}$  that was used by the local system to compute the  $T_{w\_sys\_tx}$  that it wants to request from the remote system. This value maps into the aLldpXdot3LocTxTwSysEcho attribute.

# RemRxSystemValue

Integer that indicates the value of  $T_{w\_sys\_tx}$  that the remote system requests from the local system. This value maps from the aLldpXdot3RemRxTwSys attribute.

# LocRxSystemValueEcho

Integer that indicates the remote systems Receive  $T_{w\_sys\_tx}$  that was used by the local system to compute the  $T_{w\_sys\_tx}$  that it can support. This value maps into the aLldpXdot3LocRxTwSysEcho attribute.

#### LocResolvedTxSystemValue

Integer that indicates the current  $T_{w \ sys \ tx}$  supported by the local system.

# LocResolvedRxSystemValue

Integer that indicates the current  $T_{w \ sys \ tx}$  supported by the remote system.

# TempTxVar

Temporary integer used to store the value of  $T_{w \ sys \ tx}$ .

# TempRxVar

Temporary integer used to store the value of  $T_{w \ sys \ tx}$ .

local\_system\_change

An implementation specific control variable that indicates that the local system wants to change either the Transmit  $T_{w \ svs \ tx}$  or the Receive  $T_{w \ svs \ tx}$ .

# tx dll ready

Data Link Layer ready: This variable indicates that the tx system initialization is complete and is ready to update/receive LLDPDU containing EEE TLV. This variable is updated by the local system software.

# rx\_dll\_ready

Data Link Layer ready: This variable indicates that the rx system initialization is complete and is ready to update/receive LLDPDU containing EEE TLV. This variable is updated by the local system software.

A summary of cross-references between the EEE object class attributes and the transmit and receive control state diagrams, including the direction of the mapping, is provided in Table 78–3.

Table 78–3—Attribute to state diagram variable cross-reference

| Entity | Object Class              | Attribute                | Mapping       | State diagram variable |
|--------|---------------------------|--------------------------|---------------|------------------------|
| TX     | oLldpXdot3Lo<br>cSystems- | aLldpXdot3LocTxTwSys     | <=            | LocTxSystemValue       |
|        | Group                     | aLldpXdot3LocRxTwSysEcho | <=            | LocRxSystemValueEcho   |
|        |                           | aLldpXdot3LocDllEnabled  | $\Rightarrow$ | tx_dll_enabled         |
|        |                           | aLldpXdot3LocTxDllReady  | <=            | tx_dll_ready           |
|        | oLldpXdot3Re<br>mSystems- | aLldpXdot3RemRxTwSys     | $\Rightarrow$ | RemRxSystemValue       |
|        | Group                     |                          |               | RemTxSystemValueEcho   |
| RX     | oLldpXdot3Lo<br>cSystems- |                          |               | LocRxSystemValue       |
|        | Group                     | aLldpXdot3LocTxTwSysEcho | <=            | LocTxSystemValueEcho   |
|        |                           | aLldpXdot3LocFbTwSys     | <=            | LocFbSystemValue       |
|        |                           | aLldpXdot3LocDllEnabled  | $\Rightarrow$ | rx_dll_enabled         |
|        |                           | aLldpXdot3LocRxDllReady  | <=            | rx_dll_ready           |
|        | oLldpXdot3Re<br>mSystems- | aLldpXdot3RemTxTwSys     | $\Rightarrow$ | RemTxSystemValue       |
|        | Group                     | aLldpXdot3RemRxTwSysEcho | <=            | RemRxSystemValueEcho   |

### **78.4.2.4 Functions**

# examine Tx change

This function computes the new value of  $T_{w \ sys \ tx}$  that the local system can support when there is as updated request from the remote system or if local system conditions require a change in the value of the presently supported  $T_{w,sys,tx}$ . This function returns the following variable.

#### NEW TX VALUE

Integer that indicates the value of  $T_{w \ sys}$  that the local system can support.

### examine Rx change

This function computes the new value of  $T_{w \ sys \ tx}$  that the local system wants the remote system to support. This function is called when the remote system wants to change its presently allocated  $T_{w \ svs \ tx}$  or if local system conditions require a change in the value of  $T_{w \ svs \ tx}$  presently supported by the remote system. This function returns the following variable.

NEW RX VALUE

Integer that indicates the value of  $T_{w\_sys\_tx}$  that the local system wants the remote system to support.

# 78.4.2.5 State diagrams

Control for placing data on the medium rests with the transmitting side, hence  $T_{w\_sys\_tx}$  is enforced by the transmitter. For a given path between link partners (i.e. a transmitter and its associated receiver), the transmitting link partner shall wait for the time indicated by the Transmit  $T_{w\_sys\_tx}$  after de-asserting LPI (at the xMII) before sending data frames. The receiving link partner shall be ready to accept data based on its echoed value of Transmit link partner's  $T_{w\_sys\_tx}$ . This ensures that the link partners transition out of LPI mode and receive frames without loss or corruption.

The general state change procedure for transmitter is shown in Figure 78–5.



Figure 78-5—EEE DLL Transmitter State Diagram

The general state change procedure for receiver is shown in Figure 78–6. !rx dll enabled + !rx\_dll\_ready INITIALIZE LocRxSystemValue ← PHY WAKE VALUE RemRxSystemValueEcho ← PHY WAKE VALUE
RemTxSystemValue ← PHY WAKE VALUE
LocTxSystemValueEcho ← PHY WAKE VALUE LocResolvedRxSystemValue ← PHY WAKE VALUE LocFbSystemValue ← PHY WAKE VALUE TempTxVar ← PHY WAKE VALUE rx\_dll\_ready RUNNING  $\begin{array}{l} local\_system\_change + \\ RemTxSystemValue \neq TempTxVar \end{array}$ **CHANGE** TempTxVar = RemTxSystemValue examine\_Rx\_change (NEW RX VALUE ≤ LocResolvedRxSystemValue) + (NEW\_RX\_VALUE > LocResolvedRxSystemValue) \* (NEW\_RX\_VALUE > TempTxVar) (NEW\_RX\_VALUÉ ≤ TempTxVar) SYSTEM REALLOCATION

 $LocResolvedRxSystemValue \Leftarrow NEW\_RX\_VALUE$ 

UCT

**RX UPDATE** 

UCT

UCT

 $LocRxSystemValue \Leftarrow NEW_RX_VALUE$ 

**UPDATE MIRROR** 

 $LocTxSystemValueEcho \leftarrow TempTxVar$ 

Figure 78–6—EEE DLL Receiver State Diagram

33

34

48 49 50

52 53 54

51

# 78.4.3 State change procedure across a link

The transmitting and receiving link partners utilize the LLDP mechanism to advertise their various attributes to the other entity.

The initial  $T_{\rm w}$  sys tx defaults governing the EEE operation of the link default to the wake values required by the PHYs. This provides for EEE operation and functionality on initialization and prior to the exchange and processing of the TLVs.

The receiving link partner may request a new  $T_{w\_sys\_tx}$  value through the aLldpXdot3LocRxTwSys (30.12.2.1.24) attribute in the LldpXdot3LocSystemsGroup managed object class (30.12.2). The request appears to the transmitting link partner as a change to the aLldpXdot3RemRxTwSys (30.12.3.1.19) attribute in the LldpXdot3RemSystemsGroup managed (30.12.3) object class. The transmitting link partner responds to its receiving partner's request through the aLldpXdot3LocTxTwSys (30.12.2.1.22) attribute in the LldpXdot3LocSystemsGroup managed object class (30.12.2). The transmitting link partner also copies the value of the aLldpXdot3RemRxTwSys (30.12.3.1.19) attribute in the LldpXdot3RemSystemsGroup managed (30.12.3) object class to the aLldpXdot3LocRxTwSysEcho (30.12.3.1.19) attribute in the LldpXdot3LocSystemsGroup managed object class (30.12.2).

The transmitting link partner may advertise new value of  $T_{w \text{ sys tx}}$  through the aLldpXdot3LocTxTwSys (30.12.2.1.22) attribute in the LldpXdot3LocSystemsGroup managed object class (30.12.2). This appears to the receiving link partner as a change to the aLldpXdot3RemTxTwSys (30.12.3.1.19) attribute in the LldpXdot3RemSystemsGroup managed (30.12.3) object class. The receiving link partner responds to a transmitter's request through the aLldpXdot3LocRxTwSys (30.12.3.1.19) attribute in LldpXdot3LocSystemsGroup managed object class (30.12.2). The receiving link partner also copies the value of the aLldpXdot3RemTxTwSys (30.12.3.1.19) attribute in the LldpXdot3RemSystemsGroup managed (30.12.3) object class to the aLldpXdot3LocTxTwSysEcho (30.12.3.1.22) attribute in the LldpXdot3LocSystemsGroup managed object class (30.12.2). This appears to the transmitting link partner aLldpXdot3RemTxTwSysEcho change to the (30.12.3.1.22)LldpXdot3RemSystemsGroup managed (30.12.3).

The state diagrams in Figure 78–5 and Figure 78–6 describe the behavior above.

# 78.4.3.1 Transmitting link partner's state change procedure across a link

A transmitting link partner is said to be in sync with the receiving link partner if the presently advertised value of Transmit Tw sys tx and the corresponding echoed value are equal.

During normal operation, the transmitting link partner is in the RUNNING state. If the transmitting link partner wants to initiate a change to the presently resolved value of  $T_{\rm w~svs~tx}$ , the local\_system\_change is asserted and the transmitting link partner enters the LOCAL CHANGE state where NEW\_TX\_VALUE is computed. If the new value is smaller than the presently advertised value of  $T_{\rm w}$  sys tx or if the transmitting link partner is in sync with the receiving link partner, then it enters TX UPDATE state. Otherwise, it returns to the RUNNING state.

If the transmitting link partner sees a change in the  $T_{\rm w}$  sys tx requested by the receiving link partner, it recognizes the request only if it is in sync with the transmitting link partner. The transmitting link partner examines the request by entering the REMOTE CHANGE state where a NEW TX VALUE is computed and it then enters the TX UPDATE state.

Upon entering the TX UPDATE state, the transmitter updates the advertised value of Transmit  $T_{\text{w sys tx}}$  with NEW\_TX\_VALUE. If the NEW\_TX\_VALUE is equal to or greater than either the resolved  $T_{w\_sys\_tx}$  value

or the value requested by the receiving link partner then it enters the SYSTEM REALLOCATION state where it updates the value of resolved  $T_{w\_sys\_tx}$  with NEW\_TX\_VALUE. The transmitting link partner enters MIRROR UPDATE state either from SYSTEM REALLOCATION or directly from TX UPDATE state. UPDATE MIRROR state then updates the echo for the Receive  $T_{w\_sys\_tx}$  and returns to the RUNNING state.

# 78.4.3.2 Receiving link partner's state change procedure across a link

A receiving link partner is said to be in sync with the transmitting link partner if the presently requested value of Receive  $T_{\rm w\ sys\ tx}$  and the corresponding echoed value are equal.

During normal operation, the receiving link partner is in the RUNNING state. If the receiving link partner wants to request a change to the presently resolved value of  $T_{w\_sys\_tx}$ , the local\_system\_change is asserted. When local\_system\_change is asserted or when the receiving link partner sees a change in the  $T_{w\_sys\_tx}$  advertised by the transmitting link partner, it enters the CHANGE state where NEW\_RX\_VALUE is computed. If NEW\_RX\_VALUE is lesser than the presently resolved value of  $T_{w\_sys\_tx}$  or the presently advertised value by the transmitting link partner, it enters SYSTEM REALLOCATION state where it updates the resolved value of  $T_{w\_sys\_tx}$  to NEW\_RX\_VALUE. The receiving link partner ultimately enters RX UPDATE state, either from SYSTEM REALLOCATION state or directly from CHANGE state.

In the RX UPDATE state, it updates the presently requested value to NEW\_RX\_VALUE, then it updates the echo for the Transmit  $T_{w\_sys\_tx}$  in the UPDATE MIRROR state and finally goes back to the RUNNING state

# 78.5 Communication link access latency

In full duplex mode, predictable operation of the MAC ControlPAUSE operation (Clause 31, Annex 31B) demands that there be an upper bound on the propagation delay through the network. This implies that MAC, MAC Control sublayer, and PHY implementors conform to certain delay maxima, and that network planners and administrators conform to constraints regarding the cable topology and the concatenation of devices.

The EEE capability adds latency that has to be considered by the network designer. When in the LPI mode, the PHY link is not available immediately for transmission of data. The system has to wake it up by sending the normal IDLE code on the MAC interface. Following IDLE code reception on the MAC interface, the PHY starts the wake up process. The maximal PHY recovery time,  $T_{w\ phy}$  is defined for each PHY.

Transmit and/or Receive wait time shrinkage can happen when  $T_{phy\_shrink\_rx}$  or  $T_{phy\_shrink\_tx}$  (as defined in 78.1.3) are not zero. This has to be taken into consideration in designing or configuring the network.

Table 78–4 summarizes critical timing parameters for supported PHYs. This should assist the system designer in assessing the effect of LPI mode on the overall operation of the PHY.

Case-1 of the 1000BASE-T PHY applies to PHYs in Master mode. Case-2 of the 1000BASE-T PHY applies to PHYs in Slave mode.

Case-1 of the 10GBASE-KR PHY applies to PHYs without FEC. Case-2 of the 10GBASE-KR PHY applies to PHYs with FEC.

Case-1 of the 10GBASE-T PHY applies when the PHY is requested to transmit the Wake signal before transmission of the Sleep signal to the Link Partner is complete. Case-2 of the 10GBASE-T PHY applies when the PHY is requested to transmit the Wake signal after transmission of the Sleep signal to the Link Partner is complete and if the PHY has not indicated LOCAL FAULT at any time during the previous 10 ms.

Table 78–4—Summary of the LPI timing parameters for supported PHYs

| РНҮ Туре     | Case   | $T_{w\_sys\_tx}$ (min), in $\mu$ s | $T_{w\_phy}$ (min), in $\mu$ s | T <sub>phy_shrink_tx</sub> (min), in μs | T <sub>phy_shrink_rx</sub> (min), in μs | $T_{w\_sys\_rx}$ (min), in $\mu$ s |
|--------------|--------|------------------------------------|--------------------------------|-----------------------------------------|-----------------------------------------|------------------------------------|
| 100BASE-TX   |        | 30                                 | 20.5                           | 5                                       | 15                                      | 10                                 |
| 1000D A CE T | Case-1 | 16.5                               | 16.5                           | 5.0                                     | 2.5                                     | 1.76                               |
| 1000BASE-T   | Case-2 | 16.5                               | 16.5                           | 12.24                                   | 9.74                                    | 1.76                               |
| 1000BASE-KX  |        | 13.26                              | 11.25                          | 0.5                                     | 11.0                                    | 1.76                               |
| 10CDASE T    | Case-1 | 7.36                               | 7.36                           | 4.48                                    | 0                                       | 2.88                               |
| 10GBASE-T    | Case-2 | 4.48                               | 4.48                           | 1.6                                     | 0                                       | 2.88                               |
| 10GBASE-KX4  |        | 12.38                              | 9.25                           | 0.5                                     | 9.0                                     | 2.88                               |
| 10CDASE VD   | Case-1 | 15.38                              | 12.25                          | 0.5                                     | 12.0                                    | 2.88                               |
| 10GBASE-KR   | Case-2 | 17.38                              | 14.25                          | 0.5                                     | 14.0                                    | 2.88                               |

# 78.5.1 10Gb/s PHY extension using XGXS

The XGXS can be inserted between the RS and a 10 Gb/s PHY to transparently extend the physical reach of the XGMII. The LPI signaling can operate through the XGXS with no change to the PHY timing parameters described in Table 78–4 or the operation of the Data Link Layer Capabilities negotiation described in 78.4.

If the DTE XS XAUI stop enable bit (5.0.9) is asserted, the DTE XS may stop signaling on the XAUI in the transmit direction to conserve energy. If the DTE XS XAUI stop enable bit is asserted, the RS shall defer sending data following deassertion of LPI by an additional time equal to  $T_{w\_sys\_tx}$  -  $T_{w\_sys\_tx}$  for the XGXS as shown in Table 78–4 (see 46.4a.2.1).

If the PHY XS XAUI stop enable bit (4.0.9) is asserted, the PHY XS may stop signaling on the XAUI in the receive direction to conserve energy. The receiver should negotiate an additional time for the remote  $T_{w\_sys}$  equal to  $T_{w\_sys\_tx}$  -  $T_{w\_sys\_tx}$  for the XGXS as shown in Table 78–4 before setting the PHY XS XAUI stop enable bit

# 79. IEEE 802.3 Organizationally Specific Link Layer Discovery Protocol (LLDP) type, length, and values (TLV) information elements

# 79.3 IEEE 802.3 Organizationally Specific TLVs

Replace Table 79-1 with the following:

Table 79-1—IEEE 802.3 Organizationally Specific TLVs

| IEEE 802.3 subtype | TLV name                                   | Subclause reference |
|--------------------|--------------------------------------------|---------------------|
| 1                  | MAC/PHY Configuration/Status               | 79.3.1              |
| 2                  | Power Via Medium Dependent Interface (MDI) | 79.3.2              |
| 3                  | Link Aggregation (deprecated)              | 79.3.3              |
| 4                  | Maximum Frame Size                         | 79.3.4              |
| 5                  | Energy Efficient Ethernet                  | 79.3.a              |
| 6–255              | Reserved                                   | _                   |

Insert the following sub-section after last sub-section in 79.3.

# **79.3.a EEE TLV**

The EEE TLV is used to exchange information about the EEE Data Link Layer capabilities. Figure 79–1a shows the format of this TLV. .





Figure 79–1a—EEE TLV format

# 79.3.a.1 Transmit $T_w$

Transmit  $T_{w\_sys\_tx}$  (2 octets wide) is the time (expressed in microseconds) that the transmitting link partner will wait before it starts transmitting data after leaving the Low Power Idle (LPI) mode. This is a function of the transmit system design and may be constrained, for example, by the transmit path buffering. The default value for Transmit  $T_{w\_sys\_tx}$  is the  $T_{w\_phy}$  defined for the PHY that is in use for the link. The Transmitting link partner expects that the Receiving link partner will be able to accept data after the time delay Transmit  $T_{w\_sys\_tx}$  (expressed in microseconds).

# 79.3.a.2 Receive $T_w$

Receive  $T_{w\_sys\_tx}$  (2 octets wide) is the time (expressed in microseconds) that the receiving link partner is requesting the transmitting link partner to wait before starting the transmission data following the LPI. The default value for Receive  $T_{w\_sys\_tx}$  is the  $T_{w\_phy}$  defined for the PHY that is in use for the link. The Receive  $T_{w\_sys\_tx}$  value can be larger but not smaller than the default. The extra wait time may be used by the receive link partner for power saving mechanisms that require longer wake-up time than the PHY-layer definitions.

# 79.3.a.3 Fallback $T_w$

A receiving link partner may inform the transmitter of an alternate desired  $T_{w\_sys\_tx}$ . Since a receiving link partner is likely to have discrete levels for savings, this provides the transmitter with additional information that it may use for a more efficient allocation. As with the Receive  $T_{w\_sys\_tx}$ , this is 2 octets wide. Systems that do not implement this option default the value to be the same as that of the Receive  $T_{w\_sys\_tx}$ .

# 79.3.a.4 Echo Transmit and Receive $T_{w}$

The respective echo values are the local link partner's reflection (echo) of the remote link partner's respective values. When a local link partner receives its echoed values from the remote link partner it can determine whether or not the remote link partner has received, registered and processed its most recent values. For example, if the local link partner receives echoed parameters that do not match the values in its local MIB, then the local link partner infers that the remote link partner's request was based on stale information.

# 79.7 IEEE 802.3 Organizationally Specific TLV selection management

# 79.7.2 IEEE 802.3 Organizationally Specific TLV/LLDP Local and Remote System group managed object class cross references

Append Table 79–6 and Table 79–7 with the following:

The cross-references between the EEE TLV and the EEE local (30.12.2) and remote (30.12.3) object class attributes are listed in Table 79–6 and Table 79–7.

Table 79–6—IEEE 802.3 Organizationally Specific TLV/LLDP Local System Group managed object class cross references

| TLV name | TLV variable                   | LLDP Local System Group<br>managed object class attribute |
|----------|--------------------------------|-----------------------------------------------------------|
| EEE      | Transmit $T_{w\_sys\_tx}$      | aLldpXdot3LocTxTwSys                                      |
|          | Receive $T_{w\_sys\_tx}$       | aLldpXdot3LocRxTwSys                                      |
|          | Echo Transmit $T_{w\_sys\_tx}$ | aLldpXdot3LocTxTwSysEcho                                  |
|          | Echo Receive $T_{w\_sys\_tx}$  | aLldpXdot3LocRxTwSysEcho                                  |
|          | Fallback $T_{w\_sys\_tx}$      | aLldpXdot3LocFbTwSys                                      |

Table 79–7—IEEE 802.3 Organizationally Specific TLV/LLDP Remote System Group managed object class cross references

| TLV name | TLV variable                   | LLDP Remote System Group<br>managed object class attribute |
|----------|--------------------------------|------------------------------------------------------------|
| EEE      | Transmit $T_{w\_sys\_tx}$      | aLldpXdot3RemTxTwSys                                       |
|          | Receive $T_{w\_sys\_tx}$       | aLldpXdot3RemRxTwSys                                       |
|          | Echo Transmit $T_{w\_sys\_tx}$ | aLldpXdot3RemTxTwSysEcho                                   |
|          | Echo Receive $T_{w\_sys\_tx}$  | aLldpXdot3RemRxTwSysEcho                                   |
|          | Fallback $T_{w\_sys\_tx}$      | aLldpXdot3RemFbTwSys                                       |

# 79.5 Protocol implementation conformance statement (PICS) proforma for IEEE 802.3 Organizationally Specific Link Layer Discovery Protocol (LLDP) type, length, and values (TLV) information elements<sup>1</sup>

# 79.5.3 Major capabilities/options

Append Table in this section with the following:

| Item | Feature | Subclause | Value/Comment | Status | Support           |
|------|---------|-----------|---------------|--------|-------------------|
| *EE  | EEE TLV | 79.5.a    |               | О      | Yes [ ]<br>No [ ] |

Insert the following sub-section after last sub-section in 79.5.

# **79.5.a EEE TLV**

| Item | Feature                                | Subclause | Value/Comment                                                                                                                                                                                                       | Status | Support                      |
|------|----------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------|
| EET1 | Transmit $T_w$ field                   | 79.3.a.1  | 2 octets representing time<br>(expressed in microseconds)<br>that the transmitting link part-<br>ner will wait before it starts<br>transmitting data after leaving<br>the LPI mode                                  | EE:M   | Yes [ ]<br>N/A [ ]           |
| EET2 | Receive $T_w$ field                    | 79.3.a.2  | 2 octets representing time<br>(expressed in microseconds)<br>that the receiving link partner<br>is requesting the transmitting<br>link partner to wait before it<br>starts transmitting data follow-<br>ing the LPI | EE:M   | Yes [ ]<br>N/A [ ]           |
| EET3 | Fallback field                         | 79.3.a.3  | 2 octets representing time<br>(expressed in microseconds)                                                                                                                                                           | EE:M   | Yes [ ]<br>N/A [ ]           |
| EET4 | Echo Transmit and Receive $T_w$ fields | 79.3.a.4  | 2 octets representing time<br>(expressed in microseconds)                                                                                                                                                           | EE:M   | Yes [ ]<br>N/A [ ]           |
| EET5 | Usage rules                            |           | LLDPDU contains no more than one EEE TLV                                                                                                                                                                            | EE:O   | Yes [ ]<br>No [ ]<br>N/A [ ] |

<sup>&</sup>lt;sup>1</sup>Copyright release for PICS proformas: Users of this standard may freely reproduce the PICS proforma in this subclause so that it can be used for its intended purpose and may further publish the completed PICS.

# **Annex 28C**

(normative)

# **Next page Message Code field definitions**

Change Table 28C-1 for the new message code definition:

Table 28C-1—Message code field values

| Message code            | M<br>10 | M<br>9 | M<br>8 | M<br>7 | M<br>6 | M<br>5 | M<br>4 | M<br>3 | M<br>2 | M<br>1 | M<br>0 | Message code description                                                          |
|-------------------------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------------------------------------------------------------------------|
| <u>10</u>               | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 0      | EEE Technology Message Code. EEE capability to follow.using unformatted next page |
| <del>10</del> <u>11</u> | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0<br>1 | 0      | 1<br>0 | Reserved for future<br>Auto-Negotiation use                                       |
| 2047                    | 1       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | Reserved for future<br>Auto-Negotiation use                                       |

Insert 28C.12 for message code definition:

# 28C.12 Message code 10—EEE technology message code

Multiple clauses use next page message code 10 to indicate that EEE technology messages will follow the transmission of this page [the initial, Message (formatted) next page] with one unformatted next page. The contents of the unformatted code field bits (U10:U0) shall be as defined in 45.2.7.13.

EEE capability negotiation is defined in 78.3

# Annex 28D

(normative)

# Description of extensions to Clause 28 and associated annexes

Insert 28D.7 for extensions required for EEE:

# 28D.7 Extensions required for Energy Efficient Ethernet (Clause 78)

Energy Efficient Ethernet (Clause 78) makes use of Auto-Negotiation and requires additional MDIO registers. Autonegotiation is mandatory for all EEE PHYs that support LPI. Details are provided in 78.3.

# Annex 73A

(normative)

# **Next page Message Code field definitions**

Change Table 73A-1 by inserting a new row as shown below:

Table 73A-1—Message code field values

| Message code | M<br>10  | M<br>9 | M<br>8 | M<br>7 | M<br>6 | M<br>5 | M<br>4 | M<br>3 | M<br>2 | M<br>1 | M<br>0 | Message code description                                                          |
|--------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------------------------------------------------------------------------|
| 10           | <u>0</u> | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 0      | EEE Technology Message Code. EEE capability to follow.using unformatted next page |

Insert 73A.4 for message code definition:

# 73A.4 Message code 10—EEE technology message code

Multiple clauses use next page message code 10 as an identifier for EEE technology. The EEE technology code message shall consist of only a Message next page. The message code field, 000 0000 1010 shall be contained in bits 10:0. The contents of the unformatted code bits (D47:D16) shall be as defined in 45.2.7.13.

EEE capability negotiation is defined in 78.3

# Annex 74A

(informative)

Insert 74A.5, Table 74-A-5, 74A.6 and Table 74-A-6 after 74A.4 as shown below:

# 74A.5 Output of the FEC (2112, 2080) Encoder to Support Rapid Block during the wake state in EEE (optional)

If the optional EEE function is supported (see Clause 78) then the reverse gearbox of the remote FEC encoder will be receiving unscrambled data. PCS sublayer will be encoding /I/ during the wake state, which produces the deterministic FEC frame.

Table 74–A-5 provides the data stream at the output of the FEC (2112, 2080) encoder after the data is scrambled with the PN-2112 sequence as described in 74.7.4.4.1. The example shows the stream of data in 64 bit format (33 64b symbols) generated from the output of the FEC (2112,2080) encoder after the PN-2112 scrambler.

Table 74–A-5— FEC block scrambled with PN-2112 sequence for the wake state

| 64 bit stream<br>hex [0:63] |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| c3fffffff555540             | 1e01555555552aa             | a5fffff000015555            | 587ffeaaaaeaaaaa            |
| a96a7fffeffffe55            | 54a0000755551555            | 5e5aabfffff80000            | 552d0ffffeaaaa0a            |
| aa82aaabbfffffff            | f8cb5510000e5554            | 155a58aaabbfffb4            | 0006d55587ffefaa            |
| ab596abeaaad5fff            | abfe151554000000            | d555b55501aaaabf            | ff52781515540bff            |
| feaa9152aaffaaa5            | 0ffeb5fff5f55414            | 00411a555555872a            | baeff9db00141552            |
| 0dffbd2aa11eabfe            | aaad861fbaffa4a5            | 54140057f5410154            | 4aeaab87f8d58045            |
| 455b54c2bfeaa7f8            | abaaeafe0bfeabff            | 2aad455a01ffa540            | 0152aa0d7febf554            |
| 41555556927fffba            | fff1aaaa0a000dea            | abbeaae1a55407ff            | 2d00105ad35bffeb            |
| f552a155abb5586a            |                             |                             |                             |

# 74A.6 Output of the FEC (2112, 2080) Encoder to Support Rapid Block during the refresh state in EEE (optional)

If the optional Energy Efficient Ethernet (EEE) capability is supported (see Clause 78) then the reverse gear-box of the remote FEC encoder will be receiving unscrambled data. PCS sublayer will be encoding /LI/ during the refresh state, which produces the deterministic FEC frame.

Table 74–A-6 provides the data stream at the output of the FEC (2112, 2080) encoder after the data is scrambled with the PN-2112 sequence as described in 74.7.4.4.1. The example shows the stream of data in 64 bit format (33 64b symbols) generated from the output of the FEC (2112,2080) encoder after the PN-2112 scrambler.

Table 74-A-6— FEC block scrambled with PN-2112 sequence for the refresh state

| 64 bit stream<br>hex [0:63] |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| c3cf9f3e7c535958            | 1e19653594d654a6            | a5f3e7c060c0d653            | 5879f2b29a8a6b29            |
| a96979f3f7cf9e94            | d4a18301594d2535            | 9e5a6a7cf9f41830            | 352d6f3e7daca612            |
| 9a829acb7e7cf9f3            | e0cb4d2060cfd652            | 195a54b29bdf3e37            | 0606d3599fcf8f6b            |
| 285969b8a6b56f9f            | 6a7e1496520c1830            | b595b59482aca6a7            | cf327875d4d70df3            |
| e69a9162ca3e29a3            | 03e6b5e7c5959597            | 064d1a594d65e7eb            | 39e9f9dd0c0c2532            |
| cc7cbd29a712b3ce            | ca6c061e39f9a8bd            | 6474c05734c20758            | 52dacb8798140343            |
| 494364c28f8a667b            | ada6f2fe13cecb3e            | a9ab495a0de79520            | c0d1ac0d79e7ed64            |
| 2194d6569179f3a2            | cf916b2a0b830be6            | b38eca21a59584f9            | 2118203ad33b3e68            |
| f35eb9658ed5d943            |                             |                             |                             |