

# 8224 CLOCK GENERATOR AND DRIVER FOR 8080A CPU

- Single Chip Clock Generator/Driver for 8080A CPU
- **■** Power-Up Reset for CPU
- Ready Synchronizing Flip-Flop
- Advanced Status Strobe
- Oscillator Output for External System Timing
- Crystal Controlled for Stable System Operation
- **Reduces System Package Count**
- Available in EXPRESS— Standard Temperature Range
- Available in 16-Lead Cerdip Package (See Packaging Spec, Order #231369)

The Intel 8224 is a single chip clock generator/driver for the 8080A CPU. It is controlled by a crystal, selected by the designer to meet a variety of system speed requirements.

Also included are circuits to provide power-up reset, advance status strobe, and synchronization of ready.

The 8224 provides the designer with a significant reduction of packages used to generate clocks and timing for 8080A.



Figure 1. Block Diagram



| RESIN | Reset Input                |  |  |  |  |
|-------|----------------------------|--|--|--|--|
| RESET | Reset Output               |  |  |  |  |
| RDYIN | Ready Input                |  |  |  |  |
| READY | Ready Output               |  |  |  |  |
| SYNC  | Sync Input                 |  |  |  |  |
| STSTB | Status STB<br>(Active Low) |  |  |  |  |
| ф1    | ) 8080                     |  |  |  |  |
| φ2    | Clocks                     |  |  |  |  |

| XTAL 1               | Connections                    |
|----------------------|--------------------------------|
| XTAL 2               | for Crystal                    |
| TANK                 | Used with Overtone XTAL        |
| osc                  | Oscillator Output              |
| φ <sub>2</sub> (TTL) | φ <sub>2</sub> CLK (TTL Level) |
| Vcc                  | +5V                            |
| V <sub>DD</sub>      | + 12V                          |
| GND                  | 0V                             |

Figure 2. Pin Configuration



## **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias (        | )°C to +70°C |
|---------------------------------|--------------|
| Storage Temperature65°          | C to + 150°C |
| Supply Voltage, V <sub>CC</sub> | 0.5V to +7V  |
| Supply Voltage, V <sub>DD</sub> | 6V to +13.5V |
| Input Voltage –                 | 1.5V to +7V  |
| Output Current                  | 100 mA       |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

## D.C. CHARACTERISTICS

 $T_A$  = 0°C to +70°C,  $V_{CC}$  = +5.0V ±5%,  $V_{DD}$  = +12V ±5%

| Symbol          | Parameter                                                | Limits |     |       | Units    | T4 0 ###                                                           |
|-----------------|----------------------------------------------------------|--------|-----|-------|----------|--------------------------------------------------------------------|
|                 |                                                          | Min    | Тур | Max   | Ullits   | Test Conditions                                                    |
| lF              | Input Current Loading                                    |        |     | -0.25 | mA       | V <sub>F</sub> = 0.45V                                             |
| IR              | Input Leakage Current                                    |        |     | 10    | μΑ       | V <sub>R</sub> = 5.25V                                             |
| V <sub>C</sub>  | Input Forward Clamp Voltage                              |        |     | 1.0   | V        | $I_C = -5 \text{mA}$                                               |
| V <sub>IL</sub> | Input "Low" Voltage                                      |        |     | 0.8   | V        | V <sub>CC</sub> = 5.0V                                             |
| $V_{IH}$        | Input "High" Voltage                                     | 2.6    |     |       | ٧        | Reset Input                                                        |
|                 |                                                          | 2.0    |     |       | ٧        | All Other Inputs                                                   |
| VIH-VIL         | RESIN input Hysteresis                                   | 0.25   |     |       | ٧        | V <sub>CC</sub> = 5.0V                                             |
| V <sub>OL</sub> | Output "Low" Voltage                                     |        |     | 0.45  | <b>V</b> | $(\phi_1, \phi_2)$ , Ready, Reset, STSTE $I_{OL} = 2.5 \text{ mA}$ |
|                 |                                                          |        |     | 0.45  | V        | All Other Outputs                                                  |
| V <sub>OH</sub> | Output "High" Voltage<br>Φ <sub>1</sub> , Φ <sub>2</sub> | 9.4    |     |       | ٧        | l <sub>OH</sub> = -100 μA                                          |
|                 | READY, RESET                                             | 3.6    |     | _     | ٧        | I <sub>OH</sub> = -100 μA                                          |
|                 | All Other Outputs                                        | 2.4    |     |       | ٧        | I <sub>OH</sub> = -1 mA                                            |
| Icc             | Power Supply Current                                     |        |     | 115   | mA       |                                                                    |
| 1 <sub>DD</sub> | Power Supply Current                                     |        | _   | 12    | mA       |                                                                    |

#### NOTE:

## **Crystal Requirements**

Tolerance: 0.005% at 0°C-70°C Resonance: Series (Fundamental)\* Load Capacitance: 20 pF-35 pF Equivalent Resistance: 75Ω-20Ω

Power Dissipation (Min): 4 mW

## \*NOTE:

With tank circuit use 3rd overtone mode.

<sup>1.</sup> For crystal frequencies of 18 MHz connect  $510\Omega$  resistors between the X1 input and ground as well as the X2 input and ground to prevent oscillation at harmonic frequencies.



## A.C. CHARACTERISTICS

| Symbol           | Parameter                                    |                                         | Limits   |                           | l famile - | Test                                                                    |
|------------------|----------------------------------------------|-----------------------------------------|----------|---------------------------|------------|-------------------------------------------------------------------------|
|                  |                                              | Min                                     | Тур      | Max                       | Units      | Conditions                                                              |
| t <sub>φ1</sub>  | φ <sub>1</sub> Pulse Width                   | 2tcy 9 - 20 ns                          |          |                           |            | C <sub>L</sub> = 20 pF to 50 pF                                         |
| t <sub>ф2</sub>  | φ <sub>2</sub> Pulse Width                   | 5tcy<br>9 - 35 ns                       |          |                           |            |                                                                         |
| t <sub>D1</sub>  | φ <sub>1</sub> to φ <sub>2</sub> Delay       | 0                                       |          |                           |            |                                                                         |
| t <sub>D2</sub>  | φ <sub>2</sub> to φ <sub>1</sub> Delay       | $\frac{2\text{tcy}}{9} - 14 \text{ ns}$ |          |                           | ns         |                                                                         |
| t <sub>D3</sub>  | φ <sub>1</sub> to φ <sub>2</sub> Delay       | 2tcy<br>9                               |          | $\frac{2tcy}{9} + 20  ns$ |            |                                                                         |
| t <sub>R</sub>   | φ <sub>1</sub> and φ <sub>2</sub> Rise Time  |                                         |          | 20                        |            |                                                                         |
| t <sub>F</sub>   | φ <sub>1</sub> and φ <sub>2</sub> Fall Time  |                                         |          | 20                        |            |                                                                         |
| t <sub>D∲2</sub> | φ <sub>2</sub> to φ <sub>2</sub> (TTL) Delay | -5                                      |          | + 15                      | ns         | $φ_2$ TTL, CL = 30<br>$R_1 = 300Ω$<br>$R_2 = 600Ω$                      |
| t <sub>DSS</sub> | φ <sub>2</sub> to STSTB Delay                | $\frac{6\text{tcy}}{9} - 30 \text{ ns}$ |          | 6tcy<br>9                 | ns         |                                                                         |
| t <sub>PW</sub>  | STSTB Pulse Width                            | tcy - 15 ns                             |          |                           | ns         | $\overline{\text{STSTB}}$ , $C_L = 15 \text{ pF}$ $R_1 = 2K$ $R_2 = 4K$ |
| t <sub>DRS</sub> | RDYIN Setup Time to<br>Status Strobe         | $50 \text{ ns} - \frac{4\text{tcy}}{9}$ |          |                           |            |                                                                         |
| t <sub>DRH</sub> | RDYIN Hold Time<br>after STSTB               | 4tcy<br>9                               |          |                           |            |                                                                         |
| t <sub>DR</sub>  | RDYIN or RESIN to<br>\$\phi_2\$ Delay        | 4tcy 9 - 25 ns                          |          |                           | ns         | Ready & Reset $C_L = 10 \text{ pF}$ $R_1 = 2K$ $R_2 = 4K$               |
| t <sub>CLK</sub> | CLK Period                                   |                                         | tcy<br>9 |                           | ns         |                                                                         |
| f <sub>max</sub> | Maximum Oscillating<br>Frequency             |                                         |          | 27                        | MHz        |                                                                         |
| C <sub>in</sub>  | Input Capacitance                            |                                         |          | 8                         | pF         | $V_{CC} = +5.0V$ $V_{DD} = +12V$ $V_{BIAS} = 2.5V$ $f = 1 \text{ MHz}$  |

#### NOTE:

These formulas are based on the internal workings of the part and intended for customer convenience. Actual testing of the part is done at  $t_{cy} = 488.28$  ns.



## A.C. CHARACTERISTICS (Continued)

For  $t_{CY} = 488.28$  ns;  $T_A = 0^{\circ}$ C to  $70^{\circ}$ C,  $V_{CC} = +5V \pm 5\%$ ,  $V_{DD} = +12V \pm 5\%$ 

| Symbol           | Parameter                                    |      | Limite | 3      | Units | Test Conditions                           |
|------------------|----------------------------------------------|------|--------|--------|-------|-------------------------------------------|
|                  |                                              | Min  | Тур    | Max    | Oints |                                           |
| t <sub>ø1</sub>  | φ <sub>1</sub> Pulse Width                   | 89   |        |        | ns 🛶  | t <sub>CY</sub> = 488.28 ns               |
| $t_{\phi 2}$     | φ <sub>2</sub> Pulse Width                   | 236  |        |        | ns    |                                           |
| t <sub>D1</sub>  | Delay φ <sub>1</sub> to φ <sub>2</sub>       | 0    |        |        | ns    |                                           |
| t <sub>D2</sub>  | Delay φ <sub>2</sub> to φ <sub>1</sub>       | 95   |        |        | ns    | φ <sub>1</sub> & φ <sub>2</sub> Loaded to |
| t <sub>D3</sub>  | Delay $\phi_1$ to $\phi_2$ Leading Edges     | 109  |        | 129    | ns    | C <sub>L</sub> = 20 pF to 50 pF           |
| t <sub>r</sub>   | Output Rise Time                             |      |        | 20     | ns    |                                           |
| t <sub>f</sub>   | Output Fall Time                             |      |        | 20     | ns 🔳  |                                           |
| t <sub>DSS</sub> | φ <sub>2</sub> to STSTB Delay                | 296  |        | 326    | ns    |                                           |
| t <sub>Dφ2</sub> | φ <sub>2</sub> to φ <sub>2</sub> (TTL) Delay | -5   |        | +15    | ns    |                                           |
| tpW              | Status Strobe Pulse Width                    | 40   |        |        | ns    | Ready & Reset Loaded                      |
| t <sub>DRS</sub> | RDYIN Setup Time to STSTB                    | -167 |        |        | ns    | to 2 mA/10 pF<br>All measurements         |
| tDRH             | RDYIN Hold Time after STSTB                  | 217  |        |        | ns    | referenced to 1.5V                        |
| t <sub>DR</sub>  | READY or RESET to $\phi_2$ Delay             | 192  |        |        | ns    | unless specified otherwise.               |
| f <sub>MAX</sub> | Oscillator Frequency                         |      |        | 18.432 | MHz   |                                           |

# A.C. TESTING, INPUT, OUTPUT WAVEFORM



### A.C. TESTING LOAD CIRCUIT





## **WAVEFORMS**



## CLOCK HIGH AND LOW TIME (USING X1, X2)

