

# PAM4 Voltage-Mode Transmitter Design

Omama Mahmoud Hassan Elsayed Elrefaei, 2001704 | ECE621 | spring 2022

Software tools: Cadence Virtuoso, 65nm

# **Contents**

| Introduction                            | 2 |
|-----------------------------------------|---|
| Chapter 1 <b>Phase Align</b> er         | 5 |
| 1.1 Half-Rate Phase Detector (HR-PD)    | 6 |
| 1.2 Accumulator                         | 6 |
| 1.3 Phase Interpolator Controller       | 6 |
| 1.4 Quadrature Divider                  | 6 |
| 1.5 Voltage Control Oscillator Selector | 7 |
| 1.6 Phase Interpolator (PI)             |   |
| 1.6.1 Digital to Analog Converter (DAC) |   |
| 1.6.2 Comparator                        | 8 |
| 1.6.3 Output Buffer                     | 8 |
| References                              | 8 |

Project Project

### Introduction

In the transmitter, the quarter-rate 4:1 multiplexer (MUX) is popular for the last serialization stage due to its relaxation on the timing constraint and low-power consumption in the clock path than the half-rate structure. However, the inputs of the 4:1 MUX should be skewed with 1 UI among each other by the retiming latches, increasing the power consumption in both data and clock paths.

In this design the retiming latches of the quarter-rate 4:1 MUX are eliminated by adopting an automatic phase alignment technique, achieving a power-efficient and robust design.

ECE 617 Project

# Chapter 1 Phase Aligner

The phase aligner consists of a two Phase Interpolators (PIs), Half-Rate Phase Detector, and an Accumulator that implements control logic for the PIs.



#### Simulation:

- $CK_{in}$  is 3GHz
- Data rate (D<sub>in</sub>) is 3Gbps
- $R = 750 \Omega$
- $I_{DC} = 100 uA$
- $I_{COMP} = 35 uA$
- $V_{DD} = 1.2 V$





ECE 617 Project

#### 1.1 Half-Rate Phase Detector (HR-PD)

The Half-rate Alexander PD compares the links received data to the negative edge of the clock signal from the VCO and the present data bit with the previous data bit. The output of the PD is three signals (T, E). The Transition "T" signal indicates there has been a transition in the data stream while the Early "E" signal indicates the position of the rising edge VCO clock relative to the data stream rising edge.

The PD output drives the accumulator. The transition signal triggers the accumulator to count-up or down while the Early signal is used as the accumulator sign bit with a 1 signaling count-down (increase phase) and a o signaling count-up (decrease phase).



#### 1.2 Accumulator

The accumulator is comprised of a 7-bit up/down counter. It is designed from transistor level JK-FF's and logic gates (AND, OR). Accumulator clock is triggered from the transition signal from the PD and the sign bit comes from the PD "E" signal.



#### 1.3 Phase Interpolator Controller

The controller is comprised of two 7-bit AND, one OR, three inverters, and a 2-bit up/down counter.



1.4 Quadrature Divider

The quadrature divider divide the input clock by two and produce four different phases.



ECE 617 Project

## 1.5 Voltage Control Oscillator Selector

The first PI is supposed to choose 1 region out of 4, which are  $0^{\circ}$ - $90^{\circ}$ ,  $90^{\circ}$ - $180^{\circ}$ ,  $180^{\circ}$ - $270^{\circ}$ ,  $0^{\circ}$ , where the second PI is supposed to choose 1 region out of 4, which are  $90^{\circ}$ - $180^{\circ}$ ,  $180^{\circ}$ - $270^{\circ}$ ,  $270^{\circ}$ - $0^{\circ}$ ,  $0^{\circ}$ - $90^{\circ}$ .

So each PI needs to have its own mux select logic to rotate from region to region if the desired phase delay is not in the current region. 7-bit data is 128 in decimal so the phase delay resolution is  $\frac{90^{\circ}}{128} = 0.703^{\circ}$ .

#### First selector:



#### Second selector:



1.6 Phase Interpolator (PI)

The Phase Interpolator is constructed with two 7-bit current DAC's differentially tied to termination resistors. The differential summing node signal is converted to single ended with a differential pair.



Project Project

# 1.6.1 Digital to Analog Converter (DAC)

The DAC and associated current steering pair are designed to provide full rail differential swing.



1.6.2 Comparator

A comparator on the current summing node provides single ended output to an output buffer for driving the PD.



1.6.3 Output Buffer

The output buffer is two stages of inverters.

#### References

- 1] https://www2.eecs.berkeley.edu/Pubs/TechRpts/2018/EECS-2018-63.pdf
- 2] Pen-Jui Peng;Yan-Ting Chen;Sheng-Tsung Lai;Hsiang-En Huang; (2021). A 112-Gb/s PAM-4 Voltage-Mode Transmitter with Four-Tap Two-Step FFE and Automatic Phase Alignment Techniques in 40-nm CMOS. IEEE Journal of Solid-State Circuits, (), –. doi:10.1109/jssc.2020.3038818.