# Digital IC Design Single Cycle RISC-V Processor



**Prepared by: Omar Ahmed Abelaty** 

#### Introduction

This Project is an implementation to a 32-bit single-cycle micro architecture RISC-V processor based on Harvard Architecture. The single-cycle microarchitecture executes an entire instruction in one cycle. In other words, instruction fetch, instruction decode, execute, write back, and program counter update occurs within a single clock cycle.



# **Design Architecture Overview**



## Main Modules 1-ALU

An Arithmetic/Logical Unit (ALU) combines a variety of mathematical and logical operations into a single unit. For example, a typical ALU might perform addition, subtraction, magnitude comparison, AND, and OR operations. The ALU forms the heart of most computer systems. The 3-bit ALUControl signal specifies the operation. The ALU generates a **32-bit ALUResult**, a Zero flag that indicates whether ALUResult == 0, and a sign flag that indicates ALU result sign (ALUResult [31]). Thefollowing table lists the specified functions that our ALU can perform.



| ALUControl | Function |  |  |
|------------|----------|--|--|
| A + B      | 000      |  |  |
| A SHL B    | 001      |  |  |
| A - B      | 010      |  |  |
| A XOR B    | 100      |  |  |
| A SHR B    | 101      |  |  |
| A OR B     | 110      |  |  |
| A AND B    | 111      |  |  |

```
module ALU
    (
       input wire [2:0] AluControl,
       input wire [31:0] A, B,
       output reg ZeroFlag, SignFlag,
       output reg [31:0] ALUResult
    );
    always@(*)
10
11
   begin
12
    case(AluControl)
13
   3'b000: ALUResult = A + B;
14
15
   3'b001 : ALUResult = A << B[4:0];
16
   3'b010: ALUResult = A - B;
17
   3'b100 : ALUResult = A ^ B;
   3'b101 : ALUResult = A >> B;
18
19
   3'b110 : ALUResult = A | B;
20
   3'b111 : ALUResult= A & B;
21
   default : ALUResult= 32'b0;
22
   endcase
23
    ZeroFlag = (ALUResult == 0);
   SignFlag = ALUResult[31];
24
25
26
    end
   endmodule
27
```

#### No errors or warnings using QuestaLint



#### RTL Analysis Schematic using Vivado



#### 2-Program Counter

## 2.1. Program Counter Register

To fetch the instructions from the instruction memory, we need a pointer to keep track of the address of the current instruction for this task we use the program counter. The program counter is simply a 32-bit register that has the address of the current instruction at its output and the address of the next instruction at its input. Firstly, you need to implement this register and then the logic that calculates the address of the next instruction. The program counter has four inputs a 32-bit word which is the next address, the clock signal, asynchronous reset, and a load signal (always high except for the HLT instruction). And have one 32-bit output PC.

The following truth table describes the behavior of this register.



| areset | load | clk         | PC     |
|--------|------|-------------|--------|
| 0      | x    | x           | 0      |
| 1      | 0    | Posedge     | PC     |
| 1      | 1    | Posedge     | PCNext |
| 1      | x    | Not posedge | PC     |

#### 2.2. PC next logic

| PCSrc | PCNext      |
|-------|-------------|
| 0     | PC + 4      |
| 1     | PC + ImmExt |

```
module Program_Counter
        input wire clk,
        input wire areset,
        input wire load,
        input wire PCSrc,
        input wire [31:0] ImmExt,
        output reg [31:0] PC
    );
11
12
    wire [31:0] pc_next_inst;
13
    wire [31:0] pc_branch;
14
    wire [31:0] pc;
15
    assign pc_next_inst = PC + 4;
    assign pc_branch = PC + ImmExt;
17
    assign pc = (PCSrc) ? pc_branch : pc_next_inst;
19
        always @(posedge clk or negedge areset) begin
            if (!areset) begin
21
                PC <= 32'b0;
22
23
            end else if (load) begin
                PC <= pc;
25
        end
    endmodule
```

#### No errors or warnings using QuestaLint



### RTL Analysis Schematic using Vivado



#### **3-Instruction Memory**

- The instruction memory has a single read port.
- It takes a 32-bit instruction address input, A, and reads the 32-bit data (i.e., instruction) from that address onto the read data output, RD.
- The PC is simply connected to the address input of the instruction memory.
- The instruction memory reads out, or fetches, the 32-bit instruction, labeled Instr.
- Our instruction memory is a Read Only Memory (ROM) that holds the program that your CPU will execute.
- The ROM Memory has width = 32 bits and depth = 64 entries.
- Instructions is read asynchronously.



```
1 module Instruction_Memory
    (
        input wire [31:0] A,
       output [31:0] RD
    );
    reg [31:0] memory [63:0];
    initial begin
10
        $readmemh("program.txt", memory);
11
12
    end
13
14
    assign RD = memory[A[31:2]];
    endmodule
15
```



#### 4-Register File

- The Register File contains the 32-bit registers.
- The register file has two read output ports (RD1 and RD2) and a single input write port (WD3), RD1 and RD2 are read with no respect to the clock edge.
- The register file is read asynchronously and written synchronously at the rising edge of the clock.
- The register file supports simultaneous read and writes. The register file
  has width = 32 bits and depth = 32 entries supports simultaneous read and
  writes.
- The register file has active low asynchronous reset signal.
- A1 is the register address from which the data are read through the output port RD1. Whereas A2 is corresponding to the register address of output port RD2.



```
1 module Register_File #(parameter DATA WIDTH=32, ADDR DEPTH=32, ADDR WIDTH=5)
       input wire clk, rst_n, WE3,
       input wire [ADDR_WIDTH-1:0] A1, A2, A3,
       input wire [DATA_WIDTH-1:0] WD3,
       output [DATA_WIDTH-1:0] RD1, RD2
   reg [DATA_WIDTH-1:0] registers[ADDR_DEPTH-1:0];
  integer i;
   always @(posedge clk or negedge rst_n) begin
       if (!rst n) begin
           for (i = 0; i < ADDR_DEPTH; i = i+1)
               registers[i] <= 0;</pre>
       else if (WE3) begin
               registers[A3] <= WD3;</pre>
   assign RD1 = registers[A1];
   assign RD2 = registers[A2];
   endmodule
```



#### 5-Data Memory

- It has a single read/write port.
- If its write enable, WE, is asserted, then it writes data WD into address A on the rising edge of the clock.
- It reads are asynchronous while writes are synchronous to the rising edge of the "clk" signal.
- The Word width of the data memory is 32-bits to match the datapath width. The data memory contains 64 entries.
- RD is read with no respect to the clock edge.
- A is the memory address from which the data are read through the output port RD.







#### **6-Control Unit**

#### 6.Control Unit

The control unit computes the control signals based on the opcode and funct3, funct7 fields ofthe instruction, Instr14:12 and Instr30 respectively. Most of the control information comes from the opcode, but R-type instructions and I-type instructions also use the funct3 and funct7 fields to determine the ALU operation. Thus, we will simplify our design by factoring the control unit into two blocks of combinational logic, as shown in the figure below.



#### **ALU Decoder truth table**

| ALUOP   | funct₃                                 | {op₅, funct <sub>7</sub> }           | ALUcontrol                                                                   | Instruction                 |
|---------|----------------------------------------|--------------------------------------|------------------------------------------------------------------------------|-----------------------------|
| 00      | XXX                                    | xx                                   | 000(add)                                                                     | lw,sw                       |
| 01      | 000<br>001<br>100                      | XX<br>XX<br>XX                       | 010(sub)<br>010(sub)<br>010(sub)                                             | beq<br>bnq<br>blt           |
| 10      | 000<br>000<br>001<br>100<br>101<br>110 | 00,01,10  11  XX  XX  XX  XX  XX  XX | 000(add) 010(sub) 001(shift left) 100(XOR) 101(shift right) 110(OR) 111(AND) | add subtract SHL XOR SHR OR |
| Default | xxx                                    | xx                                   | 000                                                                          |                             |

```
module Control_Unit (
        input wire [6:0] opcode,
        input wire func7,
        input wire [2:0] func3,
        input wire Zero_Flag,
       input wire Sign_Flag,
       output wire [2:0] ALUControl,
       output wire RegWrite,
       output wire MemWrite,
       output wire Branch,
       output wire ALUSrc,
11
       output wire ResultSrc,
12
       output wire [1:0] ImmSrc,
       output wire PCSrc
    );
   wire [1:0] ALUOp_internal;
       .opcode (opcode),
        .ALUOp (ALUOp_internal),
        .Branch (Branch),
        .ResultSrc (ResultSrc),
        .MemWrite (MemWrite),
        .ALUSrc (ALUSrc),
        .ImmSrc (ImmSrc),
        .RegWrite (RegWrite)
    );
   .func7 (func7),
        .ALUOP (ALUOp_internal),
        .func3 (func3),
        .ALUControl (ALUControl)
    );
    Branch_Logic branch_logic_inst (
        .func3 (func3),
        .Zero_Flag (Zero_Flag),
        .Sign_Flag (Sign_Flag),
        .Branch (Branch),
        .PCSrc (PCSrc)
    );
    endmodule
```



# 7- Main Decoder

| Opcode                                       | RegWrite | ImmSrc <sub>1:0</sub> | ALUSrc | MemWrit<br>e | ResultSr<br>c | Branch | ALUOp <sub>1:0</sub> |
|----------------------------------------------|----------|-----------------------|--------|--------------|---------------|--------|----------------------|
| loadWord<br>= 7'b000_0011                    | 1        | 00                    | 1      | 0            | 1             | 0      | 00                   |
| storeWord<br>= 7'b010_0011                   | 0        | 01                    | 1      | 1            | X             | 0      | 00                   |
| R-Type<br>= 7'b011_0011                      | 1        | XX                    | 0      | 0            | 0             | 0      | 10                   |
| <ul><li>I-type</li><li>7'b001_0011</li></ul> | 1        | 00                    | 1      | 0            | 0             | 0      | 10                   |
| Branch-<br>instructions<br>= 7'b1100011      | 0        | 10                    | 0      | 0            | х             | 1      | 01                   |
| Default                                      | 0        | 00                    | 0      | 0            | 0             | 0      | 0                    |

```
module Main_Decoder (
    input [6:0] opcode,
    output reg [1:0] ALUOp,
    output reg Branch,
    output reg ResultSrc,
    output reg MemWrite,
    output reg ALUSrc,
    output reg [1:0] ImmSrc,
    output reg RegWrite
                                                          loadWord = 7'b0000011,
storeWord = 7'b0100011,
Rtype = 7'b0110011,
Itype = 7'b0010011,
branch = 7'b1100011;
                localparam loadWord
               always @(*) begin
                               ALUOP = 2'b00;

ResultSrc = 1;

ALUSrc = 1;

ImmSrc = 2'b00;

RegWrite = 1;

MemWrite = 0;

Branch = 0;
                                               storeWord: begin

ALUOp = 2'b00;

Branch = 0;

MemWrite = 1;

ALUSrc = 1;

ImmSrc = 2'b01;

RegWrite = 0;
                                               Rtype: begin
ALUOp = 2'b10;
                                                               ALUOP = 2°D10;
RegWrite = 1;
ALUSrc = 0;
MemWrite = 0;
ResultSrc = 0;
                                                               Branch = 0;
                                                Itype: begin
                                                            pe: begin
ALUOp = 2'b10;
RegWrite = 1;
ALUSrc = 1;
MemWrite = 0;
ResultSrc = 0;
ImmSrc = 2'b00;
Branch = 0;
                                              branch: begin

ALUOp = 2'b01;

Branch = 1;

MemWrite = 0;

ALUSrc = 0;

ImmSrc = 2'b10;

RegWrite = 0;
69
70
71
72
73
74
                                              default: begin

ALUOP = 2'b00;

Branch = 0;

ResultSrc = 0;

MemWrite = 0;

ALUSrc = 0;

ImmSrc = 2'b00;

RegWrite = 0;
```

```
module ALU_Decoder (
        input wire [6:0] opcode,
        input wire func7,
        input wire [1:0] ALUOP,
        input wire [2:0] func3,
        output reg [2:0] ALUControl
10 localparam ADD = 3'b000,
               SLL = 3'b001,
               SUB = 3'b010,
               XOR = 3'b100,
SRL = 3'b101,
               OR = 3'b110,
               AND = 3'b111;
   always @(*) begin
       case (ALUOP)
           2'b00: ALUControl = ADD;
            2'b01: ALUControl = SUB;
            2'b10: begin
                case (func3)
                    3'b000: ALUControl = (opcode[5] & func7) ? SUB : ADD;
                    3'b001: ALUControl = SLL;
                    3'b100: ALUControl = XOR;
                    3'b101: ALUControl = SRL;
                    3'b110: ALUControl = OR;
                    3'b111: ALUControl = AND;
                    default: ALUControl = ADD;
            default: ALUControl = ADD;
   module Branch_Logic (
        input [2:0] func3,
        input Zero_Flag,
        input Sign_Flag,
        input Branch,
    localparam beq = 3'b000,
               bne = 3'b001,
               blt = 3'b100;
    always @(*) begin
       case (func3)
            beq : PCSrc = Branch & Zero_Flag ;
            bne : PCSrc = Branch & ~Zero_Flag;
            blt : PCSrc = Branch & Sign_Flag;
            default : PCSrc = 0;
```





#### **Small Modules**

#### 1-Sign Extender



Sign extension simply copies the sign bit (most significant bit) of a short input (16 bits) into all the upper bits of the longer output (32 bits).

```
module Sign_Extender
(
input wire [31:0] Inst,
input wire [1:0] ImmSrc,
output reg [31:0] ImmExt
);

always @(*) begin
case (ImmSrc)
2'b00: ImmExt = {{20{Inst[31]}}, Inst[31:20]};
2'b01: ImmExt = {{20{Inst[31]}}, Inst[31:25], Inst[11:7]};
2'b10: ImmExt = {{20{Inst[31]}}, Inst[7], Inst[30:25], Inst[11:8], 1'b0};
default: ImmExt = 32'b0;
endcase
end
endmodule
```





#### **Top Module**

```
1 module TOP_MODULE
        input clk,
        input areset
8 wire [31:0] PC, SrcA, SrcB, ALUResult, ImmExt, Inst, WriteData, ReadData, Result;
9 wire [2:0] AluControl;
10 wire [1:0] ImmSrc;
wire zeroFlag, signFlag, PCSrc, ALUSrc, RegWrite, ResultSrc, MemWrite, load;
13 Program_Counter PC_TOP
        .clk(clk),
        .areset(areset),
        .load(1'b1),
        .PCSrc(PCSrc),
        .ImmExt(ImmExt),
        .PC(PC)
   Instruction_Memory Instruction_Memory_TOP
        .A(PC),
        .RD(Inst)
        .opcode(Inst[6:0]),
        .func7(Inst[30]),
        .func3(Inst[14:12]),
        .Zero_Flag(zeroFlag),
        .Sign_Flag(signFlag),
        .ALUControl(AluControl),
        .RegWrite(RegWrite),
        .MemWrite(MemWrite),
        .PCSrc(PCSrc),
        .ALUSrc(ALUSrc),
        .ResultSrc(ResultSrc),
        .ImmSrc(ImmSrc)
```

```
Register_File Register_File_TOP
    .clk(clk),
    .rst_n(areset),
    .WE3(RegWrite),
    .A1(Inst[19:15]),
    .A2(Inst[24:20]),
    .A3(Inst[11:7]),
    .WD3(Result),
    .RD1(SrcA),
    .RD2(WriteData)
 );
 .AluControl(AluControl),
 .A(SrcA),
 .B(SrcB),
 .ZeroFlag(zeroFlag),
 .SignFlag(signFlag),
 .ALUResult(ALUResult)
Data_Memory Data_Memory_TOP
    .clk(clk),
    .WE(MemWrite),
    .WD(WriteData),
    .A(ALUResult),
    .RD(ReadData)
);
Sign_Extender Sign_Extender_TOP
    .ImmSrc(ImmSrc),
    .Inst(Inst),
    .ImmExt(ImmExt)
assign SrcB = ALUSrc ? ImmExt : WriteData ;
assign Result = ResultSrc ? ReadData : ALUResult ;
```





# Program.text for verification to my design



#### Simulation Results from QuestaSim



These results are expected as Fibomichi series

