

# CSCE3301

Computer Architecture
Tomasulo's Algorithm Simulator
Spring 2022
May 19, 2022

By:

Bishoy Sabry - 900183106

Omar Elayat - 900182568

# Contents

| Introduction                                   |   |
|------------------------------------------------|---|
| A brief description of the implementation      | 4 |
| including bonus features                       |   |
| Full simulation with a step-by-step user guide |   |
| Results & discussion.                          | ; |

## Introduction

This project implements an architectural simulator capable of assessing the performance of a simplified superscalar out-of-order 16-bit dual issue RISC processor that uses Tomasulo's algorithm with speculation.

The simulator assumes a simplified RISC ISA inspired by the ISA of the Ridiculously Simple Computer (RiSC-16) proposed by Bruce Jacob. As implied by its name, the word size of this computer is 16- bit. The processor has 8 general-purpose registers R0 to R7 (16-bit each). The register R0 always contains the value 0 and cannot be changed. Memory is word addressable and uses a 16-bit address. The instruction format itself is not very important to the simulation and therefore is not described here.

The simulator supports the following instructions:

- 1) Arithmetic operation: Addition, Adding with immediate, subtraction, NANDing, and multiplication.
- 2) Load operation.
- 3) Store operation.
- 4) Unconditional branch (Jumping to a specific address).
- 5) Conditional branch.
- 6) Jump and link operation
- 7) Return operation

This report details the instruction set to be supported, the inputs to the simulator, the implementation of the simulator (with its bonus features), the assumptions made, step-by-step simulation and the expected outputs.

# A brief description of the implementation

# including bonus features

The RISC processor simulator is a C++ program that reads the memory file and instructions file and then implements Tomassolo's algorithm to assess its' performance parameters. The program is decomposed into stages:

- 1- The program reads the memory and instructions files and then save the memory variables and the instructions in the code data structures (Maps/Vectors). Recognizing labels also in this stage.
- 2- The program starts to read instruction by instruction and parse the instruction from the operand. Function "parse" do this task.
- 3- The instruction is then parsed and classified according to its type (R,S,B,U,I). The Function "compute" do this task. The operands are also parsed according to the type of instruction. Each instruction, reservation station, Reorder buffer is modeled as a struct that contains variables for all its needed values, and all the flags they need for proper execution.
- 4- Function "Process" is then called to do the whole simulation of execution. Where it runs an infinite loop representing an infinite amount of clock cycles available for running. Inside, a nested loop where each iteration represents an instruction is executed in each clock cycle. The nested loop calls four functions within each iteration, which are: Commit, wb (write back), execute, and issue. Each function of the four implements its respective part in the algorithm description while updating the execution flags and variables of instructions, reservation stations, Reorder buffer entries structs.
- 5- The function "print" is then called to print on the terminal, which is useful for debugging.
- 6- Then the function "write" is called to write all the expected outputs in a single ".csv" file, it also writes the new memory contents in a ".txt" called "MemoryOutput.txt", and the state of the reservation stations and the value of the registers after execution in another ".txt" called "RegisterOutput.txt".

We implemented two bonus features in the project, which are:

- 1- We implemented a parsing function that gave the user the option to enter his/her assembly program in a text file. The file is read, parsed, executed, and the results are outputted in ".csv" file. (Bonus Feature 5).
- 2- The simulator is provided with a testing folder that contains 12 benchmark programs that test divergent aspects of the algorithm. The folder also contains the benchmark programs respective outputs as ".csv" files. (Bonus Feature 6)

# Full simulation with a step-by-step user guide

### To run the program:

1- Install visual studio 17.0.1 (No additions needed)



- 2 December 1 and a secretal of the filler floor to stall
- 2- Download and extract the folder "project2"
- 3- Put the RISC code you want to run in "test2.txt". In this step-by-step guide, the RISC code used is in a file named "test\_case6.txt". It can be found in "Tests" folder inside the same ".zip" file.



4- Put the memory addresses and values (0001 must be proceeded with the program starting address) in "mem.txt" file



5- Run the project folder in the Visual studio program.



6- Click "local windows debugger"

7- Observe the output in the files "MemoryOutput.txt", "RegisterOutput.txt", and "output clock.csv".



## Results & discussion.

#### **General Note:**

- All the programs are in a folder called "Tests".
- In order to run them, move the memory file and the instruction file of the program you want to run to the same location as the source.cpp file, and write its name in the main in the as.read\_file ("") & as.read memory ("") lines
- You can find the outputs of all the simulated programs inside the same folder.

This section demonstrates only three test programs of the twelve provided.

#### Program 1 (Test case 8)



This Program tests that the program is working in general. It also tests various instructions, including: Add with immediate, Add, Load, and JAL.

```
Committed 0

committed 0

committed 1

I'm in wb stage of 4

qj ready

qk ready

empty index1

iss_flag 1

issued inst 8

empty index13

is_flag 1

issued inst 9

clock number: 7

instruction Zeexcuted

instruction Texecuted

instruction Texecuted

instruction Seexcuted

ins
```

## Results:



| 1  | А          | В          | С        | D          | E          | F          | G         | Н | 1 |
|----|------------|------------|----------|------------|------------|------------|-----------|---|---|
| 1  | instructio | instructio | issued   | started ex | finished e | write back | committed |   |   |
| 2  | 0          | ADDI       | 1        | 2          | 4          | 5          | 6         |   |   |
| 3  | 1          | ADDI       | 1        | 2          | 4          | 5          | 6         |   |   |
| 4  | 2          | ADDI       | 2        | 5          | 7          | 8          | 9         |   |   |
| 5  | 3          | Load       | 2        | 5          | 8          | 9          | 10        |   |   |
| 6  | 4          | JAL        | 3        | 4          | 5          | 6          | 10        |   |   |
| 7  | 5          | STORE      | 3        | 8          | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 8  | 6          | ADDI       | 5        | 6          | 8          | 9          | -8.4E+08  |   |   |
| 9  | 7          | BEQ        | 5        | 6          | 7          | 8          | -8.4E+08  |   |   |
| 10 | 8          | Load       | 6        | 7          | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 11 | 9          | MUL        | 6        | 7          | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 12 | 10         | Load       | 9        | -8.4E+08   | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 13 | 11         | STORE      | -8.4E+08 | -8.4E+08   | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 14 | 12         | ADDI       | -8.4E+08 | -8.4E+08   | -8.4E+08   | -8.4E+08   | -8.4E+08  |   |   |
| 15 | 13         | ADDI       | 10       | 11         | 13         | 14         | 15        |   |   |
| 16 | total exec | 15         | cycles   |            |            |            |           |   |   |
| 17 | IPC        | 0.933333   |          |            |            |            |           |   |   |
| 18 | branch mi  | 0          |          |            |            |            |           |   |   |
| 19 |            |            |          |            |            |            |           |   |   |
| 20 |            |            |          |            |            |            |           |   |   |
| 21 |            |            |          |            |            |            |           |   |   |
| 22 |            |            |          |            |            |            |           |   |   |
| 23 |            |            |          |            |            |            |           |   |   |
|    | <b>←</b> → | Output     | t_clock  | +          |            |            |           |   |   |

As shown in the results, the issuing and committing is done in order. The execution order seems logical and the write back is done in an approximate, yet logical, order. The simulation successfully models the performance of processing the given text file.

### **Program 2 (Test case 7)**



This test program is designed to test the load and store hazards where queue of loads and stores are constructed. If you want to change the elements of the registers, just modify the values in the memory text file.

#### Results:

```
| Section | Se
```

```
RegisterOutput.txt - Notepad
File Edit Format View Help
.....
R0 Decimal: 0
R1 Decimal: 4000
R2 Decimal: -11
R3 Decimal: 152
R4 Decimal: 16032000
R5 Decimal: 1152
R6 Decimal: 0
R7 Decimal: 345
station num0
busy0
instruction typeLoad
vj4000
vk0
qj-1
qk-1
dest1
address4000
address4000
station num1
busy0
instruction typeLoad
vj4008
vk0
qj-1
qk-1
dest7
address4008
address4008
......
station num2
busy0
instruction typeSTORE
vj4000
vk0
```

| 4  | А          | В          | С      | D          | E          | F          | G         | Н | 1 | J |
|----|------------|------------|--------|------------|------------|------------|-----------|---|---|---|
| 1  | instructio | instructio | issued | started ex | finished e | write back | committee | d |   |   |
| 2  | 0          | ADDI       | 1      | 2          | 4          | 5          | 6         |   |   |   |
| 3  | 1          | ADDI       | 1      | 2          | 4          | 5          | 6         |   |   |   |
| 4  | 2          | ADDI       | 2      | 5          | 7          | 8          | 9         |   |   |   |
| 5  | 3          | Load       | 2      | 5          | 8          | 9          | 10        |   |   |   |
| 6  | 4          | STORE      | 3      | 8          | 11         | 12         | 13        |   |   |   |
| 7  | 5          | ADDI       | 5      | 6          | 8          | 9          | 13        |   |   |   |
| 8  | 6          | Load       | 5      | 6          | 9          | 10         | 14        |   |   |   |
| 9  | 7          | MUL        | 6      | 7          | 17         | 18         | 19        |   |   |   |
| 10 | 8          | Load       | 9      | 10         | 13         | 14         | 19        |   |   |   |
| 11 | 9          | STORE      | 9      | 13         | 16         | 17         | 20        |   |   |   |
| 12 | 10         | ADDI       | 10     | 14         | 16         | 17         | 20        |   |   |   |
| 13 | 11         | ADDI       | 10     | 11         | 13         | 14         | 21        |   |   |   |
| 14 | total exec | 21         | cycles |            |            |            |           |   |   |   |
| 15 | IPC        | 0.571429   |        |            |            |            |           |   |   |   |
| 16 | branch mi  | 0          |        |            |            |            |           |   |   |   |

As shown in the results, the issuing and committing is done in order. The execution order seems logical and the write back is done in an approximate, yet logical, order. The simulation successfully models the performance of processing the given text file.

### **Program 3 (Test case 9)**



This program adds all the elements in a given array with a given size and saves the output in the memory. If the user wants to change the elements of the array, just modify them in the memory text file and modify the size of the array in the program text file

#### Note:

- The first element listed in the memory file is the starting address of the program.
- The starting address of the array in the instructions text must equal the one in the memory text

#### Results:





Note: Instruction 4- 11 is not issued at clock cycle 101 as shown. The code is a loop, so 101 is the cycle where the last BEQ in the loop was issued. Loop unrolling is not supported by our simulator.

As shown in the results, the issuing and committing is done in order. The execution order seems logical and the write back is done in an approximate, yet logical, order. The simulation successfully models the performance of processing the given text file.