

# **FINAL SYSTEM**

System report



## 1) Test Case 1: testing writing 0xAA in address 0x44

#### 1- UART\_RX: receiving first command: 0xAA



#### 2- Data\_valid pulse from UART\_RX to SYS\_CTRL:

Here we can see that enable\_pulse came after Data\_valid by 2 REF\_CLK\_CYCLES



#### 3- SYS\_CTRL BLOCK → REG\_FILE:

After decoding and many FSM states... output from SYS\_CTRL to REG\_FILE is show as: SYS\_CTRL FSM States:

0000 → idle

0001 → Wr\_cmd

0011→wr\_address

0010→ wr\_data



That process were repeated again to write 0xCD in address 0x5



# 2)Test Case 2: test reading data were written before:

- -Reading command received (0xbb) : FSM → 0110=rd\_cmd state
- -Then address received (0x4) : FSM  $\rightarrow$  0100=rd\_data state that rise the RdEn and aallow us reading



- Then read data go through SYS\_CTRL to FIFO
- FSM:0100→ rd\_data
- WrInc raised → WCLKEN had an enable pulse as I've added pulse generator from SYS\_CTRL/WrInc to FIFO/WCLKEN
- 0xaa written in regArr[0]



-when embty flag down → Data valid up after 2 UART\_TX clock cylecs :

-P\_Data in TX\_serializer = 0xaa (required data to send)



- Sent Data was correct:

### 3) ALU\_W\_OP: command = 0xCC

- operand A = 5, B=6, operation (pluse)
- -As done before... same steps were made to write in regfile: regfile[0]=5, regfile[1]=6



-after writing operands in regfile, ALU\_FUN command were send and ALU\_OPERATION start:



- AlU\_OUT sent to FIFO in two frames and then to UART\_TX
- But, to test sending the ALU\_OUT 16-bits: I made another test case that multiply 55\*58



#### -ALU:



- Here you can see WCLEN raised twice and the 16-bit frame send in two 8-bit concatenated frames
- Those frames were written successfully in FIFO as shown in next figure:



-then those two frames arrive to UART\_TX and sent successfully to TOP level

-Transept results:

```
ALU_W_OP: A= 5 , B=6 , pluse operation
 Serial RX_IN = 11110011000
Serial RX IN = 11000001010
Serial RX_IN = 11000001100
 Serial RX IN = 11000000000
TX output = b
TEST 3 PASSED
TX output = 0
TEST 3 PASSED
=======TEST CASE 4==========
ALU_W_OP: A= 55 , B=58 , multiplication operation
 Serial RX IN = 11110011000
Serial RX IN = 10001101110
Serial RX IN = 11001110100
 Serial RX IN = 10000000100
TX output = 76
TEST 4 PASSED
TX output = c
TEST 4 PASSED
```

# 4)ALU operation without operand: OxDD

- -this test where made and passed successfully
- -system operations were done

-Transept results:

```
# -----TEST CASE 5------
# ALU_W_OP: A= 55 , B=58 , pluse operation
# Serial RX_IN = 11110111010
# Serial RX_IN = 110000000000
# TX output = 71
# TEST 5 PASSED
```

```
========TEST CASE 1==========
# -----
# witing 0xAA in address 0x4
# Serial RX IN = 11101010100
# Serial RX IN = 10000001000
# Serial RX IN = 11101010100
# witing 0xAA in address 0x5
# Serial RX IN = 11101010100
# Serial RX IN = 11000001010
# Serial RX IN = 10110011010
4 -----
 ======TEST CASE 2=======
# Reading 0xAA that were written before from
# Serial RX IN = 11101110110
 Serial RX IN = 10000001000
# TX output = aa
# TEST 2 PASSED
 ======TEST CASE 3========
# ALU_W_OP: A= 5 , B=6 , pluse operation
# Serial RX IN = 11110011000
# Serial RX IN = 11000001010
# Serial RX_IN = 11000001100
Serial RX IN = 11000000000
# TX output = b
# TEST 3 PASSED
# TX output = 0
# TEST 3 PASSED
 =======TEST CASE 4===========
<del>|</del>
# ALU W OP: A= 55 , B=58 , multiplication operation
# Serial RX IN = 11110011000
# Serial RX IN = 10001101110
Serial RX IN = 11001110100
# Serial RX IN = 10000000100
# TX output = 76
# TEST 4 PASSED
# TX output = c
# TEST 4 PASSED
 _____
=======TEST CASE 5==========
# -----
# ALU W OP: A= 55 , B=58 , pluse operation
# Serial RX IN = 111101111010
# Serial RX_IN = 11000000000
# TX output = 71
# TEST 5 PASSED
 ====== All Test cases done ========
```