### IN GOD WE TRUST

#### PRINCIPLES OF ELECTRONICS

1398-1399 SECOND SEMESTER

# Project 2

simulation

Omid Sharafi (96101838)

Instructor:
Dr.Kaveh Vash

July 27, 2020



Sharif University of Technology



### Contents

| 1 | Introduction          |                      |   |  |  |  |  |  |
|---|-----------------------|----------------------|---|--|--|--|--|--|
| 2 | Circuit bias          |                      |   |  |  |  |  |  |
| 3 | Results of simulation |                      |   |  |  |  |  |  |
|   | 3.1                   | Maximum output power | Ę |  |  |  |  |  |
|   | 3.2                   | DC power             | 6 |  |  |  |  |  |
|   | 3.3                   | Frequency response   | 6 |  |  |  |  |  |



#### 1 Introduction

In this project, the circuit is combination of differential amplifier and output stage with feedback. We should check voltage gain, maximum power of a 8 Load and DC power. We also draw frequency response of output and check its 3dB bandwidth. Node numbers and circuit design are like below.



Figure 1: Design and number of the circuit nodes



#### 2 Circuit bias

As we can see, bias of the node's voltages and bias of transistors are similar to our theoretic calculation.

```
*** BEGIN: Saved Operating Point ***
.option
               1.0000p
+ gmindc=
. nodeset
 2 = 647.4257m
3 = -87.1183u
4 = -16.7388u
  5 = -650.6750m
          1.3491
          2.0000
  10 =
  16 =-363.3289m
  18 =-360.1126m
  19 =-363.2199m
 20 =-366.3273m
 21 =-886.8225n
22 = 0.
+ 22 = 0.
+ 100 = -15.0000
+ 200 = 15.0000
       END: Saved Operating Point ***
```

Figure 2: circuit nodes' voltages

There is just a little difference between collector current of  $Q_3$  based on difference from what we assumed of  $V_{BEon}$  and its real values that we can see below.



#### \*\*\*\* bipolar junction transistors

| subckt element model ib ic vbe vce vbc vs power betad gm rpi rx ro cpi cmu cbx ccs betaac ft | 0:qx1<br>0:q2n3904<br>2.9224u<br>1.0004m<br>647.5128m<br>15.0001<br>-14.3526<br>-14.9999<br>15.0075m<br>342.3090<br>38.8435m<br>8.7913k<br>20.0000<br>114.3108k<br>23.8770p<br>1.4851p<br>0.<br>341.4867<br>243.7556x   | 2.0028<br>-1.3520<br>-1.3520<br>2.0026m<br>303.3093<br>38.7713m<br>7.8019k<br>20.0000<br>101.4730k<br>23.8630p<br>2.8467p<br>0.<br>0.                                                                           | 3. 3020u<br>1.0015m<br>650.6582m<br>1.9998<br>-1.3491<br>-2.0049m<br>303.2981<br>38.8753m<br>7.7807k<br>20.0000<br>101.1979k<br>23.8996p<br>2.8481p<br>0.                                                                   | 23.8549p<br>3.7290p<br>0.<br>0.<br>298.9662 | 2. 9612u<br>995. 8480u<br>647. 8517m<br>12. 9972<br>-12. 3494<br>-14. 3493<br>12. 9452m<br>36. 3027<br>38. 6669m<br>8. 6763b<br>20. 0000<br>112. 8177k<br>23. 8164p<br>1. 5565p<br>0.                                  | 0:q6<br>0:q2n3906<br>-4.9397u<br>-1.1055m<br>-650.6323m<br>-12.8223<br>12.1717<br>-14.3495<br>14.1779m<br>223.7920<br>42.9125m<br>5.2011k<br>20.0000<br>101.4702k<br>27.8847p<br>1.7589p<br>0.<br>223.1921<br>230.3948x |
|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| subckt element model ib ic vbe vce vbc vs power betad gm rpi rx copi cmu cbx ccs betaac ft   | 0:q7<br>0:q2n3906<br>-4.9420u<br>-985.9664u<br>-650.6323m<br>-650.6323m<br>0.<br>-14.3495<br>644.7170u<br>199.5082<br>38.2726m<br>5.1987k<br>20.0000<br>101.4233k<br>26.2609p<br>4.5000p<br>0.<br>198.9676<br>198.0202x | 0:qz<br>0:q2n3904<br>4.8070u<br>1.5140m<br>660.3879m<br>6.0224<br>-5.3620<br>-7.5395<br>9.1209m<br>314.9544<br>58.7037m<br>5.3447k<br>20.0000<br>69.5929k<br>30.8751p<br>2.0017p<br>0.<br>313.7543<br>284.1823x | 0:q3<br>0:q2n3906<br>-21.9074u<br>-4.6476m<br>-689.5961m<br>-7.9124<br>7.2228<br>-7.5401<br>36.7887m<br>212.1467<br>178.9349m<br>1.1727k<br>20.0000<br>23.0707k<br>75.6735p<br>2.0628p<br>0.<br>0.<br>209.8458<br>366.3460x | 15.3601<br>-14.6832<br>-14.9997<br>47.5961m | 0:q5<br>0:q2n3906<br>-13.6661u<br>-3.0937m<br>-677.1509m<br>-14.6337<br>13.9565<br>1.0432<br>45.2812m<br>226.3766<br>119.5815m<br>1.8800k<br>20.0000<br>36.8352k<br>54.8400p<br>1.6854p<br>0.<br>224.8097<br>336.6983x |                                                                                                                                                                                                                         |

Figure 3: bias of transistors



#### 3 Results of simulation

#### 3.1 Maximum output power

In the following picture, the input signal was  $100\sqrt{2}mV$ . The output signal's pick is 2V so the output power is:

$$P_{out} = \frac{V_o^2}{2 * R_L} = \frac{4}{2 * 8} = 0.25w$$

and the differential gain is:

$$20l0g_{10}A_v = 20log_{10}\frac{2000}{100*\sqrt{2}} = 23dB > 10dB$$

and the power calculated above is somehow the maximum power we can inject to an  $8\Omega$  resistor because we have limited our output swing.



Figure 4: output signal



#### 3.2 DC power

For DC power usage we have:

```
**** voltage sources

subckt
element 0:vcc 0:vee 0:vin1 0:vb
volts 15.0000 -15.0000 0. 2.0000
current -14.3494m 11.7514m 0. -6.2907u
power 215.2406m 176.2703m 0. 12.5815u

total voltage source power dissipation= 391.5235m watts
```

Figure 5: DC power

#### 3.3 Frequency response

As we can see below, our 3dB high frequency band is more than 20kHz and 3dB low frequency band is around 10Hz. So frequency response between 50Hz to 20KHz is completely flat. Because low band is not clear in first image, we have checked it again with linear command in hSpice.



Figure 6: output is completely flat between 50Hz to 20KHz





Figure 7: check 3dB low frequency band