# An Adaptively Biased LDO Regulator with 11nA Quiescent Current and 50mA Available Load

 $\label{eq:continuous} \begin{array}{l} \mbox{Jing Li$^1$} \ , \ \mbox{Jining Li$^2$} \ , \ \mbox{Jianyu Zhang$^1$} \ , \ \mbox{Yu He$^1$} \ , \ \mbox{Qiuzhen Xu$^1$} \ , \ \mbox{Pengda Qu$^1$} \ , \ \mbox{Weibo Hu$^1$} \ , \ \mbox{Zhiming Xiao$^1$} \\ \mbox{Nankai University, Tianjin, China,} \ \ ^2\mbox{Beijing Smartchip Microelectronics Technology Company Limited, Beijing, China} \\ \mbox{Pengda Qu$^1$} \ , \ \mbox{Vision Single China} \ , \ \mbox{Vision Single China}$ 

Abstract—This paper presents a low-dropout (LDO) regulator structure which sets its bias current adaptively based on its load current for energy efficiency. Over-current and short-circuit protection functions are implemented in the LDO with almost zero quiescent current addition. The proposed structure is inherent stable without output capacitance requirement. The proposed LDO was fabricated with a standard 0.18 µm technology with measured quiescent current consumption of 11nA under no-load condition and a maximum available load current of 50mA. The measured line and load regulations were 0.86mV/V and 0.2mV/mA, respectively.

Keywords—LDO, Adaptive Biasing, Positive Feedback, Series-Series Feedback, Capacitor-less

#### I. INTRODUCTION

As a fundamental and essential building block, low-dropout (LDO) regulators in low power applications are designed to achieve low quiescent current (I<sub>Q</sub>) and high load current (I<sub>LOAD</sub>) deliverability [1]-[7]. However, a minimum quiescent current level is required in LDOs to balance the power consumption with loop stability, transient response, and safeguards like over-current and short-circuit protections [8]-[12]. Moreover, low power and miniature applications usually require a capacitor-less solution in LDOs designs [13].

This work presents a LDO structure which reduces quiescent current with an adaptive current biasing scheme. As shown in Fig. 1, unlike conventional structures with negative feedback loops, the presented LDO introduces a positive series-series feedback path to set the bias current proportional to the load current. By keeping the positive feedback ratio close to but less than one, the proposed structure achieves similar line/load regulations and transient response as conventional high open-loop-gain structures but consumes much less quiescent current. Moreover, owing to the positive feedback regulation scheme, the proposed structure is inherent stable without any requirement on the load capacitance.

### II. PROPOSED LDO STRUCTURE

In a conventional LDO structure with an NMOS source follower output stage shown in Fig. 1(a), a negative feedback loop with high open loop gain is formed to regulate the output voltage ( $V_{OUT}$ ) based on a reference voltage ( $V_{REF}$ ). The output impedance of the LDO is lowered by the DC loop gain so a high load and line regulations are achieved. However, achieving a high open loop gain across a wide load current range with low quiescent current budget is difficult. The proposed LDO structure, as shown in Fig. 1(b), achieves a low biasing current without load capacitor requirement through a series-series feedback regulation. The equivalent loop transfer function is illustrated in Fig. 1(c) and the closed-loop output impedance  $R_{OUT0}$  can be calculated as



Fig. 1. Comparison between (a) conventional LDO structure (b) proposed LDO structure and (c) Equivalent series-series positive regulation loop.

$$R_{OUT0} = R_B - R_A \tag{1}$$

$$T_0 = R_A / (R_B + Z_{LOAD})$$
 (2)

where  $T_0$  is the loop gain,  $Z_{LOAD}$  is the impedance of the load. Since the DC feedback ratio is positive, the loop gain needs to be less than 1 for stability. The output impedance  $R_{OUT0}$  in (1) determines the line and load regulations of the proposed LDO. As expressed in (1),  $R_{OUT0}$  is equal to the impedance difference between  $R_B$  and  $R_A$ . Therefore, the voltage drop across  $R_B$  is regulated to the same voltage across  $R_A$  with a label of  $V_1$  in Fig. 1(c). In this design,  $R_A$  and  $R_B$  are set equal for low output impedance, so the voltage drop across  $R_A$  is cancelled by  $V_1$  and the output voltage remains almost constant as load current or supply voltage changes.



Fig. 2. Schematic of the proposed LDO regulator

Note that the load impedance ( $Z_{LOAD}$ ) is always non-zero, so the feedback loop has a DC loop-gain in (2) less than one and is inherent stable without any frequency compensation capacitor needed. However, if a large load capacitor is used for output decoupling, the values of  $Z_{LOAD}$  and  $T_0$  at high frequencies will approach 0 and 1, respectively. Regarding the mismatches in current mirrors and between  $R_A$  and  $R_B$ , the feedback ratio may exceed 1 and the loop could become instable at high frequencies. In this work, a high frequency pole is inserted to guarantee the loop gain to be less than one across the entire frequency band.

#### III. TRANSISTOR LEVEL IMPLEMENTATION

The proposed LDO structure is implemented by the transistor level schematic shown in Fig. 2 which includes subfunctions of positive feedback regulation, current limit, input current cancellation, leakage compensation, start-up, and output source follower.

## A. Regulation Loop

The output of the LDO is driven by a large NMOS follower (MN<sub>0</sub>) stage. The gate voltage of MN<sub>0</sub> is under regulation by a series-series positive feedback loop formed of MP<sub>2A</sub>, MP<sub>2B</sub>, MN<sub>1A</sub> and MN<sub>1B</sub>, which corresponds to the loop illustration in Fig. 1(c). The voltage-control-voltage-source (VCVS) is realized by the diode-connected follower stage of MN<sub>1A</sub> and MN<sub>1B</sub>. The resistance of R<sub>A</sub> and R<sub>B</sub> corresponds to 1/GM<sub>MN1A</sub> and 1/GM<sub>MN1B</sub>, respectively. As mentioned previously, R<sub>1A</sub> and R<sub>1B</sub> are chosen to be equal to achieve high line/load regulations. So, in this work, MN<sub>1A</sub> and MN<sub>1B</sub> are sized equal and the current mirror ratio between MP<sub>2A</sub> and MP<sub>2B</sub> is 1:1. With capacitive load, the total output impedance Z<sub>LOAD</sub> decreases as frequency increases and the loop gain approaches one, which leads to a potential instability and oscillation problem. Therefore, in this design, C<sub>C</sub> and R<sub>0</sub> are added to create a pole to limit the peak loop gain to be less than one under all conditions. Simulations with different load current and output load capacitors in Fig. 3(a) and Monte-



Fig. 3. Loop analysis with (a) different  $I_{\text{LOAD}},\,C_{\text{LOAD}}$  and (b) Monte-Carlo mismatches.

Carlo results in Fig. 3(b) indicate a stable regulation across 0-50mA load current with 0-20µF load capacitor.

## B. Load Regulation

In the proposed design, high line and load regulations are achieved by setting  $MN_{1A}$  to be the same size as  $MN_{1B}$  as described in subsection III-A. In other words, the gate-to-source voltage drop of  $MN_{1B}$  due to the load current change is canceled by the inverse of the gate-to-source voltage change of  $MN_{1A}$ , so  $V_{OUT}$  remains almost the same across a wide load current range. With loop closed, the remaining dominant factor that affects load regulation is the output impedance of  $MN_{1B}$  and  $MP_{2B}$ , which causes the gate-to-source voltage of  $MN_{1B}$  to increase slightly as the load current increases. Therefore, cascode devices are utilized and the lengths of  $MP_{2A}$  and  $MP_{2B}$  are sized large to increase the output



Fig. 4. Positive feedback loop and current limit function.

impedance of  $MN_{1B}$  and  $MP_{2B}$ . The closed-loop output impedance can therefore be approximated as

$$R_{OUT0} = \frac{1}{k} \cdot \frac{GDS_{MN1B} \cdot GDS_{MN8B}}{GM_{MP2A} \cdot GM_{MN1B} \cdot GM_{MN8B}}$$
(3)

where  $GDS_{MN1B}$  and  $GDS_{MN8B}$  refer to the inverse of output impedance of  $MN_{1B}$  and  $MN_{8B}$ , respectively, while  $GM_{MN1B}$ ,  $GM_{MN8B}$  and  $GM_{MP2A}$  are the transconductance of  $MN_{1B}$ ,  $MN_{8B}$  and  $MP_{2A}$ , respectively. The parameter k is the size ratio between  $MN_0$  and  $MN_{1B}$  which is set to 1200 in this work for high output current deliverability. The ratios of  $(GDS_{MN1B}/GM_{MN1B})$  and  $(GDS_{MN8B}/GM_{MN8B})$  can therefore be interpreted as the gain of  $MN_{1B}$  stage and  $MN_{8B}$  stage, respectively. Both stages have a gain value from 5m to 250m across the full load and temperature range, which largely attenuate the output impedance of the LDO.

#### C. Current Limiting

Since the bias currents flowing in the proposed LDO are all proportional to the load current, the output current can increase to several amperes easily which will heat and damage the pass device  $MN_0$ . As a result, the output current limiting function is included in this design to pull the driving signal  $(V_{DRV})$  low when the sensed output current exceeds the current limit set by  $R_1$ , which is trimmed in this design. The detailed over current protection circuit is shown in Fig. 4. The mirrored output current flowing in  $MN_{1B}$  generates a sensed voltage across the resistor  $R_1$ . If the sensed voltage exceeds the threshold of  $MN_{6A}$  and  $MN_{6B}$ , the driving signal  $V_{DRV}$  will be pulled low by  $MN_{6B}$ . Afterwards, the body diodes of  $MN_{1A}$  and  $MN_{8A}$  are turned on and the resistors  $R_0$  limits the current in the  $V_{DRV}$  discharge path.

When the current limiting path is turning on, the addition of the limiting current from  $MN_{6A}$  and  $MN_{6B}$  will convert the phase of the main regulation loop by 180 degree. However, due to the large parasitic capacitance on the  $V_{DRV}$  net, the high frequency gain is attenuated, so both the main regulation loop and the current limiting loop are stable across a wide load capacitance range.

#### D. Input Current Cancellation

To achieve a high input impedance so that the LDO can be easily driven by a reference generator such as a bandgap, DAC or even a resistor divider, the current drawn from  $V_{REF}$  node should be minimized. As shown in Fig. 2, the current fed from



Fig. 5. Chip micrograph.



Fig. 6. Measured (a) quiescent current and (b) output voltage as a function of the load current.

 $MN_{1A}$  into  $V_{REF}$  node is mirrored and canceled by the current sink in  $MN_{5B}.$  The current drawn by  $MN_{6A}$  during current limiting condition is also mirrored and canceled by the current sourced from  $MP_{3B}.$  If all current mirrors are matched perfectly, the 'net-current' drawn from  $V_{REF}$  should be zero and is independent of the load current. Monte-Carlo simulation shows a 3-sigma input leakage current of less than  $1\,\mu A.$ 

## E. Start-Up and Leakage Compensation

There is a potential startup issue of the proposed structure if the initial bias currents in the mirrored feedback path is zero. In this condition, the LDO will stuck in the state and the  $V_{DRV}$  voltage stays low without current being mirrored from output. So, in this design,  $MN_{14}$  is added to catch this situation and feed current into the  $MP_{2B}$  and  $MP_{2A}$  current mirror when the  $V_{DRV}$  signal is initially low. To keep the body diode of  $MN_{14}$  off across a wide supply range, its body is adaptively connected to the lower side of its drain and source by  $MN_{15}$  and  $MN_{17}$ . After start-up,  $MN_{14}$  will remain off since its gate is connected to a potential much lower than its source voltage. Moreover, a current mirror of  $MP_{5A}$  and  $MP_{5B}$  are added to compensate the gate leakage current of  $MN_0$  and help start up as well.

#### IV. EXPERIMENTAL RESULTS

The proposed LDO was fabricated in a TSMC 0.18µm process with a chip area of 0.128mm<sup>2</sup> as shown in Fig. 5. No off-chip capacitor is required for a stable operation in the proposed design. The measured quiescent current in Fig. 6(a) is proportional to the load current. The output voltage as a function of the load current exhibits a stable load regulation of 0.2mV/mA across a wide output range from 0.01mA to 10mA, and the output voltage shifts 50mV when the load current is 50mA. The measured line regulation is 0.86mV/V with 10mA load current. The maximum output current is limited to 700mA under output short condition shown in Fig. 7. The measured line and load step responses are shown in Fig. 8. The overshoot and undershoot voltages were 46mV and 34mV under 1.2V-step-up and 1.2V-step-down conditions, respectively. The measured output voltage varied within 70mV with a recovery time less than 2ms when the load current toggled between 5mA and 22mA.



Fig. 7. Current limiting function under (a) output short to ground and (b) output released from short.



Fig. 8. Measured waveforms of (a) input step-up, (b) input step-down, (c) load current step-up and (d) load current step-down.

Since the LDO's quiescent current is designed to be proportional to the load current, the proposed design reaches a low quiescent current without much compromising its maximum available output current. Fig. 9 shows the comparison between the state-of-the-art low power LDOs in terms of the minimum quiescent current and the maximum available load current. The detailed performance comparison is listed in Table I and a lowest quiescent of 11nA is achieved in this design owing to the current feedback architecture. As design predicted, the output impedance of the LDO is attenuated by the proposed feedback scheme so a decent line and load regulations were achieved. The primary limitation of the proposed structure lies in the dropout voltage of around 1.6 V which is required by the cascode current mirrors for selfbiasing, so the proposed design may be confined to applications with sufficient headroom margin.

# V. CONCLUSION

This paper presented a LDO structure which regulates its output voltage through a series-series positive feedback loop with 11nA quiescent current and a maximum available output current of around 50mA. Competitive line and load regulations are achieved by the proposed regulation scheme without load capacitor required for stability. Current limiting and input reference current cancellation functions are also included in the proposed LDO.

#### ACKNOWLEDGMENT

This work was supported by the STATE GRID Corporation of China under project "The research on low



Fig. 9. Comparison of quiescent current and available current in LDOs.

TABLE I. PERFORMANCE COMPARISION

| Publication                | [3]       | [5]      | [6]             | [8]       | This<br>work |
|----------------------------|-----------|----------|-----------------|-----------|--------------|
|                            | ICIEA     | TCAS-I   | ISCAS           | ISCAS     |              |
| Active Area (mm²)          | NA        | 0.0048   | 0.001473        | NA        | 0.128        |
| Technology (μm)            | 0.4       | 0.065    | 0.18            | 0.18      | 0.18         |
| V <sub>IN</sub> (V)        | 3.4-5.5   | 1        | 1.8             | 1.84-3.6  | 3.4-5.6      |
| V <sub>OUT</sub> (V)       | 3.3       | 0.8      | 1.044ª          | 1.8       | 1.8°         |
| I <sub>LOAD_MAX</sub> (mA) | 100       | 10       | NA <sup>b</sup> | 50        | 50           |
| Ι <sub>Q</sub> (μΑ)        | 0.802     | 0.1      | 0.00188         | 7         | 0.011        |
| C <sub>LOAD</sub> (nF)     | NA        | 0.01     | NA              | 0.1       | 0            |
| Line Reg. (mV/V)           | 1.67      | NA       | 1.7             | 0.159     | 0.86         |
| Load Reg. (mV/mA)          | 0.045     | 1.58     | 40.2            | 0.017     | 0.2          |
| Result Type                | Simulated | Measured | Measured        | Simulated | Measured     |

a. Average value b. Mentioned about milliampere c. Typical value and adjustable

power and reinforced capacitive digital isolators for communications in electric power systems."

#### REFERENCES

- [1] B. B. Yadav, K. Mounika, K. De and Z. Abbas, "Low Quiescent Current, Capacitor-Less LDO with Adaptively Biased Power Transistors and Load Aware Feedback Resistance," 2020 IEEE International Symposium on Circuits and Systems (ISCAS), Sevilla, 2020, pp. 1-5.
- [2] W. Li, S. Huang and Q. Duan, "An Ultra-Low Quiescent Current Output Capacitor-Less Low-Dropout Regulator with Dynamic Bias Circuit," 2019 IEEE 4th International Conference on Integrated Circuits and Microsystems (ICICM), Beijing, China, 2019, pp. 153-156.
- [3] X. Liang, S. Huang, Q. Duan, Y. m. Ding and K. Zhang, "A 802 nA quiescent current and 100 mA load low-dropout regulator for micro energy harvest system," 2018 13th IEEE Conference on Industrial Electronics and Applications (ICIEA), Wuhan, 2018, pp. 2137-2140.
- [4] Y. Jiang, D. Wang and P. K. Chan, "A Quiescent 407-nA Output-Capacitorless Low-Dropout Regulator With 0–100-mA Load Current Range," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 27, no. 5, pp. 1093-1104, May 2019.
- [5] Y. Huang, Y. Lu, F. Maloberti and R. P. Martins, "Nano-Ampere Low-Dropout Regulator Designs for IoT Devices," in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 65, no. 11, pp. 4017-4026, Nov. 2018.
- [6] Ó. Pereira-Rial, P. López, J. M. Carrillo, V. M. Brea and D. Cabello, "1.88 nA Quiescent Current Capacitor-Less LDO with Adaptive Biasing Based on a SSF Absolute Voltage Difference Meter," 2020 IEEE International Symposium on Circuits and Systems (ISCAS), Sevilla, 2020, pp. 1-5.
- [7] K. Li, C. Yang, T. Guo and Y. Zheng, "A Multi-Loop Slew-Rate-Enhanced NMOS LDO Handling 1-A-Load-Current Step With Fast Transient for 5G Applications," in IEEE Journal of Solid-State Circuits, vol. 55, no. 11, pp. 3076-3086, Nov. 2020.
- [8] J. Pérez-Bailón, A. Márquez, B. Calvo and N. Medrano, "Transient-enhanced output-capacitorless CMOS LDO regulator for battery-operated systems," 2017 IEEE International Symposium on Circuits and Systems (ISCAS), Baltimore, MD, 2017, pp. 1-4.

- [9] Lin Chuan and Feng Quan-yuan, "Design of current limiting circuit in low dropout linear voltage regulator," 2005 Asia-Pacific Microwave Conference Proceedings, Suzhou, 2005, pp. 4 pp.-.
- [10] C. Hsieh, C. Yang and K. Chen, "A low-dropout regulator with smooth peak current control (SPCC) topology for over current protection," 2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009), Yasmine Hammamet, 2009, pp. 363-366.
- [11] M. Ho et al., "A CMOS Low-Dropout Regulator With Dominant-Pole Substitution," in IEEE Transactions on Power Electronics, vol. 31, no. 9, pp. 6362-6371, Sept. 2016.
- [12] Y. Lu, W. Ki and C. P. Yue, "A 0.65ns-response-time 3.01ps FOM fully-integrated low-dropout regulator with full-spectrum power-supply-rejection for wideband communication systems," 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, 2014, pp. 306-307.
- [13] J. Guo and K. N. Leung, "A 6-μW Chip-Area-Efficient Output-Capacitorless LDO in 90-nm CMOS Technology," in IEEE Journal of Solid-State Circuits, vol. 45, no. 9, pp. 1896-1905, Sept. 2010.