# Low Quiescent Current, Capacitor-Less LDO with Adaptively Biased Power Transistors and Load Aware Feedback Resistance

Battu Balaji Yadav, Kelam Mounika, Koushik De, Zia Abbas

Center for VLSI and Embedded Systems Technology (CVEST)

International Institute of Information Technology, Hyderabad (IIIT-H), INVECAS Technologies Pvt. Ltd, India - 500032 Email: (balaji.yaday, mounika.kelam)@research.iiit.ac.in, koushik.de@invecas.com, zia.abbas@iiit.ac.in

Abstract—This brief presents a novel low-power and areaefficient LDO that satisfies all primary requirements of power mapping for a Power Management IC (PMIC). The design introduces a dynamically biased feedback resistor which responds instantly to the output voltage variations, thereby achieving better load transient behavior. Besides, the employed adaptive-biasing technique contributes in architectural transformation to attain stability over a wider range of load currents (0-100mA). It provides a regulated voltage of 1.87V from a supply ranging from 1.92V to 3.6V with a reported load and line regulation of 0.00136mV/mA and 0.078mV/V respectively. Moreover, the circuit potentially supports the load transients either from 0A to 100mA or 100mA to 0A with a rise and fall times of  $10\mu$ s. The achieved overshoot and undershoot values are 160mV and 154mV respectively. Hence, it demonstrates a substantial steadystate and transient performance with low-power thus making it suitable for battery-operated portable devices.

Index Terms—Capacitor-Less Low Dropout (CL-LDO), Quiescent current (IQ), Error Amplifier (EA), PMIC, Baseband (BB)

#### I. INTRODUCTION

The growing demand for battery-operated portable devices (like cellular phones and cameras) throws a greater challenge in designing sophisticated PMICs [1]. In PMIC of cellular phone, distinct LDOs are employed to power up a variety of blocks (Baseband (BB), RF and audio sections) to meet the requirements in terms of voltage and current levels. The BB chipset of cellular phones requires a highly accurate voltage (1.8 V) with a decaying battery (Li+ battery). Therefore, the LDOs designed for this purpose should have a better load regulation, line regulation and ripple rejection (to reject battery ripples) at low frequencies (217 Hz for GSM phones) with limited  $I_Q$  ( $\leq 1\mu$ A) [2].

Several techniques [3]–[7] have been proposed in the literature to ameliorate different performance parameters of the LDO. However, the  $I_Q$  requirement of these circuits make them unfavorable for the applications discussed earlier. Few other LDO architectures proposed in [8]–[13] have demonstrated a good power efficiency. In [9], the use of a digital error amplifier (EA) has greatly minimized the  $I_Q$  at an expense of settling time (during load transients) and drop-out voltage. The design proposed in [10] used a feed-forward compensation technique with a flipped voltage follower as a power stage. It achieved good performance in terms of  $I_Q$  and settling time but the load current ( $I_{load}$ ) is limited to 10mA. [8], [11] obtained

better performance during load transients but with  $I_Q \ge 7 \mu A$ . Also, [12] and [13] exhibits a good transient behaviour but the  $I_{load}$  of [12] is limited up to 50mA and [13] requires an output capacitance of 10pF.

By virtue of this background, there is a requirement of the design that delivers a wider load current (0-100mA) with better transient behavior, load and line regulation at low  $I_Q$ . The paper is organized as follows; Section II explains the architectural details of the proposed design. Section III shows the design verification and Section IV concludes the brief.



Fig. 1. (a) 2-stage CL-LDO (b) Proposed architecture

# II. PROPOSED ARCHITECTURE

The conventional (gate capacitance dominant) 2-stage CL-LDO is shown in Fig. 1(a). It contains a dominant pole ( $P_1 \propto g_{o,EA} \propto \sqrt{I}_L$ ) at the output of EA and a non-dominant pole ( $P_2 \propto g_{out} \propto I_L$ ) at the output of LDO [14]. During the smaller  $I_{load}$ , these two poles tend to come closer causing the problem of instability. Besides, the EA driving the power transistor ( $M_P$ ) should have a higher slew rate to support load transients (0-100mA-0) but this results in the increased power consumption.

The proposed design with dynamically biased feedback resistor ( $R_{var}$ ) enhances the slew rate during transients, load-based architectural transformation provides stability over the entire range of load currents (0-100mA). The conceptual schematic of the suggested architecture is shown in Fig. 1(b). It contains a high gain EA implemented by using a folded-cascode op-amp ( $M_1$ - $M_{14}$  as shown in Fig. 2), power transistors  $M_{P1}$ ,  $M_{P2}$  and a non-inverting amplifier (NIA). When the  $I_{load}$  to be delivered is less than a threshold value ( $I_{switch}$ ),  $M_{P1}$  alone is responsible for providing the required



Fig. 2.(a) Circuit diagram (b) Dynamically Biased Load Aware Feedback Resistor (R<sub>var</sub>) (c) Fixed resistor



Fig. 3. Small signal model of (a) 2-stage LDO (b) 3-stage LDO

amount of current. But during higher load currents ( $I_{load} \ge I_{switch}$ ),  $M_{P2}$  is also turned on through an adaptive-biasing provided by NIA. Hence, the architecture transforms automatically from 2-stage LDO (EA-M $_{P1}$ ) to 3-stage LDO (EA-NIA-M $_{P2}$ ) when  $I_{load}$  exceeds  $I_{switch}$ . Furthermore, the instant variation in ac resistance of the  $R_{var}$  highly improves the transient behavior.

#### A. Stability analysis

1) Case I: When  $I_{load} \leq I_{switch}$ , the non inverting amplifier  $(2^{nd} \text{ gain stage formed by transistors } M_{U1}\text{-}M_{U4} \text{ and } M_{O1}\text{-}M_{O3}$  as shown in Fig. 2) operates in triode region thereby driving  $M_{P2}$  (W/L=14000/1) into cut off region. Therefore, the  $I_{load}$  is supplied by  $M_{P1}$  (W/L=150/1) alone making  $M_{P2}$  insignificant as shown in Fig. 4. The resulting architecture act as a 2-stage LDO whose small-signal model is shown in Fig. 3(a) where  $C_M$  is the compensation capacitance.

The transfer function of EA (with single dominant pole at its output) and power transistor are modeled as [14]:

$$A_{EA}(S) = \frac{A_{0,EA}}{(1 + \frac{S}{P_1})} : A_P(S) = \frac{A_P}{(1 + \frac{S}{P_2})}$$
(1)

where,  $A_{0,EA}$  is the DC gain of EA and  $A_P$  is the power transistor gain. Therefore from Fig. 3(a), it is evident that it contains two significant poles  $P_1$  and  $P_2$  at the output of EA and LDO respectively.

$$P_1 = \frac{-1}{R_1(C_1 + (1 + g_{mp1}R_{out})C_M)} \; ; \; P_2 = \frac{-g_{out}}{C_{out}} \quad (2)$$

where  $R_1$  and  $C_1$  are equivalent resistance and capacitance at the output of EA,  $C_{out}$  and  $g_{out}$  are the output equivalent

capacitance and conductance respectively. From (2), it is clear that  $P_1$  is the dominant pole closer to origin and  $P_2$  is the non-dominant pole which is located far away from  $P_1$ . To ensure stability, the pole  $P_2$  is further shifted to a frequency greater than UGF ( $\cong \frac{\beta \cdot g_{m1}}{C_M}$ ) with sufficient phase margin (PM). This



Fig. 4. Variation of current through  $M_{\it P1},\,M_{\it P2}$  and  $V_{\it adaptive}$  with  $I_{\it load}$ 

is done by biasing  $R_{var}$  with minimum current  $I_B$  (Fig. 2), which resulted in a PM of  $38^o$  at no load condition.

2) Case II: When  $I_{load} > I_{switch}$ , the output voltage of EA drives NIA into a saturation region (acts as an amplifier). Consequently,  $M_{P1}$  which is capable of supplying  $I_{load}$  up to  $I_{switch}$  (whose presence becomes insignificant) is now accompanied by the NIA which provides adaptive-biasing voltage ( $V_{adaptive}$ ) to turn on  $M_{P2}$  (Fig. 4). Hence, the architecture is transformed into 3-stage LDO, whose small-signal model is shown in Fig. 3(b). The approximated open-loop transfer function is given by:

$$A_{openloop}(S) = \frac{-\beta g_{m1} g_{m2} g_{mp2} R_1 R_2 R_{out}}{(1 + \frac{s}{P_1})(1 + \frac{s}{\omega_o Q} + \frac{s^2}{\omega_o^2 Q})}$$
(3)

where  $P_1 \approx \frac{-1}{R_1(C_1 + (1 + g_{m2}g_{mp2}R_2R_{out})C_M)}$  located at the output of EA act as a dominant pole. The pole at the output of LDO along with another pole at the gate of  $M_{P2}$  generates a biquad. The quality factor and natural frequency of the biquad are represented by  $Q(\propto \frac{1}{\sqrt{g_{mp2}}})$  and  $\omega_o$  respectively. To ensure stability,  $g_{mp2}$  is chosen in such a way that these two poles were placed at a frequency greater than UGF which in turn avoids peaking in open-loop response (by realizing  $Q \leq 0.707$ ) [14]. When a conventional 3-stage LDO is subjected to light loads, these two non-dominant poles forming biquad become



Fig. 5. (a) Gain vs Freq. @ I<sub>load</sub>. (b) Phase vs Freq. @ I<sub>load</sub>.



Fig. 6. (a) PSR at different temp. and  $I_{load}$ . (b) Variation of  $V_{out}$  with supply at different temp. and  $I_{load}$ 

complex and result in peaking due to high Q [5], [15], [14]. In contrast, the proposed architecture dynamically transforms into 2-stage LDO during light load condition thereby assuring stability.

#### B. Dynamically Biased Feedback Resistor $(R_{var})$

The proposed architecture of  $R_{var}$  is as shown in Fig. 2(b). The sudden variations in the output voltage during load transients are sensed by  $R_F$  and  $C_F$  through which these variations are applied at the gate of  $M_{R3}$ . Therefore, the ac resistance of  $R_{var}$  increases (at undershoot) and decreases (at overshoot) instantly during the load transients.

$$I_{B}' \cong \frac{V_{FEEDBACK}}{R_{var} \pm r_{var}}$$
 (4)

From (4), it is noticeable that the current  $(I_B')$  flowing through the feedback resistance is increased  $(:R_{var}' = R_{var} - r_{var})$  or decreased  $(:R_{var}' = R_{var} + r_{var})$ , hence resulting in respective discharging or charging of the output node. Subsequently, the designed  $R_{var}$  improves transient response.

#### C. Architectural performances

1) PSR and Line regulation: PSR of an LDO mainly relies on the loop gain and bandwidth. From (3), it is evident that the proposed CL-LDO provides high loop gain with limited bandwidth (as  $I_Q$  is limited) thereby resulting in high PSR at low frequencies ( $\leq$  1KHz) as shown in Fig. 6(a). The line regulation can be related to the PSR at low frequencies (DC). Hence, exceptional performance in line regulation is observed as shown in Fig. 6(b).

2) Load regulation and Load transient: A steady-state variation of output voltage with the load current is specified as load regulation (LR) of an LDO.

$$LR = \frac{\Delta V_{out}}{\Delta I_{out}} = R_{out,cl} \cong \frac{1}{\beta g_{m1} R_1 g_{m2} R_2 g_{mp} R_{out}}$$
 (5)

From (5) it is apparent that, the proposed LDO achieves smaller  $R_{out,cl}$  due to its high loop gain (Fig. 5 and Eq. (3)) resulting in a good load regulation (Fig. 9).

The load transient behavior of CL-LDO is highly dependent on the slew rate of the block that drives the gate of the power transistor. In the proposed CL-LDO, the NIA driving  $M_{P2}$  provides the required slew rate during load transients. Accordingly, the gate capacitance of  $M_{P2}$  is charged through the feedback path containing  $M_{U1}$ - $M_{U4}$  and discharged through the feedback path containing  $M_{O1}$ - $M_{O3}$  during the occurrence of undershoot and overshoot respectively. Besides, the introduced architecture of  $R_{var}$  (as explained earlier) further enhanced the transient response which is evident from Fig. 7(a) and 7(b).



Fig. 7. Full load (0-100mA-0) transient response: (a) Fixed Resistor (b)  $R_{var}$ 

## III. RESULTS AND DISCUSSION

The proposed architecture has been implemented in TSMC 0.18 $\mu$ m CMOS technology. The circuit uses an output capacitance ( $C_{out}$ ) of 4pF, compensation capacitance ( $C_M$ ) of 2pF, feedback capacitance ( $C_F$ ) of 1pF and resistance ( $R_F$ ) of 1K $\Omega$ . The frequency response of the circuit is analyzed at different load currents (0A, 1mA, 100mA) as shown in Fig.5. A phase margin in the range of 38° to 81° is observed (Fig. 5(b)) thereby ensuring stability across the load currents from 0A to 100mA. PSR at different load currents and temperatures is plotted as shown in Fig. 6(a). The overall variation of PSR at 100Hz is noted to be in the range of -55dB to -48dB. The line regulation at different load currents and temperatures is monitored as shown in Fig. 6(b). The line regulation of 0.095mV/V, 0.078mV/V and 0.082mV/V is observed at 100mA@150°C, 1mA@27°C and 100mA@-50°C respectively.

The full load transient response (0-100mA-0 with rise and fall times of  $10\mu s$ ) of the proposed LDO employing fixed-resistor and  $R_{var}$  is shown in Fig. 7(a) and 7(b) respectively. The proposed LDO with  $R_{var}$  exhibits a better transient behavior with an overshoot of 160mV at 42.7 $\mu s$  settling time and an undershoot of 154mV at  $28\mu s$  settling time. Monte-Carlo simulations (with process variations and mismatches) on undershoot and overshoot are performed for 1000 samples as

shown in Fig. 8(a) and 8(b) respectively. A mean of 168.2mV, 156.8mV and a standard deviation of 35.1mV, 42.5mV are noted for undershoot, overshoot respectively. Moreover, the



Fig. 8. Monte-Carlo simulation for 1000 Samples on: (a) Undershoot (b) Overshoot



Fig. 9. (a)  $I_{load}$  vs  $V_{out}@27^{o}C$ , -50°C and 150°C (b) Monte-Carlo simulation for 1000 Samples on load regulation



Fig. 10. (a) Output Noise (b) Temperature vs  $V_{out}$  @ no load



Fig. 11. Layout

**TABLE 1: PERFORMANCE COMPARISION** 

| Parameters                        | [11]       | [8]        | [10]      | [9]      | [13]       | THIS WORK         |
|-----------------------------------|------------|------------|-----------|----------|------------|-------------------|
| CMOS<br>Technology                | 350nm      | 180nm      | 65nm      | 350nm    | 180nm      | 180nm             |
| Vin (V)                           | 2.65 - 4   | 1.84 - 3.6 | 1.2       | 0.9 - 2  | 1.2 - 2.5  | 1.92 - 3.6        |
| Vout (V)                          | 2.5        | 1.8        | 0.9 - 1.1 | 0.5      | 1          | 1.87              |
| I <sub>load</sub> (mA)            | 0.05 - 100 | 0 - 50     | 0 - 10    | 0 - 50   | ±100       | 0 - 100           |
| $I_q(\mu A)$                      | 8          | 7          | 3         | 0.103    | 3.14       | 1                 |
| PSR (dB)                          | NA         | -53@1kHz   | -70@100Hz | NA       | -50@100Hz  | -53@100Hz         |
| C <sub>out</sub>                  | 0 - 100pF  | 0 - 100pF  | 1 - 100pF | NA       | 10pF - NA  | 4 - 100pF         |
| T <sub>settle</sub> (μs)          | 0.2        | <5         | <1        | 400      | 3.6        | 42.7              |
| Overshoot (mV)<br>Undershoot (mV) | 236<br>251 | 560<br>390 | 250<br>40 | ~320     | 150<br>220 | 160<br>154        |
| Dropout                           | 150        | 59         | ~100      | 400      | 200        | 50                |
| (mV)<br>FOM(ns)                   | 0.016      | 0.7        | 0.3       | 0.824    | 0.11       | 0.428             |
| Area(mm²)                         | 0.057      | NA         | NA        | 0.096    | 0.022      | 0.0215            |
| Noise(μV/√Hz)                     | NA         | NA         | NA        | NA       | NA         | 58@1Hz<br>8@100Hz |
| Line regulation<br>(mV/V)         | 1.156      | 0.00647    | NA        | 21.76    | 0.69       | 0.078             |
| Load regulation<br>(mV/mA)        | 0.017      | 0.0024     | NA        | 0.324    | 0.023      | 0.00136           |
| Result Type                       | Measured   | Simulated  | Simulated | Measured | Simulated  | Simulated         |

load regulation for the input of 2V is analyzed at different temperatures as shown in Fig. 9(a) which achieves a very less value of 0.00136mV/mA@27°C. Besides, a Monte-Carlo simulation (with process variations and mismatches) on load regulation is performed for 1000 samples as shown in Fig 9(b). A mean of 0.0014mV/mA and a standard deviation of 0.0002mV/mA is achieved.

Likewise, the output noise of the proposed LDO is also examined at different load currents and temperatures as shown in Fig. 10(a). An output noise of  $58\mu V/\sqrt{Hz}$  at 1Hz with no load at room temperature is noted. Variation of output voltage with temperature at no load current with 2V supply is shown in Fig. 10(b). The worst-case temperature coefficient is found to be 34.75 ppm/ $^{o}$ C. The layout of the circuit is shown in Fig. 11, occupies an active area of  $0.0215 \text{mm}^{2}$ .

The performance comparison with the recently reported works is put forward in Table I. Comparatively, it achieved a good load regulation with less quiescent current. The figure of merit (FOM= $\frac{T_{settle} \cdot I_Q}{I_{out,max}}$ ) [16] is used here to compare the efficiency with prior architectures. It achieved reasonably less FOM of 0.428ns thus indicating a better transient behavior.

# IV. CONCLUSION

An output CL-LDO with adaptively biased power transistors and dynamically biased load aware feedback resistance is designed. Its performance metrics are analyzed in all possible cases. From the results, it is evident that the proposed design achieved better performance parameters with very less quiescent current. Thus, the design is highly suitable for battery-operated portable devices particularly for the Baseband chipset of cellular phones.

#### REFERENCES

- G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," *IEEE journal of Solid-State circuits*, vol. 33, no. 1, pp. 36–44, 1998.
- [2] D. Semiconductor and A. Maxim, "Note 898," Selecting LDO linear regulators for cellphone designs: http://www. maximic. com/appnotes. cfm/appnote, no. 898.
- [3] M. El-Nozahi, A. Amer, J. Torres, K. Entesari, and E. Sánchez-Sinencio, "High PSR low drop-out regulator with feed-forward ripple cancellation technique," *IEEE Journal of Solid-State Circuits*, vol. 45, no. 3, pp. 565– 577, 2010.
- [4] E. N. Ho and P. K. Mok, "Wide-loading-range fully integrated LDR with a power-supply ripple injection filter," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 59, no. 6, pp. 356–360, 2012.
- [5] S. K. Lau, P. K. Mok, and K. N. Leung, "A low-dropout regulator for SoC with Q-reduction," *IEEE Journal of Solid-State Circuits*, vol. 42, no. 3, pp. 658–664, 2007.
- [6] K. N. Leung, P. K. Mok, W.-H. Ki, and J. K. Sin, "Three-stage large capacitive load amplifier with damping-factor-control frequency compensation," *IEEE Journal of Solid-State Circuits*, vol. 35, no. 2, pp. 221–230, 2000.
- [7] R. J. Milliken, J. Silva-Martínez, and E. Sánchez-Sinencio, "Full on-chip CMOS low-dropout voltage regulator," *IEEE Transactions on Circuits* and Systems I: Regular Papers, vol. 54, no. 9, pp. 1879–1890, 2007.
- [8] J. Pérez-Bailón, A. Márquez, B. Calvo, and N. Medrano, "A power efficient LDO regulator for portable CMOS SoC measurement systems," in 2017 IEEE International Instrumentation and Measurement Technology Conference (I2MTC), pp. 1–6, IEEE, 2017.

- [9] Y.-S. Hwang, M.-S. Lin, B.-H. Hwang, and J.-J. Chen, "A 0.35 μm CMOS sub-1V low-quiescent-current low-dropout regulator," in 2008 IEEE Asian Solid-State Circuits Conference, pp. 153–156, IEEE, 2008.
- [10] A. Santra and Q. A. Khan, "A Power Efficient Output Capacitor-Less LDO Regulator with Auto-Low Power Mode and Using Feed-Forward Compensation," in 2019 32nd International Conference on VLSI Design and 2019 18th International Conference on Embedded Systems (VLSID), pp. 36–40, IEEE, 2019.
- [11] X. Ming, Z.-k. Zhou, and B. Zhang, "A low-power ultra-fast capacitorless LDO with advanced dynamic push-pull techniques," in *IFIP/IEEE International Conference on Very Large Scale Integration-System on a Chip*, pp. 34–51, Springer, 2011.
- [12] M. Ho and K. N. Leung, "Dynamic bias-current boosting technique for ultralow-power low-dropout regulator in biomedical applications," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 58, no. 3, pp. 174–178, 2011.
- [13] V. Shirmohammadli, A. Saberkari, H. Martinez-Garcia, and E. Alarcón-Cot, "Low power output-capacitorless class-AB CMOS LDO regulator," in 2017 IEEE International Symposium on Circuits and Systems (ISCAS), pp. 1–4, IEEE, 2017.
- [14] J. Torres, M. El-Nozahi, A. Amer, S. Gopalraju, R. Abdullah, K. Entesari, and E. Sanchez-Sinencio, "Low drop-out voltage regulators: Capacitor-less architecture comparison," *IEEE Circuits and Systems Magazine*, vol. 14, no. 2, pp. 6–26, 2014.
- [15] M.-H. H. Huan-ChienYang and K.-H. Chen, "High-PSR-bandwidth capacitor-free LDO regulator with 50μa minimized load current requirement for achieving high efficiency at light loads," WSEAS Transactions on Circuits and Systems, no. 5, 2008.
- [16] P. Hazucha, T. Karnik, B. A. Bloechel, C. Parsons, D. Finan, and S. Borkar, "Area-efficient linear regulator with ultra-fast load regulation," *IEEE Journal of solid-state circuits*, vol. 40, no. 4, pp. 933–940, 2005.