| Seat | Total No. of Pages : 2 |
|------|------------------------|
| No.  | Total No. of Lages . 2 |

| B.E. (Computer Science & Engineering) (Semester-VII) (Revised) |                |                                                                                                                                                                                                    |                           |  |  |
|----------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|
|                                                                |                | Examination, November - 201                                                                                                                                                                        |                           |  |  |
|                                                                | T <sub>i</sub> | ADVANCED COMPUTER ARCHIT                                                                                                                                                                           | ECTURE                    |  |  |
|                                                                |                | Sub. Code: 67541                                                                                                                                                                                   |                           |  |  |
| Tim                                                            |                | Date: Tuesday, 20 - 11 - 2018 2.30 p.m. to 05.30 p.m. ons: 1) Attempt any THREE questions from each s 2) Figures to the RIGHT indicate FULL mark 3) Assume suitable data if necessary. SECTION - I | Total Marks: 100 section. |  |  |
| QI)                                                            | a)             | What are different shared memory multiprocesse                                                                                                                                                     | or models? Draw and       |  |  |
|                                                                | b)             | explain cache only memory architecture. State its What is Dependability? How it is measured?                                                                                                       | applications. [8]         |  |  |
| Q2)                                                            | a)<br>b)       | Explain interleaved memory organization. Draw a architecture, state its advantages. Which factors affects program behavior? Explain for measures. i) Clock rate and CPI ii) MIPS rate              |                           |  |  |
|                                                                | 2              | iii) Throughput rate iv) Execution Time                                                                                                                                                            |                           |  |  |
| Q3)                                                            | a)             | Draw and explain Cray type Vector Processor. Exinstructions.                                                                                                                                       | plain any five vector [8] |  |  |
|                                                                | b)             | What are latency hiding techniques? Explain pe detail. State its advantages.                                                                                                                       | rfecting technique in [8] |  |  |
|                                                                | i)<br>ii)      | e Short Notes on Following (ANY THREE) Multithreaded Architectures Associative memory processor                                                                                                    | $[3\times 6=18]$          |  |  |
|                                                                |                | Systollic arrays Array Processors                                                                                                                                                                  | 655                       |  |  |

## **SECTION - II**

- Q5) a) Draw and explain Cm\* cluster architecture. How communication between multiple clusters takes place?
  [8]
  - What is GPU? How it is different from CPU? Draw the format for PTX (Parallel Thread Execution) instruction.
- Q6) a) Draw and explain tightly coupled architecture. State its applications [8]
  - b) Compare control-flow, dataflow computers in terms of the program flow mechanism used.
- Q7) a) Draw basic structure of a vector architecture VMIPS. Explain following vector instructions
  - i) ADDVS .D V1,V2,F0
  - ii) SUBVV.D V1.V2.V3
  - iii) ADDVV.D V1,V2,V3
  - iv) SUBSV.D V, F0,V2
  - Analyze the data dependences among the following statements in a given program

S1: Load R1,1120

S2: Load R2,M(20)

S3:Add R1,R2

S4: Store M(1124),R1

Q8) Write Short Notes on Following (ANY THREE)

 $[3 \times 6 = 18]$ 

- i) Grain Size
- ii) Hard ware and Software parallelism
- iii) Grain packing and Scheduling
- iv) Bernstein's conditions

