## Lab 4

#### Tasks to be done in this Lab:

- 1. Design and implement an overlapping sequence detector using Mealy FSMand verify its functionality using testbench.
- 2. Design a clock pulse generator.
- 3. Test the functionality of the design on the Basys 3 Board (remote access) using VIO IP.

**Topics to Explore:**1) Mealy and Moore FSM implementation, 2) Use of 3 Always blocks, 3) Difference between overlapping and non-overlapping

In this Lab, we will look into how to implement Mealy FSM using Verilog. As an example, we will be designing a 11011 sequence detector with an overlap.

Note: Please revise the Mealy and Moore FSM and state diagrams as studied in Digital Circuits Course.

## Design details:

- The input sequence will be given with the help of two push buttons.
- One of the push buttons will correspond to an input of '1' and the other to an input of '0'.
- Use a clean pulse from buttons to sample the inputs of the sequence detector FSM module.
- ❖ Whenever the desired sequence is detected, the out pin should go high.
- Add clear functionality with push-button.
- Display the current state on the VIO.
- The out pin should remain low whenever the input sequence is invalid.

The first thing we need to consider is the **clock pulse generation** for the FSM. We will use a 200 Hz clock to generate a clock pulse, which transitions from 0 to 1 whenever any of the data push buttons is pressed. The following block diagram will give you an abstract view of the implementation(all the ports are not shown).



**FSM** Implementation

The state diagram for the Mealy type sequence detector(11011) with overlap is shown below:



Step 1:Createthe Top Module for the Sequence Detector, add and instantiate the clocking IP and clock divider module.

- 1. Create a New Project.
- 2. Select Project Type as RTL project.
- 3. In the Add Sources window, first, we will create the Verilog file for the top module(top\_seq.v).
- 4. You don't need to add constraints at this time; we will do it in the later stages.
- 5. Add the board as Basys3, as shown in the screenshot below



- 6. Make the port declaration, two input ports(clk\_100M,clear,inp\_0,inp\_1) of 1 bit each, and one output port "out" of 1 bit and one output port present\_state of 3 bits.
- 7. Add clocking IP and instantiate it.
- 8. Add the clock divider module we made in Lab 2. While adding design sources, you can click on add file instead of creating a file to add an already available module.
- 9. After completing Step 6, your project must have a module top\_seq, which should have the module and port declaration and Clocking IP and clock divider instantiation. It should look as follows:-

We have re-used the clk\_divider from the previous Lab and passed the appropriate div\_val.

## Step 2: Add a new design source to define the functionality of the input\_pulse.

1. Now we will add the functionality of the input\_pulse. To do so, add design sources and create one more Verilog file input\_pulse.v. Add the three input ports (clk\_200H,inp\_0,inp\_1) of 1 bit each and one output port input\_pulse of 1 bit.

```
module input_pulse(
     input clk_200H,
     input inp_0, // To give input as 0
     input inp_1, // To give input as 1
     output input_pulse
     );
     reg Q = 0;
     reg D = 0;
     wire inp_pulse;
     assign inp_pulse = inp_0 | inp_1;
     always @(posedge clk_200H) begin
         Q <= D;
     always @(*) begin
         D = inp_pulse;
     end
     assign input_pulse = Q;
endmodule
```

Before moving on to the next step, first, let's check the functionality of our input pulse generator and see how the debouncing circuit is working.

Make a testbench with the following code:

```
module pulse_tb(
    );

reg clk , inp_0 , inp_1;
wire input_pulse;

input_pulse tb0 (.clk_200H(clk) ,.inp_0(inp_0) ,.inp_1(inp_1) , .input_pulse(input_pulse));

initial begin
    clk = 0;
    inp_0 = 0; inp_1 = 0;
end

initial begin
    #5 inp_0 = 0; inp_1 = 1;
    #7 inp_0 = 0; inp_1 = 0;
end

always #10 clk = ~clk;
endmodule
```



Notice the input\_pulse as output.

## With the following change in the testbench :-

```
initial begin
    #5 inp_0 = 0; inp_1 = 1;
    #2 inp_0 = 0; inp_1 = 0;
end
```

#### We can see the simulation:-



Since the time period was very low, this is not considered, and hence an input pulse would not be fed.

Look at the above waveform and match the results with the code.

## Step 3: Create a module to define the functionality of the FSM

An FSM implementation in Verilog must be done in the way described in the following text. An FSM module will contain three always block.

- 1. One always block for assigning the present state (sequential block)
- 2. One always block for implementing the next state logic (combinational block)→ Written using the state diagram.
- 3. One always block for assigning the output.

Please go through the following code and try finding these always blocks.

```
23 module fsm_11011(
         input inp_1, // only inp_1 is needed since this being low would mean that logic 0 is being transferred
        input input pulse,
29
30
        output reg [2:0] present state
        reg [2:0] next_state:
parameter S0 = 3'b000, S1 = 3'b001, S2 = 3'b010, S3 = 3'b011, S4 = 3'b100; // Parameters are defined so that we don't need to remember the bits
33
34
35
                                                                                 // Also it makes the code more readable
37 ©
38 ©
39 ©
        always 8 (posedge input_pulse or posedge clear) // I. always block to assign present_state value
            if (clear == 1'b1)
               present_state<=S0;
           else
41
               present_state <= next_state;
43 🖨
       45 ©
46
47.0
48 🖨
49
50
               next_state = S1;
else
                      next_state = S0;
             s1: if (inp_1 == 1'b1)
53
54
                      next_state = S2;
                else
             next_state = S0;
S2: if (inp_1 == 1'b0)
55 A
56 D
57 :
58 :
                 next_state = S3;
else
                     next state = S2;
         s3: if (inp_1 == 1'b1)
next_state = S4;
            else
          next_state = S0;
S4: if (inp_i == 1'bi)
next_state = S2;
else
              next_state = S0;
default: next_state = S0;
       endcase
else
              out <= 0;
79 |
80 \( \text{endmodule} \)
```

Next, we need to instantiate the FSM and clk\_pulse module in our top module.

```
module top_seq(
    input clk 100M,
    input clear,
    input input 1,
    input input_0,
    output [2:0] present_state
    wire clk_5M, clk_200H;
    wire input_pulse;
   clk_wiz_0 clk_in0
                         // output clk_out1
    .clk_out1(clk_5M),
    .clk_in1(clk_100M)
                          // input clk_in1
    clk_divider #(.div_value(12499)) in2(.clk(clk_5M),.clk_out(clk_200H));
    input_pulse in3(.clk_200H(clk_200H), .inp_0(input_0),.inp_1(input_1),.input_pulse(input_pulse)); //synchronous input generator
    fsm_11011 in4(.input_pulse(input_pulse),.clear(clear),.inp_1(input_1),.out(out), .present_state(present_state));
endmodule
```

Step 4: Test the functionality of the Sequence Detector using testbench.

1. Add a simulation source and write the testbench code, as shown below:

```
23 module fsm_tb(
24
26
27
        reg clear , input_pulse , inp_1;
28
        wire [2:0] present_state;
29
30
31
        fsm_11011 tb1(.input_pulse(input_pulse),.clear(clear),.inp_1(inp_1),.out(out),.present_state(present_state));
33 ⊖
        initial
34 ⊖
            begin
35
                input_pulse<=1'b0;
36
                 clear<=1'b1;
37
                inp_1<=1'b0;
38 🖨
39
40 🖨
        initial begin
41
42
            #5 clear = 0;
43
44
            \emptyset (negedge input_pulse) inp_1 <= 1; // Changing the input data at negative edge of the clock^*
45
           @(negedge input_pulse) inp_1 <= 1;</pre>
46
            @(negedge input_pulse) inp_1 <= 0;</pre>
47
            @(negedge input_pulse) inp_1 <= 1;</pre>
48
            @(negedge input_pulse) inp_1 <= 1;</pre>
                                                    // Pattern is completed
49
           @(negedge input_pulse) inp_1 <= 0;</pre>
50
            @(negedge input_pulse) inp_1 <= 1;</pre>
51
            @(negedge input_pulse) inp_1 <= 1; // Pattern is completed again</pre>
52
53
54 🖒
56
        always #10 input_pulse = ~input_pulse;
57 🖒 endmodule
```

Note: We have instantiated the fsm\_11011 module here and not the top\_seq module. The reason being we only need to check the functionality of the Sequence detector.



2. Run the simulation and check the functionality of the sequence detector.

### Step 5: Add VIO IP to your design to test it on hardware.

1. Create a vio\_wrapper in the project in a similar way as we did in Lab2 and Lab 3.Thevio\_wrapper module will look like, as shown below:

#### Add the constraints file.



- Generate the bitstream.
- 4. Connect to the remote device using the steps mentioned in Lab 2.
- 5. Program the device. Once the programming is done, refresh the VIO probes.
- 6. Give the input sequence through inp\_0 and inp\_1 and check if the present\_state is changing accordingly, and finally, the output should go high once the pattern 110011 is completed. Note that you can use buttons by changing the input mode, but we have done the simulation with normal input pulses.



# **Deliverables for Lab 4 Submission(Graded):**

- 1. .bit file and .ltx file of the design designs.
- 2. PDF with code, testbench, simulation screenshot, VIO, and ILA output screenshot for the designs.